desc.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * Copyright (c) 2004-2008 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2008 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. *
  17. */
  18. /*
  19. * RX/TX descriptor structures
  20. */
  21. /*
  22. * Common hardware RX control descriptor
  23. */
  24. struct ath5k_hw_rx_ctl {
  25. u32 rx_control_0; /* RX control word 0 */
  26. u32 rx_control_1; /* RX control word 1 */
  27. } __packed __aligned(4);
  28. /* RX control word 1 fields/flags */
  29. #define AR5K_DESC_RX_CTL1_BUF_LEN 0x00000fff /* data buffer length */
  30. #define AR5K_DESC_RX_CTL1_INTREQ 0x00002000 /* RX interrupt request */
  31. /*
  32. * Common hardware RX status descriptor
  33. * 5210, 5211 and 5212 differ only in the fields and flags defined below
  34. */
  35. struct ath5k_hw_rx_status {
  36. u32 rx_status_0; /* RX status word 0 */
  37. u32 rx_status_1; /* RX status word 1 */
  38. } __packed __aligned(4);
  39. /* 5210/5211 */
  40. /* RX status word 0 fields/flags */
  41. #define AR5K_5210_RX_DESC_STATUS0_DATA_LEN 0x00000fff /* RX data length */
  42. #define AR5K_5210_RX_DESC_STATUS0_MORE 0x00001000 /* more desc for this frame */
  43. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5210 0x00004000 /* [5210] receive on ant 1 */
  44. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE 0x00078000 /* reception rate */
  45. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  46. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x07f80000 /* rssi */
  47. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 19
  48. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5211 0x38000000 /* [5211] receive antenna */
  49. #define AR5K_5210_RX_DESC_STATUS0_RECEIVE_ANT_5211_S 27
  50. /* RX status word 1 fields/flags */
  51. #define AR5K_5210_RX_DESC_STATUS1_DONE 0x00000001 /* descriptor complete */
  52. #define AR5K_5210_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002 /* reception success */
  53. #define AR5K_5210_RX_DESC_STATUS1_CRC_ERROR 0x00000004 /* CRC error */
  54. #define AR5K_5210_RX_DESC_STATUS1_FIFO_OVERRUN_5210 0x00000008 /* [5210] FIFO overrun */
  55. #define AR5K_5210_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000010 /* decryption CRC failure */
  56. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR 0x000000e0 /* PHY error */
  57. #define AR5K_5210_RX_DESC_STATUS1_PHY_ERROR_S 5
  58. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100 /* key index valid */
  59. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX 0x00007e00 /* decryption key index */
  60. #define AR5K_5210_RX_DESC_STATUS1_KEY_INDEX_S 9
  61. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x0fff8000 /* 13 bit of TSF */
  62. #define AR5K_5210_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 15
  63. #define AR5K_5210_RX_DESC_STATUS1_KEY_CACHE_MISS 0x10000000 /* key cache miss */
  64. /* 5212 */
  65. /* RX status word 0 fields/flags */
  66. #define AR5K_5212_RX_DESC_STATUS0_DATA_LEN 0x00000fff /* RX data length */
  67. #define AR5K_5212_RX_DESC_STATUS0_MORE 0x00001000 /* more desc for this frame */
  68. #define AR5K_5212_RX_DESC_STATUS0_DECOMP_CRC_ERROR 0x00002000 /* decompression CRC error */
  69. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE 0x000f8000 /* reception rate */
  70. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_RATE_S 15
  71. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL 0x0ff00000 /* rssi */
  72. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_SIGNAL_S 20
  73. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA 0xf0000000 /* receive antenna */
  74. #define AR5K_5212_RX_DESC_STATUS0_RECEIVE_ANTENNA_S 28
  75. /* RX status word 1 fields/flags */
  76. #define AR5K_5212_RX_DESC_STATUS1_DONE 0x00000001 /* descriptor complete */
  77. #define AR5K_5212_RX_DESC_STATUS1_FRAME_RECEIVE_OK 0x00000002 /* frame reception success */
  78. #define AR5K_5212_RX_DESC_STATUS1_CRC_ERROR 0x00000004 /* CRC error */
  79. #define AR5K_5212_RX_DESC_STATUS1_DECRYPT_CRC_ERROR 0x00000008 /* decryption CRC failure */
  80. #define AR5K_5212_RX_DESC_STATUS1_PHY_ERROR 0x00000010 /* PHY error */
  81. #define AR5K_5212_RX_DESC_STATUS1_MIC_ERROR 0x00000020 /* MIC decrypt error */
  82. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_VALID 0x00000100 /* key index valid */
  83. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX 0x0000fe00 /* decryption key index */
  84. #define AR5K_5212_RX_DESC_STATUS1_KEY_INDEX_S 9
  85. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP 0x7fff0000 /* first 15bit of the TSF */
  86. #define AR5K_5212_RX_DESC_STATUS1_RECEIVE_TIMESTAMP_S 16
  87. #define AR5K_5212_RX_DESC_STATUS1_KEY_CACHE_MISS 0x80000000 /* key cache miss */
  88. #define AR5K_5212_RX_DESC_STATUS1_PHY_ERROR_CODE 0x0000ff00 /* phy error code overlays key index and valid fields */
  89. #define AR5K_5212_RX_DESC_STATUS1_PHY_ERROR_CODE_S 8
  90. /**
  91. * enum ath5k_phy_error_code - PHY Error codes
  92. */
  93. enum ath5k_phy_error_code {
  94. AR5K_RX_PHY_ERROR_UNDERRUN = 0, /* Transmit underrun, [5210] No error */
  95. AR5K_RX_PHY_ERROR_TIMING = 1, /* Timing error */
  96. AR5K_RX_PHY_ERROR_PARITY = 2, /* Illegal parity */
  97. AR5K_RX_PHY_ERROR_RATE = 3, /* Illegal rate */
  98. AR5K_RX_PHY_ERROR_LENGTH = 4, /* Illegal length */
  99. AR5K_RX_PHY_ERROR_RADAR = 5, /* Radar detect, [5210] 64 QAM rate */
  100. AR5K_RX_PHY_ERROR_SERVICE = 6, /* Illegal service */
  101. AR5K_RX_PHY_ERROR_TOR = 7, /* Transmit override receive */
  102. /* these are specific to the 5212 */
  103. AR5K_RX_PHY_ERROR_OFDM_TIMING = 17,
  104. AR5K_RX_PHY_ERROR_OFDM_SIGNAL_PARITY = 18,
  105. AR5K_RX_PHY_ERROR_OFDM_RATE_ILLEGAL = 19,
  106. AR5K_RX_PHY_ERROR_OFDM_LENGTH_ILLEGAL = 20,
  107. AR5K_RX_PHY_ERROR_OFDM_POWER_DROP = 21,
  108. AR5K_RX_PHY_ERROR_OFDM_SERVICE = 22,
  109. AR5K_RX_PHY_ERROR_OFDM_RESTART = 23,
  110. AR5K_RX_PHY_ERROR_CCK_TIMING = 25,
  111. AR5K_RX_PHY_ERROR_CCK_HEADER_CRC = 26,
  112. AR5K_RX_PHY_ERROR_CCK_RATE_ILLEGAL = 27,
  113. AR5K_RX_PHY_ERROR_CCK_SERVICE = 30,
  114. AR5K_RX_PHY_ERROR_CCK_RESTART = 31,
  115. };
  116. /*
  117. * 5210/5211 hardware 2-word TX control descriptor
  118. */
  119. struct ath5k_hw_2w_tx_ctl {
  120. u32 tx_control_0; /* TX control word 0 */
  121. u32 tx_control_1; /* TX control word 1 */
  122. } __packed __aligned(4);
  123. /* TX control word 0 fields/flags */
  124. #define AR5K_2W_TX_DESC_CTL0_FRAME_LEN 0x00000fff /* frame length */
  125. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210 0x0003f000 /* [5210] header length */
  126. #define AR5K_2W_TX_DESC_CTL0_HEADER_LEN_5210_S 12
  127. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE 0x003c0000 /* tx rate */
  128. #define AR5K_2W_TX_DESC_CTL0_XMIT_RATE_S 18
  129. #define AR5K_2W_TX_DESC_CTL0_RTSENA 0x00400000 /* RTS/CTS enable */
  130. #define AR5K_2W_TX_DESC_CTL0_LONG_PACKET_5210 0x00800000 /* [5210] long packet */
  131. #define AR5K_2W_TX_DESC_CTL0_VEOL_5211 0x00800000 /* [5211] virtual end-of-list */
  132. #define AR5K_2W_TX_DESC_CTL0_CLRDMASK 0x01000000 /* clear destination mask */
  133. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 0x02000000 /* [5210] antenna selection */
  134. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211 0x1e000000 /* [5211] antenna selection */
  135. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT \
  136. (ah->ah_version == AR5K_AR5210 ? \
  137. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5210 : \
  138. AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_5211)
  139. #define AR5K_2W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  140. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_5210 0x1c000000 /* [5210] frame type */
  141. #define AR5K_2W_TX_DESC_CTL0_FRAME_TYPE_5210_S 26
  142. #define AR5K_2W_TX_DESC_CTL0_INTREQ 0x20000000 /* TX interrupt request */
  143. #define AR5K_2W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000 /* key is valid */
  144. /* TX control word 1 fields/flags */
  145. #define AR5K_2W_TX_DESC_CTL1_BUF_LEN 0x00000fff /* data buffer length */
  146. #define AR5K_2W_TX_DESC_CTL1_MORE 0x00001000 /* more desc for this frame */
  147. #define AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX_5210 0x0007e000 /* [5210] key table index */
  148. #define AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX_5211 0x000fe000 /* [5211] key table index */
  149. #define AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX \
  150. (ah->ah_version == AR5K_AR5210 ? \
  151. AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX_5210 : \
  152. AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX_5211)
  153. #define AR5K_2W_TX_DESC_CTL1_ENC_KEY_IDX_S 13
  154. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_5211 0x00700000 /* [5211] frame type */
  155. #define AR5K_2W_TX_DESC_CTL1_FRAME_TYPE_5211_S 20
  156. #define AR5K_2W_TX_DESC_CTL1_NOACK_5211 0x00800000 /* [5211] no ACK */
  157. #define AR5K_2W_TX_DESC_CTL1_RTS_DURATION_5210 0xfff80000 /* [5210] lower 13 bit of duration */
  158. /* Frame types */
  159. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NORMAL 0
  160. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_ATIM 1
  161. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PSPOLL 2
  162. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_NO_DELAY 3
  163. #define AR5K_AR5211_TX_DESC_FRAME_TYPE_BEACON 3
  164. #define AR5K_AR5210_TX_DESC_FRAME_TYPE_PIFS 4
  165. #define AR5K_AR5211_TX_DESC_FRAME_TYPE_PRESP 4
  166. /*
  167. * 5212 hardware 4-word TX control descriptor
  168. */
  169. struct ath5k_hw_4w_tx_ctl {
  170. u32 tx_control_0; /* TX control word 0 */
  171. u32 tx_control_1; /* TX control word 1 */
  172. u32 tx_control_2; /* TX control word 2 */
  173. u32 tx_control_3; /* TX control word 3 */
  174. } __packed __aligned(4);
  175. /* TX control word 0 fields/flags */
  176. #define AR5K_4W_TX_DESC_CTL0_FRAME_LEN 0x00000fff /* frame length */
  177. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER 0x003f0000 /* transmit power */
  178. #define AR5K_4W_TX_DESC_CTL0_XMIT_POWER_S 16
  179. #define AR5K_4W_TX_DESC_CTL0_RTSENA 0x00400000 /* RTS/CTS enable */
  180. #define AR5K_4W_TX_DESC_CTL0_VEOL 0x00800000 /* virtual end-of-list */
  181. #define AR5K_4W_TX_DESC_CTL0_CLRDMASK 0x01000000 /* clear destination mask */
  182. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT 0x1e000000 /* TX antenna selection */
  183. #define AR5K_4W_TX_DESC_CTL0_ANT_MODE_XMIT_S 25
  184. #define AR5K_4W_TX_DESC_CTL0_INTREQ 0x20000000 /* TX interrupt request */
  185. #define AR5K_4W_TX_DESC_CTL0_ENCRYPT_KEY_VALID 0x40000000 /* destination index valid */
  186. #define AR5K_4W_TX_DESC_CTL0_CTSENA 0x80000000 /* precede frame with CTS */
  187. /* TX control word 1 fields/flags */
  188. #define AR5K_4W_TX_DESC_CTL1_BUF_LEN 0x00000fff /* data buffer length */
  189. #define AR5K_4W_TX_DESC_CTL1_MORE 0x00001000 /* more desc for this frame */
  190. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_IDX 0x000fe000 /* destination table index */
  191. #define AR5K_4W_TX_DESC_CTL1_ENCRYPT_KEY_IDX_S 13
  192. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE 0x00f00000 /* frame type */
  193. #define AR5K_4W_TX_DESC_CTL1_FRAME_TYPE_S 20
  194. #define AR5K_4W_TX_DESC_CTL1_NOACK 0x01000000 /* no ACK */
  195. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC 0x06000000 /* compression processing */
  196. #define AR5K_4W_TX_DESC_CTL1_COMP_PROC_S 25
  197. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN 0x18000000 /* length of frame IV */
  198. #define AR5K_4W_TX_DESC_CTL1_COMP_IV_LEN_S 27
  199. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN 0x60000000 /* length of frame ICV */
  200. #define AR5K_4W_TX_DESC_CTL1_COMP_ICV_LEN_S 29
  201. /* TX control word 2 fields/flags */
  202. #define AR5K_4W_TX_DESC_CTL2_RTS_DURATION 0x00007fff /* RTS/CTS duration */
  203. #define AR5K_4W_TX_DESC_CTL2_DURATION_UPD_EN 0x00008000 /* frame duration update */
  204. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0 0x000f0000 /* series 0 max attempts */
  205. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES0_S 16
  206. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1 0x00f00000 /* series 1 max attempts */
  207. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES1_S 20
  208. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2 0x0f000000 /* series 2 max attempts */
  209. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES2_S 24
  210. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3 0xf0000000 /* series 3 max attempts */
  211. #define AR5K_4W_TX_DESC_CTL2_XMIT_TRIES3_S 28
  212. /* TX control word 3 fields/flags */
  213. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE0 0x0000001f /* series 0 tx rate */
  214. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1 0x000003e0 /* series 1 tx rate */
  215. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE1_S 5
  216. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2 0x00007c00 /* series 2 tx rate */
  217. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE2_S 10
  218. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3 0x000f8000 /* series 3 tx rate */
  219. #define AR5K_4W_TX_DESC_CTL3_XMIT_RATE3_S 15
  220. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE 0x01f00000 /* RTS or CTS rate */
  221. #define AR5K_4W_TX_DESC_CTL3_RTS_CTS_RATE_S 20
  222. /*
  223. * Common TX status descriptor
  224. */
  225. struct ath5k_hw_tx_status {
  226. u32 tx_status_0; /* TX status word 0 */
  227. u32 tx_status_1; /* TX status word 1 */
  228. } __packed __aligned(4);
  229. /* TX status word 0 fields/flags */
  230. #define AR5K_DESC_TX_STATUS0_FRAME_XMIT_OK 0x00000001 /* TX success */
  231. #define AR5K_DESC_TX_STATUS0_EXCESSIVE_RETRIES 0x00000002 /* excessive retries */
  232. #define AR5K_DESC_TX_STATUS0_FIFO_UNDERRUN 0x00000004 /* FIFO underrun */
  233. #define AR5K_DESC_TX_STATUS0_FILTERED 0x00000008 /* TX filter indication */
  234. /* according to the HAL sources the spec has short/long retry counts reversed.
  235. * we have it reversed to the HAL sources as well, for 5210 and 5211.
  236. * For 5212 these fields are defined as RTS_FAIL_COUNT and DATA_FAIL_COUNT,
  237. * but used respectively as SHORT and LONG retry count in the code later. This
  238. * is consistent with the definitions here... TODO: check */
  239. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT 0x000000f0 /* short retry count */
  240. #define AR5K_DESC_TX_STATUS0_SHORT_RETRY_COUNT_S 4
  241. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT 0x00000f00 /* long retry count */
  242. #define AR5K_DESC_TX_STATUS0_LONG_RETRY_COUNT_S 8
  243. #define AR5K_DESC_TX_STATUS0_VIRTCOLL_CT_5211 0x0000f000 /* [5211+] virtual collision count */
  244. #define AR5K_DESC_TX_STATUS0_VIRTCOLL_CT_5212_S 12
  245. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP 0xffff0000 /* TX timestamp */
  246. #define AR5K_DESC_TX_STATUS0_SEND_TIMESTAMP_S 16
  247. /* TX status word 1 fields/flags */
  248. #define AR5K_DESC_TX_STATUS1_DONE 0x00000001 /* descriptor complete */
  249. #define AR5K_DESC_TX_STATUS1_SEQ_NUM 0x00001ffe /* TX sequence number */
  250. #define AR5K_DESC_TX_STATUS1_SEQ_NUM_S 1
  251. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH 0x001fe000 /* signal strength of ACK */
  252. #define AR5K_DESC_TX_STATUS1_ACK_SIG_STRENGTH_S 13
  253. #define AR5K_DESC_TX_STATUS1_FINAL_TS_IX_5212 0x00600000 /* [5212] final TX attempt series ix */
  254. #define AR5K_DESC_TX_STATUS1_FINAL_TS_IX_5212_S 21
  255. #define AR5K_DESC_TX_STATUS1_COMP_SUCCESS_5212 0x00800000 /* [5212] compression status */
  256. #define AR5K_DESC_TX_STATUS1_XMIT_ANTENNA_5212 0x01000000 /* [5212] transmit antenna */
  257. /*
  258. * 5210/5211 hardware TX descriptor
  259. */
  260. struct ath5k_hw_5210_tx_desc {
  261. struct ath5k_hw_2w_tx_ctl tx_ctl;
  262. struct ath5k_hw_tx_status tx_stat;
  263. } __packed __aligned(4);
  264. /*
  265. * 5212 hardware TX descriptor
  266. */
  267. struct ath5k_hw_5212_tx_desc {
  268. struct ath5k_hw_4w_tx_ctl tx_ctl;
  269. struct ath5k_hw_tx_status tx_stat;
  270. } __packed __aligned(4);
  271. /*
  272. * Common hardware RX descriptor
  273. */
  274. struct ath5k_hw_all_rx_desc {
  275. struct ath5k_hw_rx_ctl rx_ctl;
  276. struct ath5k_hw_rx_status rx_stat;
  277. } __packed __aligned(4);
  278. /*
  279. * Atheros hardware DMA descriptor
  280. * This is read and written to by the hardware
  281. */
  282. struct ath5k_desc {
  283. u32 ds_link; /* physical address of the next descriptor */
  284. u32 ds_data; /* physical address of data buffer (skb) */
  285. union {
  286. struct ath5k_hw_5210_tx_desc ds_tx5210;
  287. struct ath5k_hw_5212_tx_desc ds_tx5212;
  288. struct ath5k_hw_all_rx_desc ds_rx;
  289. } ud;
  290. } __packed __aligned(4);
  291. #define AR5K_RXDESC_INTREQ 0x0020
  292. #define AR5K_TXDESC_CLRDMASK 0x0001
  293. #define AR5K_TXDESC_NOACK 0x0002 /*[5211+]*/
  294. #define AR5K_TXDESC_RTSENA 0x0004
  295. #define AR5K_TXDESC_CTSENA 0x0008
  296. #define AR5K_TXDESC_INTREQ 0x0010
  297. #define AR5K_TXDESC_VEOL 0x0020 /*[5211+]*/