ath5k.h 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
  3. * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
  4. *
  5. * Permission to use, copy, modify, and distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _ATH5K_H
  18. #define _ATH5K_H
  19. /* TODO: Clean up channel debugging (doesn't work anyway) and start
  20. * working on reg. control code using all available eeprom information
  21. * (rev. engineering needed) */
  22. #define CHAN_DEBUG 0
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/types.h>
  26. #include <linux/average.h>
  27. #include <linux/leds.h>
  28. #include <net/mac80211.h>
  29. /* RX/TX descriptor hw structs
  30. * TODO: Driver part should only see sw structs */
  31. #include "desc.h"
  32. /* EEPROM structs/offsets
  33. * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
  34. * and clean up common bits, then introduce set/get functions in eeprom.c */
  35. #include "eeprom.h"
  36. #include "debug.h"
  37. #include "../ath.h"
  38. #include "ani.h"
  39. /* PCI IDs */
  40. #define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
  41. #define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
  42. #define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
  43. #define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
  44. #define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
  45. #define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
  46. #define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
  47. #define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
  48. #define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
  49. #define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
  50. #define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
  51. #define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
  52. #define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
  53. #define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
  54. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
  55. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
  56. #define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
  57. #define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
  58. #define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
  59. #define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
  60. #define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
  61. #define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
  62. #define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
  63. #define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
  64. #define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
  65. #define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
  66. #define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
  67. #define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
  68. /****************************\
  69. GENERIC DRIVER DEFINITIONS
  70. \****************************/
  71. #define ATH5K_PRINTF(fmt, ...) \
  72. printk(KERN_WARNING "%s: " fmt, __func__, ##__VA_ARGS__)
  73. #define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
  74. printk(_level "ath5k %s: " _fmt, \
  75. ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
  76. ##__VA_ARGS__)
  77. #define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
  78. if (net_ratelimit()) \
  79. ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
  80. } while (0)
  81. #define ATH5K_INFO(_sc, _fmt, ...) \
  82. ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
  83. #define ATH5K_WARN(_sc, _fmt, ...) \
  84. ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
  85. #define ATH5K_ERR(_sc, _fmt, ...) \
  86. ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
  87. /*
  88. * AR5K REGISTER ACCESS
  89. */
  90. /* Some macros to read/write fields */
  91. /* First shift, then mask */
  92. #define AR5K_REG_SM(_val, _flags) \
  93. (((_val) << _flags##_S) & (_flags))
  94. /* First mask, then shift */
  95. #define AR5K_REG_MS(_val, _flags) \
  96. (((_val) & (_flags)) >> _flags##_S)
  97. /* Some registers can hold multiple values of interest. For this
  98. * reason when we want to write to these registers we must first
  99. * retrieve the values which we do not want to clear (lets call this
  100. * old_data) and then set the register with this and our new_value:
  101. * ( old_data | new_value) */
  102. #define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
  103. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
  104. (((_val) << _flags##_S) & (_flags)), _reg)
  105. #define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
  106. ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
  107. (_mask)) | (_flags), _reg)
  108. #define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
  109. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
  110. #define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
  111. ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
  112. /* Access to PHY registers */
  113. #define AR5K_PHY_READ(ah, _reg) \
  114. ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
  115. #define AR5K_PHY_WRITE(ah, _reg, _val) \
  116. ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
  117. /* Access QCU registers per queue */
  118. #define AR5K_REG_READ_Q(ah, _reg, _queue) \
  119. (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
  120. #define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
  121. ath5k_hw_reg_write(ah, (1 << _queue), _reg)
  122. #define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
  123. _reg |= 1 << _queue; \
  124. } while (0)
  125. #define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
  126. _reg &= ~(1 << _queue); \
  127. } while (0)
  128. /* Used while writing initvals */
  129. #define AR5K_REG_WAIT(_i) do { \
  130. if (_i % 64) \
  131. udelay(1); \
  132. } while (0)
  133. /*
  134. * Some tunable values (these should be changeable by the user)
  135. * TODO: Make use of them and add more options OR use debug/configfs
  136. */
  137. #define AR5K_TUNE_DMA_BEACON_RESP 2
  138. #define AR5K_TUNE_SW_BEACON_RESP 10
  139. #define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
  140. #define AR5K_TUNE_RADAR_ALERT false
  141. #define AR5K_TUNE_MIN_TX_FIFO_THRES 1
  142. #define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_FRAME_LEN / 64) + 1)
  143. #define AR5K_TUNE_REGISTER_TIMEOUT 20000
  144. /* Register for RSSI threshold has a mask of 0xff, so 255 seems to
  145. * be the max value. */
  146. #define AR5K_TUNE_RSSI_THRES 129
  147. /* This must be set when setting the RSSI threshold otherwise it can
  148. * prevent a reset. If AR5K_RSSI_THR is read after writing to it
  149. * the BMISS_THRES will be seen as 0, seems hardware doesn't keep
  150. * track of it. Max value depends on hardware. For AR5210 this is just 7.
  151. * For AR5211+ this seems to be up to 255. */
  152. #define AR5K_TUNE_BMISS_THRES 7
  153. #define AR5K_TUNE_REGISTER_DWELL_TIME 20000
  154. #define AR5K_TUNE_BEACON_INTERVAL 100
  155. #define AR5K_TUNE_AIFS 2
  156. #define AR5K_TUNE_AIFS_11B 2
  157. #define AR5K_TUNE_AIFS_XR 0
  158. #define AR5K_TUNE_CWMIN 15
  159. #define AR5K_TUNE_CWMIN_11B 31
  160. #define AR5K_TUNE_CWMIN_XR 3
  161. #define AR5K_TUNE_CWMAX 1023
  162. #define AR5K_TUNE_CWMAX_11B 1023
  163. #define AR5K_TUNE_CWMAX_XR 7
  164. #define AR5K_TUNE_NOISE_FLOOR -72
  165. #define AR5K_TUNE_CCA_MAX_GOOD_VALUE -95
  166. #define AR5K_TUNE_MAX_TXPOWER 63
  167. #define AR5K_TUNE_DEFAULT_TXPOWER 25
  168. #define AR5K_TUNE_TPC_TXPOWER false
  169. #define ATH5K_TUNE_CALIBRATION_INTERVAL_FULL 10000 /* 10 sec */
  170. #define ATH5K_TUNE_CALIBRATION_INTERVAL_ANI 1000 /* 1 sec */
  171. #define ATH5K_TUNE_CALIBRATION_INTERVAL_NF 60000 /* 60 sec */
  172. #define ATH5K_TX_COMPLETE_POLL_INT 3000 /* 3 sec */
  173. #define AR5K_INIT_CARR_SENSE_EN 1
  174. /*Swap RX/TX Descriptor for big endian archs*/
  175. #if defined(__BIG_ENDIAN)
  176. #define AR5K_INIT_CFG ( \
  177. AR5K_CFG_SWTD | AR5K_CFG_SWRD \
  178. )
  179. #else
  180. #define AR5K_INIT_CFG 0x00000000
  181. #endif
  182. /* Initial values */
  183. #define AR5K_INIT_CYCRSSI_THR1 2
  184. /* Tx retry limit defaults from standard */
  185. #define AR5K_INIT_RETRY_SHORT 7
  186. #define AR5K_INIT_RETRY_LONG 4
  187. /* Slot time */
  188. #define AR5K_INIT_SLOT_TIME_TURBO 6
  189. #define AR5K_INIT_SLOT_TIME_DEFAULT 9
  190. #define AR5K_INIT_SLOT_TIME_HALF_RATE 13
  191. #define AR5K_INIT_SLOT_TIME_QUARTER_RATE 21
  192. #define AR5K_INIT_SLOT_TIME_B 20
  193. #define AR5K_SLOT_TIME_MAX 0xffff
  194. /* SIFS */
  195. #define AR5K_INIT_SIFS_TURBO 6
  196. #define AR5K_INIT_SIFS_DEFAULT_BG 10
  197. #define AR5K_INIT_SIFS_DEFAULT_A 16
  198. #define AR5K_INIT_SIFS_HALF_RATE 32
  199. #define AR5K_INIT_SIFS_QUARTER_RATE 64
  200. /* Used to calculate tx time for non 5/10/40MHz
  201. * operation */
  202. /* It's preamble time + signal time (16 + 4) */
  203. #define AR5K_INIT_OFDM_PREAMPLE_TIME 20
  204. /* Preamble time for 40MHz (turbo) operation (min ?) */
  205. #define AR5K_INIT_OFDM_PREAMBLE_TIME_MIN 14
  206. #define AR5K_INIT_OFDM_SYMBOL_TIME 4
  207. #define AR5K_INIT_OFDM_PLCP_BITS 22
  208. /* Rx latency for 5 and 10MHz operation (max ?) */
  209. #define AR5K_INIT_RX_LAT_MAX 63
  210. /* Tx latencies from initvals (5212 only but no problem
  211. * because we only tweak them on 5212) */
  212. #define AR5K_INIT_TX_LAT_A 54
  213. #define AR5K_INIT_TX_LAT_BG 384
  214. /* Tx latency for 40MHz (turbo) operation (min ?) */
  215. #define AR5K_INIT_TX_LAT_MIN 32
  216. /* Default Tx/Rx latencies (same for 5211)*/
  217. #define AR5K_INIT_TX_LATENCY_5210 54
  218. #define AR5K_INIT_RX_LATENCY_5210 29
  219. /* Tx frame to Tx data start delay */
  220. #define AR5K_INIT_TXF2TXD_START_DEFAULT 14
  221. #define AR5K_INIT_TXF2TXD_START_DELAY_10MHZ 12
  222. #define AR5K_INIT_TXF2TXD_START_DELAY_5MHZ 13
  223. /* We need to increase PHY switch and agc settling time
  224. * on turbo mode */
  225. #define AR5K_SWITCH_SETTLING 5760
  226. #define AR5K_SWITCH_SETTLING_TURBO 7168
  227. #define AR5K_AGC_SETTLING 28
  228. /* 38 on 5210 but shouldn't matter */
  229. #define AR5K_AGC_SETTLING_TURBO 37
  230. /* GENERIC CHIPSET DEFINITIONS */
  231. /* MAC Chips */
  232. enum ath5k_version {
  233. AR5K_AR5210 = 0,
  234. AR5K_AR5211 = 1,
  235. AR5K_AR5212 = 2,
  236. };
  237. /* PHY Chips */
  238. enum ath5k_radio {
  239. AR5K_RF5110 = 0,
  240. AR5K_RF5111 = 1,
  241. AR5K_RF5112 = 2,
  242. AR5K_RF2413 = 3,
  243. AR5K_RF5413 = 4,
  244. AR5K_RF2316 = 5,
  245. AR5K_RF2317 = 6,
  246. AR5K_RF2425 = 7,
  247. };
  248. /*
  249. * Common silicon revision/version values
  250. */
  251. enum ath5k_srev_type {
  252. AR5K_VERSION_MAC,
  253. AR5K_VERSION_RAD,
  254. };
  255. struct ath5k_srev_name {
  256. const char *sr_name;
  257. enum ath5k_srev_type sr_type;
  258. u_int sr_val;
  259. };
  260. #define AR5K_SREV_UNKNOWN 0xffff
  261. #define AR5K_SREV_AR5210 0x00 /* Crete */
  262. #define AR5K_SREV_AR5311 0x10 /* Maui 1 */
  263. #define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
  264. #define AR5K_SREV_AR5311B 0x30 /* Spirit */
  265. #define AR5K_SREV_AR5211 0x40 /* Oahu */
  266. #define AR5K_SREV_AR5212 0x50 /* Venice */
  267. #define AR5K_SREV_AR5312_R2 0x52 /* AP31 */
  268. #define AR5K_SREV_AR5212_V4 0x54 /* ??? */
  269. #define AR5K_SREV_AR5213 0x55 /* ??? */
  270. #define AR5K_SREV_AR5312_R7 0x57 /* AP30 */
  271. #define AR5K_SREV_AR2313_R8 0x58 /* AP43 */
  272. #define AR5K_SREV_AR5213A 0x59 /* Hainan */
  273. #define AR5K_SREV_AR2413 0x78 /* Griffin lite */
  274. #define AR5K_SREV_AR2414 0x70 /* Griffin */
  275. #define AR5K_SREV_AR2315_R6 0x86 /* AP51-Light */
  276. #define AR5K_SREV_AR2315_R7 0x87 /* AP51-Full */
  277. #define AR5K_SREV_AR5424 0x90 /* Condor */
  278. #define AR5K_SREV_AR2317_R1 0x90 /* AP61-Light */
  279. #define AR5K_SREV_AR2317_R2 0x91 /* AP61-Full */
  280. #define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
  281. #define AR5K_SREV_AR5414 0xa0 /* Eagle */
  282. #define AR5K_SREV_AR2415 0xb0 /* Talon */
  283. #define AR5K_SREV_AR5416 0xc0 /* PCI-E */
  284. #define AR5K_SREV_AR5418 0xca /* PCI-E */
  285. #define AR5K_SREV_AR2425 0xe0 /* Swan */
  286. #define AR5K_SREV_AR2417 0xf0 /* Nala */
  287. #define AR5K_SREV_RAD_5110 0x00
  288. #define AR5K_SREV_RAD_5111 0x10
  289. #define AR5K_SREV_RAD_5111A 0x15
  290. #define AR5K_SREV_RAD_2111 0x20
  291. #define AR5K_SREV_RAD_5112 0x30
  292. #define AR5K_SREV_RAD_5112A 0x35
  293. #define AR5K_SREV_RAD_5112B 0x36
  294. #define AR5K_SREV_RAD_2112 0x40
  295. #define AR5K_SREV_RAD_2112A 0x45
  296. #define AR5K_SREV_RAD_2112B 0x46
  297. #define AR5K_SREV_RAD_2413 0x50
  298. #define AR5K_SREV_RAD_5413 0x60
  299. #define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
  300. #define AR5K_SREV_RAD_2317 0x80
  301. #define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
  302. #define AR5K_SREV_RAD_2425 0xa2
  303. #define AR5K_SREV_RAD_5133 0xc0
  304. #define AR5K_SREV_PHY_5211 0x30
  305. #define AR5K_SREV_PHY_5212 0x41
  306. #define AR5K_SREV_PHY_5212A 0x42
  307. #define AR5K_SREV_PHY_5212B 0x43
  308. #define AR5K_SREV_PHY_2413 0x45
  309. #define AR5K_SREV_PHY_5413 0x61
  310. #define AR5K_SREV_PHY_2425 0x70
  311. /* TODO add support to mac80211 for vendor-specific rates and modes */
  312. /*
  313. * Some of this information is based on Documentation from:
  314. *
  315. * http://madwifi-project.org/wiki/ChipsetFeatures/SuperAG
  316. *
  317. * Modulation for Atheros' eXtended Range - range enhancing extension that is
  318. * supposed to double the distance an Atheros client device can keep a
  319. * connection with an Atheros access point. This is achieved by increasing
  320. * the receiver sensitivity up to, -105dBm, which is about 20dB above what
  321. * the 802.11 specifications demand. In addition, new (proprietary) data rates
  322. * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
  323. *
  324. * Please note that can you either use XR or TURBO but you cannot use both,
  325. * they are exclusive.
  326. *
  327. */
  328. #define MODULATION_XR 0x00000200
  329. /*
  330. * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
  331. * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
  332. * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
  333. * channels. To use this feature your Access Point must also support it.
  334. * There is also a distinction between "static" and "dynamic" turbo modes:
  335. *
  336. * - Static: is the dumb version: devices set to this mode stick to it until
  337. * the mode is turned off.
  338. * - Dynamic: is the intelligent version, the network decides itself if it
  339. * is ok to use turbo. As soon as traffic is detected on adjacent channels
  340. * (which would get used in turbo mode), or when a non-turbo station joins
  341. * the network, turbo mode won't be used until the situation changes again.
  342. * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
  343. * monitors the used radio band in order to decide whether turbo mode may
  344. * be used or not.
  345. *
  346. * This article claims Super G sticks to bonding of channels 5 and 6 for
  347. * USA:
  348. *
  349. * http://www.pcworld.com/article/id,113428-page,1/article.html
  350. *
  351. * The channel bonding seems to be driver specific though. In addition to
  352. * deciding what channels will be used, these "Turbo" modes are accomplished
  353. * by also enabling the following features:
  354. *
  355. * - Bursting: allows multiple frames to be sent at once, rather than pausing
  356. * after each frame. Bursting is a standards-compliant feature that can be
  357. * used with any Access Point.
  358. * - Fast frames: increases the amount of information that can be sent per
  359. * frame, also resulting in a reduction of transmission overhead. It is a
  360. * proprietary feature that needs to be supported by the Access Point.
  361. * - Compression: data frames are compressed in real time using a Lempel Ziv
  362. * algorithm. This is done transparently. Once this feature is enabled,
  363. * compression and decompression takes place inside the chipset, without
  364. * putting additional load on the host CPU.
  365. *
  366. */
  367. #define MODULATION_TURBO 0x00000080
  368. enum ath5k_driver_mode {
  369. AR5K_MODE_11A = 0,
  370. AR5K_MODE_11B = 1,
  371. AR5K_MODE_11G = 2,
  372. AR5K_MODE_XR = 0,
  373. AR5K_MODE_MAX = 3
  374. };
  375. enum ath5k_ant_mode {
  376. AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
  377. AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
  378. AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
  379. AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
  380. AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
  381. AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
  382. AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
  383. AR5K_ANTMODE_MAX,
  384. };
  385. enum ath5k_bw_mode {
  386. AR5K_BWMODE_DEFAULT = 0, /* 20MHz, default operation */
  387. AR5K_BWMODE_5MHZ = 1, /* Quarter rate */
  388. AR5K_BWMODE_10MHZ = 2, /* Half rate */
  389. AR5K_BWMODE_40MHZ = 3 /* Turbo */
  390. };
  391. /****************\
  392. TX DEFINITIONS
  393. \****************/
  394. /*
  395. * TX Status descriptor
  396. */
  397. struct ath5k_tx_status {
  398. u16 ts_seqnum;
  399. u16 ts_tstamp;
  400. u8 ts_status;
  401. u8 ts_final_idx;
  402. u8 ts_final_retry;
  403. s8 ts_rssi;
  404. u8 ts_shortretry;
  405. u8 ts_virtcol;
  406. u8 ts_antenna;
  407. };
  408. #define AR5K_TXSTAT_ALTRATE 0x80
  409. #define AR5K_TXERR_XRETRY 0x01
  410. #define AR5K_TXERR_FILT 0x02
  411. #define AR5K_TXERR_FIFO 0x04
  412. /**
  413. * enum ath5k_tx_queue - Queue types used to classify tx queues.
  414. * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
  415. * @AR5K_TX_QUEUE_DATA: A normal data queue
  416. * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
  417. * @AR5K_TX_QUEUE_BEACON: The beacon queue
  418. * @AR5K_TX_QUEUE_CAB: The after-beacon queue
  419. * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
  420. */
  421. enum ath5k_tx_queue {
  422. AR5K_TX_QUEUE_INACTIVE = 0,
  423. AR5K_TX_QUEUE_DATA,
  424. AR5K_TX_QUEUE_XR_DATA,
  425. AR5K_TX_QUEUE_BEACON,
  426. AR5K_TX_QUEUE_CAB,
  427. AR5K_TX_QUEUE_UAPSD,
  428. };
  429. #define AR5K_NUM_TX_QUEUES 10
  430. #define AR5K_NUM_TX_QUEUES_NOQCU 2
  431. /*
  432. * Queue syb-types to classify normal data queues.
  433. * These are the 4 Access Categories as defined in
  434. * WME spec. 0 is the lowest priority and 4 is the
  435. * highest. Normal data that hasn't been classified
  436. * goes to the Best Effort AC.
  437. */
  438. enum ath5k_tx_queue_subtype {
  439. AR5K_WME_AC_BK = 0, /*Background traffic*/
  440. AR5K_WME_AC_BE, /*Best-effort (normal) traffic*/
  441. AR5K_WME_AC_VI, /*Video traffic*/
  442. AR5K_WME_AC_VO, /*Voice traffic*/
  443. };
  444. /*
  445. * Queue ID numbers as returned by the hw functions, each number
  446. * represents a hw queue. If hw does not support hw queues
  447. * (eg 5210) all data goes in one queue. These match
  448. * d80211 definitions (net80211/MadWiFi don't use them).
  449. */
  450. enum ath5k_tx_queue_id {
  451. AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
  452. AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
  453. AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
  454. AR5K_TX_QUEUE_ID_DATA_MAX = 3, /*IEEE80211_TX_QUEUE_DATA3*/
  455. AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
  456. AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
  457. AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
  458. AR5K_TX_QUEUE_ID_UAPSD = 8,
  459. AR5K_TX_QUEUE_ID_XR_DATA = 9,
  460. };
  461. /*
  462. * Flags to set hw queue's parameters...
  463. */
  464. #define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
  465. #define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
  466. #define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
  467. #define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
  468. #define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
  469. #define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
  470. #define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
  471. #define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
  472. #define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
  473. #define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
  474. #define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
  475. #define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
  476. #define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
  477. #define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
  478. /*
  479. * Data transmit queue state. One of these exists for each
  480. * hardware transmit queue. Packets sent to us from above
  481. * are assigned to queues based on their priority. Not all
  482. * devices support a complete set of hardware transmit queues.
  483. * For those devices the array sc_ac2q will map multiple
  484. * priorities to fewer hardware queues (typically all to one
  485. * hardware queue).
  486. */
  487. struct ath5k_txq {
  488. unsigned int qnum; /* hardware q number */
  489. u32 *link; /* link ptr in last TX desc */
  490. struct list_head q; /* transmit queue */
  491. spinlock_t lock; /* lock on q and link */
  492. bool setup;
  493. int txq_len; /* number of queued buffers */
  494. int txq_max; /* max allowed num of queued buffers */
  495. bool txq_poll_mark;
  496. unsigned int txq_stuck; /* informational counter */
  497. };
  498. /*
  499. * A struct to hold tx queue's parameters
  500. */
  501. struct ath5k_txq_info {
  502. enum ath5k_tx_queue tqi_type;
  503. enum ath5k_tx_queue_subtype tqi_subtype;
  504. u16 tqi_flags; /* Tx queue flags (see above) */
  505. u8 tqi_aifs; /* Arbitrated Interframe Space */
  506. u16 tqi_cw_min; /* Minimum Contention Window */
  507. u16 tqi_cw_max; /* Maximum Contention Window */
  508. u32 tqi_cbr_period; /* Constant bit rate period */
  509. u32 tqi_cbr_overflow_limit;
  510. u32 tqi_burst_time;
  511. u32 tqi_ready_time; /* Time queue waits after an event */
  512. };
  513. /*
  514. * Transmit packet types.
  515. * used on tx control descriptor
  516. */
  517. enum ath5k_pkt_type {
  518. AR5K_PKT_TYPE_NORMAL = 0,
  519. AR5K_PKT_TYPE_ATIM = 1,
  520. AR5K_PKT_TYPE_PSPOLL = 2,
  521. AR5K_PKT_TYPE_BEACON = 3,
  522. AR5K_PKT_TYPE_PROBE_RESP = 4,
  523. AR5K_PKT_TYPE_PIFS = 5,
  524. };
  525. /*
  526. * TX power and TPC settings
  527. */
  528. #define AR5K_TXPOWER_OFDM(_r, _v) ( \
  529. ((0 & 1) << ((_v) + 6)) | \
  530. (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
  531. )
  532. #define AR5K_TXPOWER_CCK(_r, _v) ( \
  533. (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
  534. )
  535. /*
  536. * DMA size definitions (2^(n+2))
  537. */
  538. enum ath5k_dmasize {
  539. AR5K_DMASIZE_4B = 0,
  540. AR5K_DMASIZE_8B,
  541. AR5K_DMASIZE_16B,
  542. AR5K_DMASIZE_32B,
  543. AR5K_DMASIZE_64B,
  544. AR5K_DMASIZE_128B,
  545. AR5K_DMASIZE_256B,
  546. AR5K_DMASIZE_512B
  547. };
  548. /****************\
  549. RX DEFINITIONS
  550. \****************/
  551. /*
  552. * RX Status descriptor
  553. */
  554. struct ath5k_rx_status {
  555. u16 rs_datalen;
  556. u16 rs_tstamp;
  557. u8 rs_status;
  558. u8 rs_phyerr;
  559. s8 rs_rssi;
  560. u8 rs_keyix;
  561. u8 rs_rate;
  562. u8 rs_antenna;
  563. u8 rs_more;
  564. };
  565. #define AR5K_RXERR_CRC 0x01
  566. #define AR5K_RXERR_PHY 0x02
  567. #define AR5K_RXERR_FIFO 0x04
  568. #define AR5K_RXERR_DECRYPT 0x08
  569. #define AR5K_RXERR_MIC 0x10
  570. #define AR5K_RXKEYIX_INVALID ((u8) -1)
  571. #define AR5K_TXKEYIX_INVALID ((u32) -1)
  572. /**************************\
  573. BEACON TIMERS DEFINITIONS
  574. \**************************/
  575. #define AR5K_BEACON_PERIOD 0x0000ffff
  576. #define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
  577. #define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
  578. /*
  579. * TSF to TU conversion:
  580. *
  581. * TSF is a 64bit value in usec (microseconds).
  582. * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
  583. * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
  584. */
  585. #define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
  586. /*******************************\
  587. GAIN OPTIMIZATION DEFINITIONS
  588. \*******************************/
  589. enum ath5k_rfgain {
  590. AR5K_RFGAIN_INACTIVE = 0,
  591. AR5K_RFGAIN_ACTIVE,
  592. AR5K_RFGAIN_READ_REQUESTED,
  593. AR5K_RFGAIN_NEED_CHANGE,
  594. };
  595. struct ath5k_gain {
  596. u8 g_step_idx;
  597. u8 g_current;
  598. u8 g_target;
  599. u8 g_low;
  600. u8 g_high;
  601. u8 g_f_corr;
  602. u8 g_state;
  603. };
  604. /********************\
  605. COMMON DEFINITIONS
  606. \********************/
  607. #define AR5K_SLOT_TIME_9 396
  608. #define AR5K_SLOT_TIME_20 880
  609. #define AR5K_SLOT_TIME_MAX 0xffff
  610. /* channel_flags */
  611. #define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
  612. #define CHANNEL_CCK 0x0020 /* CCK channel */
  613. #define CHANNEL_OFDM 0x0040 /* OFDM channel */
  614. #define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
  615. #define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
  616. #define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
  617. #define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
  618. #define CHANNEL_XR 0x0800 /* XR channel */
  619. #define CHANNEL_A (CHANNEL_5GHZ | CHANNEL_OFDM)
  620. #define CHANNEL_B (CHANNEL_2GHZ | CHANNEL_CCK)
  621. #define CHANNEL_G (CHANNEL_2GHZ | CHANNEL_OFDM)
  622. #define CHANNEL_X (CHANNEL_5GHZ | CHANNEL_OFDM | CHANNEL_XR)
  623. #define CHANNEL_ALL (CHANNEL_OFDM | CHANNEL_CCK | \
  624. CHANNEL_2GHZ | CHANNEL_5GHZ)
  625. #define CHANNEL_MODES CHANNEL_ALL
  626. /*
  627. * Used internally for ath5k_hw_reset_tx_queue().
  628. * Also see struct struct ieee80211_channel.
  629. */
  630. #define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
  631. #define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
  632. /*
  633. * The following structure is used to map 2GHz channels to
  634. * 5GHz Atheros channels.
  635. * TODO: Clean up
  636. */
  637. struct ath5k_athchan_2ghz {
  638. u32 a2_flags;
  639. u16 a2_athchan;
  640. };
  641. /******************\
  642. RATE DEFINITIONS
  643. \******************/
  644. /**
  645. * Seems the ar5xxx hardware supports up to 32 rates, indexed by 1-32.
  646. *
  647. * The rate code is used to get the RX rate or set the TX rate on the
  648. * hardware descriptors. It is also used for internal modulation control
  649. * and settings.
  650. *
  651. * This is the hardware rate map we are aware of:
  652. *
  653. * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
  654. * rate_kbps 3000 1000 ? ? ? 2000 500 48000
  655. *
  656. * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
  657. * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
  658. *
  659. * rate_code 17 18 19 20 21 22 23 24
  660. * rate_kbps ? ? ? ? ? ? ? 11000
  661. *
  662. * rate_code 25 26 27 28 29 30 31 32
  663. * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
  664. *
  665. * "S" indicates CCK rates with short preamble.
  666. *
  667. * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
  668. * lowest 4 bits, so they are the same as below with a 0xF mask.
  669. * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
  670. * We handle this in ath5k_setup_bands().
  671. */
  672. #define AR5K_MAX_RATES 32
  673. /* B */
  674. #define ATH5K_RATE_CODE_1M 0x1B
  675. #define ATH5K_RATE_CODE_2M 0x1A
  676. #define ATH5K_RATE_CODE_5_5M 0x19
  677. #define ATH5K_RATE_CODE_11M 0x18
  678. /* A and G */
  679. #define ATH5K_RATE_CODE_6M 0x0B
  680. #define ATH5K_RATE_CODE_9M 0x0F
  681. #define ATH5K_RATE_CODE_12M 0x0A
  682. #define ATH5K_RATE_CODE_18M 0x0E
  683. #define ATH5K_RATE_CODE_24M 0x09
  684. #define ATH5K_RATE_CODE_36M 0x0D
  685. #define ATH5K_RATE_CODE_48M 0x08
  686. #define ATH5K_RATE_CODE_54M 0x0C
  687. /* XR */
  688. #define ATH5K_RATE_CODE_XR_500K 0x07
  689. #define ATH5K_RATE_CODE_XR_1M 0x02
  690. #define ATH5K_RATE_CODE_XR_2M 0x06
  691. #define ATH5K_RATE_CODE_XR_3M 0x01
  692. /* adding this flag to rate_code enables short preamble */
  693. #define AR5K_SET_SHORT_PREAMBLE 0x04
  694. /*
  695. * Crypto definitions
  696. */
  697. #define AR5K_KEYCACHE_SIZE 8
  698. extern int ath5k_modparam_nohwcrypt;
  699. /***********************\
  700. HW RELATED DEFINITIONS
  701. \***********************/
  702. /*
  703. * Misc definitions
  704. */
  705. #define AR5K_RSSI_EP_MULTIPLIER (1 << 7)
  706. #define AR5K_ASSERT_ENTRY(_e, _s) do { \
  707. if (_e >= _s) \
  708. return false; \
  709. } while (0)
  710. /*
  711. * Hardware interrupt abstraction
  712. */
  713. /**
  714. * enum ath5k_int - Hardware interrupt masks helpers
  715. *
  716. * @AR5K_INT_RX: mask to identify received frame interrupts, of type
  717. * AR5K_ISR_RXOK or AR5K_ISR_RXERR
  718. * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
  719. * @AR5K_INT_RXNOFRM: No frame received (?)
  720. * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
  721. * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
  722. * LinkPtr is NULL. For more details, refer to:
  723. * http://www.freepatentsonline.com/20030225739.html
  724. * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
  725. * Note that Rx overrun is not always fatal, on some chips we can continue
  726. * operation without resetting the card, that's why int_fatal is not
  727. * common for all chips.
  728. * @AR5K_INT_TX: mask to identify received frame interrupts, of type
  729. * AR5K_ISR_TXOK or AR5K_ISR_TXERR
  730. * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
  731. * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
  732. * We currently do increments on interrupt by
  733. * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
  734. * @AR5K_INT_MIB: Indicates the either Management Information Base counters or
  735. * one of the PHY error counters reached the maximum value and should be
  736. * read and cleared.
  737. * @AR5K_INT_RXPHY: RX PHY Error
  738. * @AR5K_INT_RXKCM: RX Key cache miss
  739. * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
  740. * beacon that must be handled in software. The alternative is if you
  741. * have VEOL support, in that case you let the hardware deal with things.
  742. * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
  743. * beacons from the AP have associated with, we should probably try to
  744. * reassociate. When in IBSS mode this might mean we have not received
  745. * any beacons from any local stations. Note that every station in an
  746. * IBSS schedules to send beacons at the Target Beacon Transmission Time
  747. * (TBTT) with a random backoff.
  748. * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
  749. * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
  750. * until properly handled
  751. * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
  752. * errors. These types of errors we can enable seem to be of type
  753. * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
  754. * @AR5K_INT_GLOBAL: Used to clear and set the IER
  755. * @AR5K_INT_NOCARD: signals the card has been removed
  756. * @AR5K_INT_COMMON: common interrupts shared among MACs with the same
  757. * bit value
  758. *
  759. * These are mapped to take advantage of some common bits
  760. * between the MACs, to be able to set intr properties
  761. * easier. Some of them are not used yet inside hw.c. Most map
  762. * to the respective hw interrupt value as they are common among different
  763. * MACs.
  764. */
  765. enum ath5k_int {
  766. AR5K_INT_RXOK = 0x00000001,
  767. AR5K_INT_RXDESC = 0x00000002,
  768. AR5K_INT_RXERR = 0x00000004,
  769. AR5K_INT_RXNOFRM = 0x00000008,
  770. AR5K_INT_RXEOL = 0x00000010,
  771. AR5K_INT_RXORN = 0x00000020,
  772. AR5K_INT_TXOK = 0x00000040,
  773. AR5K_INT_TXDESC = 0x00000080,
  774. AR5K_INT_TXERR = 0x00000100,
  775. AR5K_INT_TXNOFRM = 0x00000200,
  776. AR5K_INT_TXEOL = 0x00000400,
  777. AR5K_INT_TXURN = 0x00000800,
  778. AR5K_INT_MIB = 0x00001000,
  779. AR5K_INT_SWI = 0x00002000,
  780. AR5K_INT_RXPHY = 0x00004000,
  781. AR5K_INT_RXKCM = 0x00008000,
  782. AR5K_INT_SWBA = 0x00010000,
  783. AR5K_INT_BRSSI = 0x00020000,
  784. AR5K_INT_BMISS = 0x00040000,
  785. AR5K_INT_FATAL = 0x00080000, /* Non common */
  786. AR5K_INT_BNR = 0x00100000, /* Non common */
  787. AR5K_INT_TIM = 0x00200000, /* Non common */
  788. AR5K_INT_DTIM = 0x00400000, /* Non common */
  789. AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
  790. AR5K_INT_GPIO = 0x01000000,
  791. AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
  792. AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
  793. AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
  794. AR5K_INT_QCBRORN = 0x10000000, /* Non common */
  795. AR5K_INT_QCBRURN = 0x20000000, /* Non common */
  796. AR5K_INT_QTRIG = 0x40000000, /* Non common */
  797. AR5K_INT_GLOBAL = 0x80000000,
  798. AR5K_INT_TX_ALL = AR5K_INT_TXOK
  799. | AR5K_INT_TXDESC
  800. | AR5K_INT_TXERR
  801. | AR5K_INT_TXEOL
  802. | AR5K_INT_TXURN,
  803. AR5K_INT_RX_ALL = AR5K_INT_RXOK
  804. | AR5K_INT_RXDESC
  805. | AR5K_INT_RXERR
  806. | AR5K_INT_RXNOFRM
  807. | AR5K_INT_RXEOL
  808. | AR5K_INT_RXORN,
  809. AR5K_INT_COMMON = AR5K_INT_RXOK
  810. | AR5K_INT_RXDESC
  811. | AR5K_INT_RXERR
  812. | AR5K_INT_RXNOFRM
  813. | AR5K_INT_RXEOL
  814. | AR5K_INT_RXORN
  815. | AR5K_INT_TXOK
  816. | AR5K_INT_TXDESC
  817. | AR5K_INT_TXERR
  818. | AR5K_INT_TXNOFRM
  819. | AR5K_INT_TXEOL
  820. | AR5K_INT_TXURN
  821. | AR5K_INT_MIB
  822. | AR5K_INT_SWI
  823. | AR5K_INT_RXPHY
  824. | AR5K_INT_RXKCM
  825. | AR5K_INT_SWBA
  826. | AR5K_INT_BRSSI
  827. | AR5K_INT_BMISS
  828. | AR5K_INT_GPIO
  829. | AR5K_INT_GLOBAL,
  830. AR5K_INT_NOCARD = 0xffffffff
  831. };
  832. /* mask which calibration is active at the moment */
  833. enum ath5k_calibration_mask {
  834. AR5K_CALIBRATION_FULL = 0x01,
  835. AR5K_CALIBRATION_SHORT = 0x02,
  836. AR5K_CALIBRATION_ANI = 0x04,
  837. };
  838. /*
  839. * Power management
  840. */
  841. enum ath5k_power_mode {
  842. AR5K_PM_UNDEFINED = 0,
  843. AR5K_PM_AUTO,
  844. AR5K_PM_AWAKE,
  845. AR5K_PM_FULL_SLEEP,
  846. AR5K_PM_NETWORK_SLEEP,
  847. };
  848. /*
  849. * These match net80211 definitions (not used in
  850. * mac80211).
  851. * TODO: Clean this up
  852. */
  853. #define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
  854. #define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
  855. #define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
  856. #define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
  857. #define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
  858. /* GPIO-controlled software LED */
  859. #define AR5K_SOFTLED_PIN 0
  860. #define AR5K_SOFTLED_ON 0
  861. #define AR5K_SOFTLED_OFF 1
  862. /* XXX: we *may* move cap_range stuff to struct wiphy */
  863. struct ath5k_capabilities {
  864. /*
  865. * Supported PHY modes
  866. * (ie. CHANNEL_A, CHANNEL_B, ...)
  867. */
  868. DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
  869. /*
  870. * Frequency range (without regulation restrictions)
  871. */
  872. struct {
  873. u16 range_2ghz_min;
  874. u16 range_2ghz_max;
  875. u16 range_5ghz_min;
  876. u16 range_5ghz_max;
  877. } cap_range;
  878. /*
  879. * Values stored in the EEPROM (some of them...)
  880. */
  881. struct ath5k_eeprom_info cap_eeprom;
  882. /*
  883. * Queue information
  884. */
  885. struct {
  886. u8 q_tx_num;
  887. } cap_queues;
  888. bool cap_has_phyerr_counters;
  889. };
  890. /* size of noise floor history (keep it a power of two) */
  891. #define ATH5K_NF_CAL_HIST_MAX 8
  892. struct ath5k_nfcal_hist {
  893. s16 index; /* current index into nfval */
  894. s16 nfval[ATH5K_NF_CAL_HIST_MAX]; /* last few noise floors */
  895. };
  896. /**
  897. * struct avg_val - Helper structure for average calculation
  898. * @avg: contains the actual average value
  899. * @avg_weight: is used internally during calculation to prevent rounding errors
  900. */
  901. struct ath5k_avg_val {
  902. int avg;
  903. int avg_weight;
  904. };
  905. #define ATH5K_LED_MAX_NAME_LEN 31
  906. /*
  907. * State for LED triggers
  908. */
  909. struct ath5k_led {
  910. char name[ATH5K_LED_MAX_NAME_LEN + 1]; /* name of the LED in sysfs */
  911. struct ath5k_hw *ah; /* driver state */
  912. struct led_classdev led_dev; /* led classdev */
  913. };
  914. /* Rfkill */
  915. struct ath5k_rfkill {
  916. /* GPIO PIN for rfkill */
  917. u16 gpio;
  918. /* polarity of rfkill GPIO PIN */
  919. bool polarity;
  920. /* RFKILL toggle tasklet */
  921. struct tasklet_struct toggleq;
  922. };
  923. /* statistics */
  924. struct ath5k_statistics {
  925. /* antenna use */
  926. unsigned int antenna_rx[5]; /* frames count per antenna RX */
  927. unsigned int antenna_tx[5]; /* frames count per antenna TX */
  928. /* frame errors */
  929. unsigned int rx_all_count; /* all RX frames, including errors */
  930. unsigned int tx_all_count; /* all TX frames, including errors */
  931. unsigned int rx_bytes_count; /* all RX bytes, including errored pkts
  932. * and the MAC headers for each packet
  933. */
  934. unsigned int tx_bytes_count; /* all TX bytes, including errored pkts
  935. * and the MAC headers and padding for
  936. * each packet.
  937. */
  938. unsigned int rxerr_crc;
  939. unsigned int rxerr_phy;
  940. unsigned int rxerr_phy_code[32];
  941. unsigned int rxerr_fifo;
  942. unsigned int rxerr_decrypt;
  943. unsigned int rxerr_mic;
  944. unsigned int rxerr_proc;
  945. unsigned int rxerr_jumbo;
  946. unsigned int txerr_retry;
  947. unsigned int txerr_fifo;
  948. unsigned int txerr_filt;
  949. /* MIB counters */
  950. unsigned int ack_fail;
  951. unsigned int rts_fail;
  952. unsigned int rts_ok;
  953. unsigned int fcs_error;
  954. unsigned int beacons;
  955. unsigned int mib_intr;
  956. unsigned int rxorn_intr;
  957. unsigned int rxeol_intr;
  958. };
  959. /*
  960. * Misc defines
  961. */
  962. #define AR5K_MAX_GPIO 10
  963. #define AR5K_MAX_RF_BANKS 8
  964. #if CHAN_DEBUG
  965. #define ATH_CHAN_MAX (26 + 26 + 26 + 200 + 200)
  966. #else
  967. #define ATH_CHAN_MAX (14 + 14 + 14 + 252 + 20)
  968. #endif
  969. #define ATH_RXBUF 40 /* number of RX buffers */
  970. #define ATH_TXBUF 200 /* number of TX buffers */
  971. #define ATH_BCBUF 4 /* number of beacon buffers */
  972. #define ATH5K_TXQ_LEN_MAX (ATH_TXBUF / 4) /* bufs per queue */
  973. #define ATH5K_TXQ_LEN_LOW (ATH5K_TXQ_LEN_MAX / 2) /* low mark */
  974. /* Driver state associated with an instance of a device */
  975. struct ath5k_hw {
  976. struct ath_common common;
  977. struct pci_dev *pdev;
  978. struct device *dev; /* for dma mapping */
  979. int irq;
  980. u16 devid;
  981. void __iomem *iobase; /* address of the device */
  982. struct mutex lock; /* dev-level lock */
  983. struct ieee80211_hw *hw; /* IEEE 802.11 common */
  984. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  985. struct ieee80211_channel channels[ATH_CHAN_MAX];
  986. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
  987. s8 rate_idx[IEEE80211_NUM_BANDS][AR5K_MAX_RATES];
  988. enum nl80211_iftype opmode;
  989. #ifdef CONFIG_ATH5K_DEBUG
  990. struct ath5k_dbg_info debug; /* debug info */
  991. #endif /* CONFIG_ATH5K_DEBUG */
  992. struct ath5k_buf *bufptr; /* allocated buffer ptr */
  993. struct ath5k_desc *desc; /* TX/RX descriptors */
  994. dma_addr_t desc_daddr; /* DMA (physical) address */
  995. size_t desc_len; /* size of TX/RX descriptors */
  996. DECLARE_BITMAP(status, 6);
  997. #define ATH_STAT_INVALID 0 /* disable hardware accesses */
  998. #define ATH_STAT_MRRETRY 1 /* multi-rate retry support */
  999. #define ATH_STAT_PROMISC 2
  1000. #define ATH_STAT_LEDSOFT 3 /* enable LED gpio status */
  1001. #define ATH_STAT_STARTED 4 /* opened & irqs enabled */
  1002. #define ATH_STAT_2G_DISABLED 5 /* multiband radio without 2G */
  1003. unsigned int filter_flags; /* HW flags, AR5K_RX_FILTER_* */
  1004. struct ieee80211_channel *curchan; /* current h/w channel */
  1005. u16 nvifs;
  1006. enum ath5k_int imask; /* interrupt mask copy */
  1007. spinlock_t irqlock;
  1008. bool rx_pending; /* rx tasklet pending */
  1009. bool tx_pending; /* tx tasklet pending */
  1010. u8 lladdr[ETH_ALEN];
  1011. u8 bssidmask[ETH_ALEN];
  1012. unsigned int led_pin, /* GPIO pin for driving LED */
  1013. led_on; /* pin setting for LED on */
  1014. struct work_struct reset_work; /* deferred chip reset */
  1015. unsigned int rxbufsize; /* rx size based on mtu */
  1016. struct list_head rxbuf; /* receive buffer */
  1017. spinlock_t rxbuflock;
  1018. u32 *rxlink; /* link ptr in last RX desc */
  1019. struct tasklet_struct rxtq; /* rx intr tasklet */
  1020. struct ath5k_led rx_led; /* rx led */
  1021. struct list_head txbuf; /* transmit buffer */
  1022. spinlock_t txbuflock;
  1023. unsigned int txbuf_len; /* buf count in txbuf list */
  1024. struct ath5k_txq txqs[AR5K_NUM_TX_QUEUES]; /* tx queues */
  1025. struct tasklet_struct txtq; /* tx intr tasklet */
  1026. struct ath5k_led tx_led; /* tx led */
  1027. struct ath5k_rfkill rf_kill;
  1028. struct tasklet_struct calib; /* calibration tasklet */
  1029. spinlock_t block; /* protects beacon */
  1030. struct tasklet_struct beacontq; /* beacon intr tasklet */
  1031. struct list_head bcbuf; /* beacon buffer */
  1032. struct ieee80211_vif *bslot[ATH_BCBUF];
  1033. u16 num_ap_vifs;
  1034. u16 num_adhoc_vifs;
  1035. unsigned int bhalq, /* SW q for outgoing beacons */
  1036. bmisscount, /* missed beacon transmits */
  1037. bintval, /* beacon interval in TU */
  1038. bsent;
  1039. unsigned int nexttbtt; /* next beacon time in TU */
  1040. struct ath5k_txq *cabq; /* content after beacon */
  1041. int power_level; /* Requested tx power in dBm */
  1042. bool assoc; /* associate state */
  1043. bool enable_beacon; /* true if beacons are on */
  1044. struct ath5k_statistics stats;
  1045. struct ath5k_ani_state ani_state;
  1046. struct tasklet_struct ani_tasklet; /* ANI calibration */
  1047. struct delayed_work tx_complete_work;
  1048. struct survey_info survey; /* collected survey info */
  1049. enum ath5k_int ah_imr;
  1050. struct ieee80211_channel *ah_current_channel;
  1051. bool ah_calibration;
  1052. bool ah_single_chip;
  1053. enum ath5k_version ah_version;
  1054. enum ath5k_radio ah_radio;
  1055. u32 ah_phy;
  1056. u32 ah_mac_srev;
  1057. u16 ah_mac_version;
  1058. u16 ah_mac_revision;
  1059. u16 ah_phy_revision;
  1060. u16 ah_radio_5ghz_revision;
  1061. u16 ah_radio_2ghz_revision;
  1062. #define ah_modes ah_capabilities.cap_mode
  1063. #define ah_ee_version ah_capabilities.cap_eeprom.ee_version
  1064. u8 ah_retry_long;
  1065. u8 ah_retry_short;
  1066. u32 ah_use_32khz_clock;
  1067. u8 ah_coverage_class;
  1068. bool ah_ack_bitrate_high;
  1069. u8 ah_bwmode;
  1070. bool ah_short_slot;
  1071. /* Antenna Control */
  1072. u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
  1073. u8 ah_ant_mode;
  1074. u8 ah_tx_ant;
  1075. u8 ah_def_ant;
  1076. struct ath5k_capabilities ah_capabilities;
  1077. struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
  1078. u32 ah_txq_status;
  1079. u32 ah_txq_imr_txok;
  1080. u32 ah_txq_imr_txerr;
  1081. u32 ah_txq_imr_txurn;
  1082. u32 ah_txq_imr_txdesc;
  1083. u32 ah_txq_imr_txeol;
  1084. u32 ah_txq_imr_cbrorn;
  1085. u32 ah_txq_imr_cbrurn;
  1086. u32 ah_txq_imr_qtrig;
  1087. u32 ah_txq_imr_nofrm;
  1088. u32 ah_txq_isr;
  1089. u32 *ah_rf_banks;
  1090. size_t ah_rf_banks_size;
  1091. size_t ah_rf_regs_count;
  1092. struct ath5k_gain ah_gain;
  1093. u8 ah_offset[AR5K_MAX_RF_BANKS];
  1094. struct {
  1095. /* Temporary tables used for interpolation */
  1096. u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
  1097. [AR5K_EEPROM_POWER_TABLE_SIZE];
  1098. u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
  1099. [AR5K_EEPROM_POWER_TABLE_SIZE];
  1100. u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
  1101. u16 txp_rates_power_table[AR5K_MAX_RATES];
  1102. u8 txp_min_idx;
  1103. bool txp_tpc;
  1104. /* Values in 0.25dB units */
  1105. s16 txp_min_pwr;
  1106. s16 txp_max_pwr;
  1107. s16 txp_cur_pwr;
  1108. /* Values in 0.5dB units */
  1109. s16 txp_offset;
  1110. s16 txp_ofdm;
  1111. s16 txp_cck_ofdm_gainf_delta;
  1112. /* Value in dB units */
  1113. s16 txp_cck_ofdm_pwr_delta;
  1114. bool txp_setup;
  1115. } ah_txpower;
  1116. struct {
  1117. bool r_enabled;
  1118. int r_last_alert;
  1119. struct ieee80211_channel r_last_channel;
  1120. } ah_radar;
  1121. struct ath5k_nfcal_hist ah_nfcal_hist;
  1122. /* average beacon RSSI in our BSS (used by ANI) */
  1123. struct ewma ah_beacon_rssi_avg;
  1124. /* noise floor from last periodic calibration */
  1125. s32 ah_noise_floor;
  1126. /* Calibration timestamp */
  1127. unsigned long ah_cal_next_full;
  1128. unsigned long ah_cal_next_ani;
  1129. unsigned long ah_cal_next_nf;
  1130. /* Calibration mask */
  1131. u8 ah_cal_mask;
  1132. /*
  1133. * Function pointers
  1134. */
  1135. int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1136. unsigned int, unsigned int, int, enum ath5k_pkt_type,
  1137. unsigned int, unsigned int, unsigned int, unsigned int,
  1138. unsigned int, unsigned int, unsigned int, unsigned int);
  1139. int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1140. struct ath5k_tx_status *);
  1141. int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
  1142. struct ath5k_rx_status *);
  1143. };
  1144. struct ath_bus_ops {
  1145. enum ath_bus_type ath_bus_type;
  1146. void (*read_cachesize)(struct ath_common *common, int *csz);
  1147. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  1148. int (*eeprom_read_mac)(struct ath5k_hw *ah, u8 *mac);
  1149. };
  1150. /*
  1151. * Prototypes
  1152. */
  1153. extern const struct ieee80211_ops ath5k_hw_ops;
  1154. /* Initialization and detach functions */
  1155. int ath5k_init_softc(struct ath5k_hw *ah, const struct ath_bus_ops *bus_ops);
  1156. void ath5k_deinit_softc(struct ath5k_hw *ah);
  1157. int ath5k_hw_init(struct ath5k_hw *ah);
  1158. void ath5k_hw_deinit(struct ath5k_hw *ah);
  1159. int ath5k_sysfs_register(struct ath5k_hw *ah);
  1160. void ath5k_sysfs_unregister(struct ath5k_hw *ah);
  1161. /* base.c */
  1162. struct ath5k_buf;
  1163. struct ath5k_txq;
  1164. void ath5k_set_beacon_filter(struct ieee80211_hw *hw, bool enable);
  1165. bool ath5k_any_vif_assoc(struct ath5k_hw *ah);
  1166. void ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1167. struct ath5k_txq *txq);
  1168. int ath5k_start(struct ieee80211_hw *hw);
  1169. void ath5k_stop(struct ieee80211_hw *hw);
  1170. void ath5k_mode_setup(struct ath5k_hw *ah, struct ieee80211_vif *vif);
  1171. void ath5k_update_bssid_mask_and_opmode(struct ath5k_hw *ah,
  1172. struct ieee80211_vif *vif);
  1173. int ath5k_chan_set(struct ath5k_hw *ah, struct ieee80211_channel *chan);
  1174. void ath5k_beacon_update_timers(struct ath5k_hw *ah, u64 bc_tsf);
  1175. int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  1176. void ath5k_beacon_config(struct ath5k_hw *ah);
  1177. void ath5k_txbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf);
  1178. void ath5k_rxbuf_free_skb(struct ath5k_hw *ah, struct ath5k_buf *bf);
  1179. /*Chip id helper functions */
  1180. const char *ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val);
  1181. int ath5k_hw_read_srev(struct ath5k_hw *ah);
  1182. /* LED functions */
  1183. int ath5k_init_leds(struct ath5k_hw *ah);
  1184. void ath5k_led_enable(struct ath5k_hw *ah);
  1185. void ath5k_led_off(struct ath5k_hw *ah);
  1186. void ath5k_unregister_leds(struct ath5k_hw *ah);
  1187. /* Reset Functions */
  1188. int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
  1189. int ath5k_hw_on_hold(struct ath5k_hw *ah);
  1190. int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1191. struct ieee80211_channel *channel, bool fast, bool skip_pcu);
  1192. int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag, u32 val,
  1193. bool is_set);
  1194. /* Power management functions */
  1195. /* Clock rate related functions */
  1196. unsigned int ath5k_hw_htoclock(struct ath5k_hw *ah, unsigned int usec);
  1197. unsigned int ath5k_hw_clocktoh(struct ath5k_hw *ah, unsigned int clock);
  1198. void ath5k_hw_set_clockrate(struct ath5k_hw *ah);
  1199. /* DMA Related Functions */
  1200. void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
  1201. u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
  1202. int ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
  1203. int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
  1204. int ath5k_hw_stop_beacon_queue(struct ath5k_hw *ah, unsigned int queue);
  1205. u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
  1206. int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
  1207. u32 phys_addr);
  1208. int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
  1209. /* Interrupt handling */
  1210. bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
  1211. int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
  1212. enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum ath5k_int new_mask);
  1213. void ath5k_hw_update_mib_counters(struct ath5k_hw *ah);
  1214. /* Init/Stop functions */
  1215. void ath5k_hw_dma_init(struct ath5k_hw *ah);
  1216. int ath5k_hw_dma_stop(struct ath5k_hw *ah);
  1217. /* EEPROM access functions */
  1218. int ath5k_eeprom_init(struct ath5k_hw *ah);
  1219. void ath5k_eeprom_detach(struct ath5k_hw *ah);
  1220. /* Protocol Control Unit Functions */
  1221. /* Helpers */
  1222. int ath5k_hw_get_frame_duration(struct ath5k_hw *ah,
  1223. int len, struct ieee80211_rate *rate, bool shortpre);
  1224. unsigned int ath5k_hw_get_default_slottime(struct ath5k_hw *ah);
  1225. unsigned int ath5k_hw_get_default_sifs(struct ath5k_hw *ah);
  1226. int ath5k_hw_set_opmode(struct ath5k_hw *ah, enum nl80211_iftype opmode);
  1227. void ath5k_hw_set_coverage_class(struct ath5k_hw *ah, u8 coverage_class);
  1228. /* RX filter control*/
  1229. int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
  1230. void ath5k_hw_set_bssid(struct ath5k_hw *ah);
  1231. void ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
  1232. void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
  1233. u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
  1234. void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
  1235. /* Receive (DRU) start/stop functions */
  1236. void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
  1237. void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
  1238. /* Beacon control functions */
  1239. u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
  1240. void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
  1241. void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
  1242. void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
  1243. bool ath5k_hw_check_beacon_timers(struct ath5k_hw *ah, int intval);
  1244. /* Init function */
  1245. void ath5k_hw_pcu_init(struct ath5k_hw *ah, enum nl80211_iftype op_mode,
  1246. u8 mode);
  1247. /* Queue Control Unit, DFS Control Unit Functions */
  1248. int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue,
  1249. struct ath5k_txq_info *queue_info);
  1250. int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
  1251. const struct ath5k_txq_info *queue_info);
  1252. int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
  1253. enum ath5k_tx_queue queue_type,
  1254. struct ath5k_txq_info *queue_info);
  1255. void ath5k_hw_set_tx_retry_limits(struct ath5k_hw *ah,
  1256. unsigned int queue);
  1257. u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
  1258. void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1259. int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
  1260. int ath5k_hw_set_ifs_intervals(struct ath5k_hw *ah, unsigned int slot_time);
  1261. /* Init function */
  1262. int ath5k_hw_init_queues(struct ath5k_hw *ah);
  1263. /* Hardware Descriptor Functions */
  1264. int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
  1265. int ath5k_hw_setup_rx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1266. u32 size, unsigned int flags);
  1267. int ath5k_hw_setup_mrr_tx_desc(struct ath5k_hw *ah, struct ath5k_desc *desc,
  1268. unsigned int tx_rate1, u_int tx_tries1, u_int tx_rate2,
  1269. u_int tx_tries2, unsigned int tx_rate3, u_int tx_tries3);
  1270. /* GPIO Functions */
  1271. void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
  1272. int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
  1273. int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
  1274. u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
  1275. int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
  1276. void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio,
  1277. u32 interrupt_level);
  1278. /* RFkill Functions */
  1279. void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
  1280. void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
  1281. /* Misc functions TODO: Cleanup */
  1282. int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
  1283. int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
  1284. int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
  1285. /* Initial register settings functions */
  1286. int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
  1287. /* PHY functions */
  1288. /* Misc PHY functions */
  1289. u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
  1290. int ath5k_hw_phy_disable(struct ath5k_hw *ah);
  1291. /* Gain_F optimization */
  1292. enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
  1293. int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
  1294. /* PHY/RF channel functions */
  1295. bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
  1296. /* PHY calibration */
  1297. void ath5k_hw_init_nfcal_hist(struct ath5k_hw *ah);
  1298. int ath5k_hw_phy_calibrate(struct ath5k_hw *ah,
  1299. struct ieee80211_channel *channel);
  1300. void ath5k_hw_update_noise_floor(struct ath5k_hw *ah);
  1301. /* Spur mitigation */
  1302. bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
  1303. struct ieee80211_channel *channel);
  1304. /* Antenna control */
  1305. void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
  1306. void ath5k_hw_set_antenna_switch(struct ath5k_hw *ah, u8 ee_mode);
  1307. /* TX power setup */
  1308. int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
  1309. /* Init function */
  1310. int ath5k_hw_phy_init(struct ath5k_hw *ah, struct ieee80211_channel *channel,
  1311. u8 mode, bool fast);
  1312. /*
  1313. * Functions used internally
  1314. */
  1315. static inline struct ath_common *ath5k_hw_common(struct ath5k_hw *ah)
  1316. {
  1317. return &ah->common;
  1318. }
  1319. static inline struct ath_regulatory *ath5k_hw_regulatory(struct ath5k_hw *ah)
  1320. {
  1321. return &(ath5k_hw_common(ah)->regulatory);
  1322. }
  1323. #ifdef CONFIG_ATHEROS_AR231X
  1324. #define AR5K_AR2315_PCI_BASE ((void __iomem *)0xb0100000)
  1325. static inline void __iomem *ath5k_ahb_reg(struct ath5k_hw *ah, u16 reg)
  1326. {
  1327. /* On AR2315 and AR2317 the PCI clock domain registers
  1328. * are outside of the WMAC register space */
  1329. if (unlikely((reg >= 0x4000) && (reg < 0x5000) &&
  1330. (ah->ah_mac_srev >= AR5K_SREV_AR2315_R6)))
  1331. return AR5K_AR2315_PCI_BASE + reg;
  1332. return ah->iobase + reg;
  1333. }
  1334. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1335. {
  1336. return __raw_readl(ath5k_ahb_reg(ah, reg));
  1337. }
  1338. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1339. {
  1340. __raw_writel(val, ath5k_ahb_reg(ah, reg));
  1341. }
  1342. #else
  1343. static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
  1344. {
  1345. return ioread32(ah->iobase + reg);
  1346. }
  1347. static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
  1348. {
  1349. iowrite32(val, ah->iobase + reg);
  1350. }
  1351. #endif
  1352. static inline enum ath_bus_type ath5k_get_bus_type(struct ath5k_hw *ah)
  1353. {
  1354. return ath5k_hw_common(ah)->bus_ops->ath_bus_type;
  1355. }
  1356. static inline void ath5k_read_cachesize(struct ath_common *common, int *csz)
  1357. {
  1358. common->bus_ops->read_cachesize(common, csz);
  1359. }
  1360. static inline bool ath5k_hw_nvram_read(struct ath5k_hw *ah, u32 off, u16 *data)
  1361. {
  1362. struct ath_common *common = ath5k_hw_common(ah);
  1363. return common->bus_ops->eeprom_read(common, off, data);
  1364. }
  1365. static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
  1366. {
  1367. u32 retval = 0, bit, i;
  1368. for (i = 0; i < bits; i++) {
  1369. bit = (val >> i) & 1;
  1370. retval = (retval << 1) | bit;
  1371. }
  1372. return retval;
  1373. }
  1374. #endif