uli526x.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) \
  72. do { \
  73. if (uli526x_debug || (dbug_now)) \
  74. pr_err("%s %lx\n", (msg), (long) (value)); \
  75. } while (0)
  76. #define SHOW_MEDIA_TYPE(mode) \
  77. pr_err("Change Speed to %sMhz %s duplex\n", \
  78. mode & 1 ? "100" : "10", \
  79. mode & 4 ? "full" : "half");
  80. /* CR9 definition: SROM/MII */
  81. #define CR9_SROM_READ 0x4800
  82. #define CR9_SRCS 0x1
  83. #define CR9_SRCLK 0x2
  84. #define CR9_CRDOUT 0x8
  85. #define SROM_DATA_0 0x0
  86. #define SROM_DATA_1 0x4
  87. #define PHY_DATA_1 0x20000
  88. #define PHY_DATA_0 0x00000
  89. #define MDCLKH 0x10000
  90. #define PHY_POWER_DOWN 0x800
  91. #define SROM_V41_CODE 0x14
  92. #define SROM_CLK_WRITE(data, ioaddr) \
  93. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  94. udelay(5); \
  95. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  96. udelay(5); \
  97. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  98. udelay(5);
  99. /* Structure/enum declaration ------------------------------- */
  100. struct tx_desc {
  101. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  102. char *tx_buf_ptr; /* Data for us */
  103. struct tx_desc *next_tx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct rx_desc {
  106. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  107. struct sk_buff *rx_skb_ptr; /* Data for us */
  108. struct rx_desc *next_rx_desc;
  109. } __attribute__(( aligned(32) ));
  110. struct uli526x_board_info {
  111. u32 chip_id; /* Chip vendor/Device ID */
  112. struct net_device *next_dev; /* next device */
  113. struct pci_dev *pdev; /* PCI device */
  114. spinlock_t lock;
  115. long ioaddr; /* I/O base address */
  116. u32 cr0_data;
  117. u32 cr5_data;
  118. u32 cr6_data;
  119. u32 cr7_data;
  120. u32 cr15_data;
  121. /* pointer for memory physical address */
  122. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  123. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  124. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  125. dma_addr_t first_tx_desc_dma;
  126. dma_addr_t first_rx_desc_dma;
  127. /* descriptor pointer */
  128. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  129. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  130. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  131. struct tx_desc *first_tx_desc;
  132. struct tx_desc *tx_insert_ptr;
  133. struct tx_desc *tx_remove_ptr;
  134. struct rx_desc *first_rx_desc;
  135. struct rx_desc *rx_insert_ptr;
  136. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  137. unsigned long tx_packet_cnt; /* transmitted packet count */
  138. unsigned long rx_avail_cnt; /* available rx descriptor count */
  139. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  140. u16 dbug_cnt;
  141. u16 NIC_capability; /* NIC media capability */
  142. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  143. u8 media_mode; /* user specify media mode */
  144. u8 op_mode; /* real work media mode */
  145. u8 phy_addr;
  146. u8 link_failed; /* Ever link failed */
  147. u8 wait_reset; /* Hardware failed, need to reset */
  148. struct timer_list timer;
  149. /* Driver defined statistic counter */
  150. unsigned long tx_fifo_underrun;
  151. unsigned long tx_loss_carrier;
  152. unsigned long tx_no_carrier;
  153. unsigned long tx_late_collision;
  154. unsigned long tx_excessive_collision;
  155. unsigned long tx_jabber_timeout;
  156. unsigned long reset_count;
  157. unsigned long reset_cr8;
  158. unsigned long reset_fatal;
  159. unsigned long reset_TXtimeout;
  160. /* NIC SROM data */
  161. unsigned char srom[128];
  162. u8 init;
  163. };
  164. enum uli526x_offsets {
  165. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  166. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  167. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  168. DCR15 = 0x78
  169. };
  170. enum uli526x_CR6_bits {
  171. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  172. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  173. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  174. };
  175. /* Global variable declaration ----------------------------- */
  176. static int __devinitdata printed_version;
  177. static const char version[] __devinitconst =
  178. "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
  179. static int uli526x_debug;
  180. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  181. static u32 uli526x_cr6_user_set;
  182. /* For module input parameter */
  183. static int debug;
  184. static u32 cr6set;
  185. static int mode = 8;
  186. /* function declaration ------------------------------------- */
  187. static int uli526x_open(struct net_device *);
  188. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  189. struct net_device *);
  190. static int uli526x_stop(struct net_device *);
  191. static void uli526x_set_filter_mode(struct net_device *);
  192. static const struct ethtool_ops netdev_ethtool_ops;
  193. static u16 read_srom_word(long, int);
  194. static irqreturn_t uli526x_interrupt(int, void *);
  195. #ifdef CONFIG_NET_POLL_CONTROLLER
  196. static void uli526x_poll(struct net_device *dev);
  197. #endif
  198. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  199. static void allocate_rx_buffer(struct uli526x_board_info *);
  200. static void update_cr6(u32, unsigned long);
  201. static void send_filter_frame(struct net_device *, int);
  202. static u16 phy_read(unsigned long, u8, u8, u32);
  203. static u16 phy_readby_cr10(unsigned long, u8, u8);
  204. static void phy_write(unsigned long, u8, u8, u16, u32);
  205. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  206. static void phy_write_1bit(unsigned long, u32, u32);
  207. static u16 phy_read_1bit(unsigned long, u32);
  208. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  209. static void uli526x_process_mode(struct uli526x_board_info *);
  210. static void uli526x_timer(unsigned long);
  211. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  212. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  213. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  214. static void uli526x_dynamic_reset(struct net_device *);
  215. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  216. static void uli526x_init(struct net_device *);
  217. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  218. /* ULI526X network board routine ---------------------------- */
  219. static const struct net_device_ops netdev_ops = {
  220. .ndo_open = uli526x_open,
  221. .ndo_stop = uli526x_stop,
  222. .ndo_start_xmit = uli526x_start_xmit,
  223. .ndo_set_multicast_list = uli526x_set_filter_mode,
  224. .ndo_change_mtu = eth_change_mtu,
  225. .ndo_set_mac_address = eth_mac_addr,
  226. .ndo_validate_addr = eth_validate_addr,
  227. #ifdef CONFIG_NET_POLL_CONTROLLER
  228. .ndo_poll_controller = uli526x_poll,
  229. #endif
  230. };
  231. /*
  232. * Search ULI526X board, allocate space and register it
  233. */
  234. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  235. const struct pci_device_id *ent)
  236. {
  237. struct uli526x_board_info *db; /* board information structure */
  238. struct net_device *dev;
  239. int i, err;
  240. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  241. if (!printed_version++)
  242. pr_info("%s\n", version);
  243. /* Init network device */
  244. dev = alloc_etherdev(sizeof(*db));
  245. if (dev == NULL)
  246. return -ENOMEM;
  247. SET_NETDEV_DEV(dev, &pdev->dev);
  248. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  249. pr_warn("32-bit PCI DMA not available\n");
  250. err = -ENODEV;
  251. goto err_out_free;
  252. }
  253. /* Enable Master/IO access, Disable memory access */
  254. err = pci_enable_device(pdev);
  255. if (err)
  256. goto err_out_free;
  257. if (!pci_resource_start(pdev, 0)) {
  258. pr_err("I/O base is zero\n");
  259. err = -ENODEV;
  260. goto err_out_disable;
  261. }
  262. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  263. pr_err("Allocated I/O size too small\n");
  264. err = -ENODEV;
  265. goto err_out_disable;
  266. }
  267. if (pci_request_regions(pdev, DRV_NAME)) {
  268. pr_err("Failed to request PCI regions\n");
  269. err = -ENODEV;
  270. goto err_out_disable;
  271. }
  272. /* Init system & device */
  273. db = netdev_priv(dev);
  274. /* Allocate Tx/Rx descriptor memory */
  275. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  276. if(db->desc_pool_ptr == NULL)
  277. {
  278. err = -ENOMEM;
  279. goto err_out_nomem;
  280. }
  281. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  282. if(db->buf_pool_ptr == NULL)
  283. {
  284. err = -ENOMEM;
  285. goto err_out_nomem;
  286. }
  287. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  288. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  289. db->buf_pool_start = db->buf_pool_ptr;
  290. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  291. db->chip_id = ent->driver_data;
  292. db->ioaddr = pci_resource_start(pdev, 0);
  293. db->pdev = pdev;
  294. db->init = 1;
  295. dev->base_addr = db->ioaddr;
  296. dev->irq = pdev->irq;
  297. pci_set_drvdata(pdev, dev);
  298. /* Register some necessary functions */
  299. dev->netdev_ops = &netdev_ops;
  300. dev->ethtool_ops = &netdev_ethtool_ops;
  301. spin_lock_init(&db->lock);
  302. /* read 64 word srom data */
  303. for (i = 0; i < 64; i++)
  304. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  305. /* Set Node address */
  306. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  307. {
  308. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  309. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  310. outl(0, db->ioaddr + DCR14); //Clear reset port
  311. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  312. outl(0, db->ioaddr + DCR14); //Clear reset port
  313. outl(0, db->ioaddr + DCR13); //Clear CR13
  314. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  315. //Read MAC address from CR14
  316. for (i = 0; i < 6; i++)
  317. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  318. //Read end
  319. outl(0, db->ioaddr + DCR13); //Clear CR13
  320. outl(0, db->ioaddr + DCR0); //Clear CR0
  321. udelay(10);
  322. }
  323. else /*Exist SROM*/
  324. {
  325. for (i = 0; i < 6; i++)
  326. dev->dev_addr[i] = db->srom[20 + i];
  327. }
  328. err = register_netdev (dev);
  329. if (err)
  330. goto err_out_res;
  331. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  332. ent->driver_data >> 16, pci_name(pdev),
  333. dev->dev_addr, dev->irq);
  334. pci_set_master(pdev);
  335. return 0;
  336. err_out_res:
  337. pci_release_regions(pdev);
  338. err_out_nomem:
  339. if(db->desc_pool_ptr)
  340. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  341. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  342. if(db->buf_pool_ptr != NULL)
  343. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  344. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  345. err_out_disable:
  346. pci_disable_device(pdev);
  347. err_out_free:
  348. pci_set_drvdata(pdev, NULL);
  349. free_netdev(dev);
  350. return err;
  351. }
  352. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  353. {
  354. struct net_device *dev = pci_get_drvdata(pdev);
  355. struct uli526x_board_info *db = netdev_priv(dev);
  356. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  357. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  358. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  359. db->desc_pool_dma_ptr);
  360. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  361. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  362. unregister_netdev(dev);
  363. pci_release_regions(pdev);
  364. free_netdev(dev); /* free board information */
  365. pci_set_drvdata(pdev, NULL);
  366. pci_disable_device(pdev);
  367. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  368. }
  369. /*
  370. * Open the interface.
  371. * The interface is opened whenever "ifconfig" activates it.
  372. */
  373. static int uli526x_open(struct net_device *dev)
  374. {
  375. int ret;
  376. struct uli526x_board_info *db = netdev_priv(dev);
  377. ULI526X_DBUG(0, "uli526x_open", 0);
  378. /* system variable init */
  379. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  380. db->tx_packet_cnt = 0;
  381. db->rx_avail_cnt = 0;
  382. db->link_failed = 1;
  383. netif_carrier_off(dev);
  384. db->wait_reset = 0;
  385. db->NIC_capability = 0xf; /* All capability*/
  386. db->PHY_reg4 = 0x1e0;
  387. /* CR6 operation mode decision */
  388. db->cr6_data |= ULI526X_TXTH_256;
  389. db->cr0_data = CR0_DEFAULT;
  390. /* Initialize ULI526X board */
  391. uli526x_init(dev);
  392. ret = request_irq(dev->irq, uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  393. if (ret)
  394. return ret;
  395. /* Active System Interface */
  396. netif_wake_queue(dev);
  397. /* set and active a timer process */
  398. init_timer(&db->timer);
  399. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  400. db->timer.data = (unsigned long)dev;
  401. db->timer.function = uli526x_timer;
  402. add_timer(&db->timer);
  403. return 0;
  404. }
  405. /* Initialize ULI526X board
  406. * Reset ULI526X board
  407. * Initialize TX/Rx descriptor chain structure
  408. * Send the set-up frame
  409. * Enable Tx/Rx machine
  410. */
  411. static void uli526x_init(struct net_device *dev)
  412. {
  413. struct uli526x_board_info *db = netdev_priv(dev);
  414. unsigned long ioaddr = db->ioaddr;
  415. u8 phy_tmp;
  416. u8 timeout;
  417. u16 phy_value;
  418. u16 phy_reg_reset;
  419. ULI526X_DBUG(0, "uli526x_init()", 0);
  420. /* Reset M526x MAC controller */
  421. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  422. udelay(100);
  423. outl(db->cr0_data, ioaddr + DCR0);
  424. udelay(5);
  425. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  426. db->phy_addr = 1;
  427. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  428. {
  429. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  430. if(phy_value != 0xffff&&phy_value!=0)
  431. {
  432. db->phy_addr = phy_tmp;
  433. break;
  434. }
  435. }
  436. if(phy_tmp == 32)
  437. pr_warn("Can not find the phy address!!!\n");
  438. /* Parser SROM and media mode */
  439. db->media_mode = uli526x_media_mode;
  440. /* phyxcer capability setting */
  441. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  442. phy_reg_reset = (phy_reg_reset | 0x8000);
  443. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  444. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  445. * functions") or phy data sheet for details on phy reset
  446. */
  447. udelay(500);
  448. timeout = 10;
  449. while (timeout-- &&
  450. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  451. udelay(100);
  452. /* Process Phyxcer Media Mode */
  453. uli526x_set_phyxcer(db);
  454. /* Media Mode Process */
  455. if ( !(db->media_mode & ULI526X_AUTO) )
  456. db->op_mode = db->media_mode; /* Force Mode */
  457. /* Initialize Transmit/Receive decriptor and CR3/4 */
  458. uli526x_descriptor_init(db, ioaddr);
  459. /* Init CR6 to program M526X operation */
  460. update_cr6(db->cr6_data, ioaddr);
  461. /* Send setup frame */
  462. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  463. /* Init CR7, interrupt active bit */
  464. db->cr7_data = CR7_DEFAULT;
  465. outl(db->cr7_data, ioaddr + DCR7);
  466. /* Init CR15, Tx jabber and Rx watchdog timer */
  467. outl(db->cr15_data, ioaddr + DCR15);
  468. /* Enable ULI526X Tx/Rx function */
  469. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  470. update_cr6(db->cr6_data, ioaddr);
  471. }
  472. /*
  473. * Hardware start transmission.
  474. * Send a packet to media from the upper layer.
  475. */
  476. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  477. struct net_device *dev)
  478. {
  479. struct uli526x_board_info *db = netdev_priv(dev);
  480. struct tx_desc *txptr;
  481. unsigned long flags;
  482. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  483. /* Resource flag check */
  484. netif_stop_queue(dev);
  485. /* Too large packet check */
  486. if (skb->len > MAX_PACKET_SIZE) {
  487. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  488. dev_kfree_skb(skb);
  489. return NETDEV_TX_OK;
  490. }
  491. spin_lock_irqsave(&db->lock, flags);
  492. /* No Tx resource check, it never happen nromally */
  493. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  494. spin_unlock_irqrestore(&db->lock, flags);
  495. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  496. return NETDEV_TX_BUSY;
  497. }
  498. /* Disable NIC interrupt */
  499. outl(0, dev->base_addr + DCR7);
  500. /* transmit this packet */
  501. txptr = db->tx_insert_ptr;
  502. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  503. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  504. /* Point to next transmit free descriptor */
  505. db->tx_insert_ptr = txptr->next_tx_desc;
  506. /* Transmit Packet Process */
  507. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  508. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  509. db->tx_packet_cnt++; /* Ready to send */
  510. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  511. dev->trans_start = jiffies; /* saved time stamp */
  512. }
  513. /* Tx resource check */
  514. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  515. netif_wake_queue(dev);
  516. /* Restore CR7 to enable interrupt */
  517. spin_unlock_irqrestore(&db->lock, flags);
  518. outl(db->cr7_data, dev->base_addr + DCR7);
  519. /* free this SKB */
  520. dev_kfree_skb(skb);
  521. return NETDEV_TX_OK;
  522. }
  523. /*
  524. * Stop the interface.
  525. * The interface is stopped when it is brought.
  526. */
  527. static int uli526x_stop(struct net_device *dev)
  528. {
  529. struct uli526x_board_info *db = netdev_priv(dev);
  530. unsigned long ioaddr = dev->base_addr;
  531. ULI526X_DBUG(0, "uli526x_stop", 0);
  532. /* disable system */
  533. netif_stop_queue(dev);
  534. /* deleted timer */
  535. del_timer_sync(&db->timer);
  536. /* Reset & stop ULI526X board */
  537. outl(ULI526X_RESET, ioaddr + DCR0);
  538. udelay(5);
  539. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  540. /* free interrupt */
  541. free_irq(dev->irq, dev);
  542. /* free allocated rx buffer */
  543. uli526x_free_rxbuffer(db);
  544. return 0;
  545. }
  546. /*
  547. * M5261/M5263 insterrupt handler
  548. * receive the packet to upper layer, free the transmitted packet
  549. */
  550. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  551. {
  552. struct net_device *dev = dev_id;
  553. struct uli526x_board_info *db = netdev_priv(dev);
  554. unsigned long ioaddr = dev->base_addr;
  555. unsigned long flags;
  556. spin_lock_irqsave(&db->lock, flags);
  557. outl(0, ioaddr + DCR7);
  558. /* Got ULI526X status */
  559. db->cr5_data = inl(ioaddr + DCR5);
  560. outl(db->cr5_data, ioaddr + DCR5);
  561. if ( !(db->cr5_data & 0x180c1) ) {
  562. /* Restore CR7 to enable interrupt mask */
  563. outl(db->cr7_data, ioaddr + DCR7);
  564. spin_unlock_irqrestore(&db->lock, flags);
  565. return IRQ_HANDLED;
  566. }
  567. /* Check system status */
  568. if (db->cr5_data & 0x2000) {
  569. /* system bus error happen */
  570. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  571. db->reset_fatal++;
  572. db->wait_reset = 1; /* Need to RESET */
  573. spin_unlock_irqrestore(&db->lock, flags);
  574. return IRQ_HANDLED;
  575. }
  576. /* Received the coming packet */
  577. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  578. uli526x_rx_packet(dev, db);
  579. /* reallocate rx descriptor buffer */
  580. if (db->rx_avail_cnt<RX_DESC_CNT)
  581. allocate_rx_buffer(db);
  582. /* Free the transmitted descriptor */
  583. if ( db->cr5_data & 0x01)
  584. uli526x_free_tx_pkt(dev, db);
  585. /* Restore CR7 to enable interrupt mask */
  586. outl(db->cr7_data, ioaddr + DCR7);
  587. spin_unlock_irqrestore(&db->lock, flags);
  588. return IRQ_HANDLED;
  589. }
  590. #ifdef CONFIG_NET_POLL_CONTROLLER
  591. static void uli526x_poll(struct net_device *dev)
  592. {
  593. /* ISR grabs the irqsave lock, so this should be safe */
  594. uli526x_interrupt(dev->irq, dev);
  595. }
  596. #endif
  597. /*
  598. * Free TX resource after TX complete
  599. */
  600. static void uli526x_free_tx_pkt(struct net_device *dev,
  601. struct uli526x_board_info * db)
  602. {
  603. struct tx_desc *txptr;
  604. u32 tdes0;
  605. txptr = db->tx_remove_ptr;
  606. while(db->tx_packet_cnt) {
  607. tdes0 = le32_to_cpu(txptr->tdes0);
  608. if (tdes0 & 0x80000000)
  609. break;
  610. /* A packet sent completed */
  611. db->tx_packet_cnt--;
  612. dev->stats.tx_packets++;
  613. /* Transmit statistic counter */
  614. if ( tdes0 != 0x7fffffff ) {
  615. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  616. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  617. if (tdes0 & TDES0_ERR_MASK) {
  618. dev->stats.tx_errors++;
  619. if (tdes0 & 0x0002) { /* UnderRun */
  620. db->tx_fifo_underrun++;
  621. if ( !(db->cr6_data & CR6_SFT) ) {
  622. db->cr6_data = db->cr6_data | CR6_SFT;
  623. update_cr6(db->cr6_data, db->ioaddr);
  624. }
  625. }
  626. if (tdes0 & 0x0100)
  627. db->tx_excessive_collision++;
  628. if (tdes0 & 0x0200)
  629. db->tx_late_collision++;
  630. if (tdes0 & 0x0400)
  631. db->tx_no_carrier++;
  632. if (tdes0 & 0x0800)
  633. db->tx_loss_carrier++;
  634. if (tdes0 & 0x4000)
  635. db->tx_jabber_timeout++;
  636. }
  637. }
  638. txptr = txptr->next_tx_desc;
  639. }/* End of while */
  640. /* Update TX remove pointer to next */
  641. db->tx_remove_ptr = txptr;
  642. /* Resource available check */
  643. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  644. netif_wake_queue(dev); /* Active upper layer, send again */
  645. }
  646. /*
  647. * Receive the come packet and pass to upper layer
  648. */
  649. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  650. {
  651. struct rx_desc *rxptr;
  652. struct sk_buff *skb;
  653. int rxlen;
  654. u32 rdes0;
  655. rxptr = db->rx_ready_ptr;
  656. while(db->rx_avail_cnt) {
  657. rdes0 = le32_to_cpu(rxptr->rdes0);
  658. if (rdes0 & 0x80000000) /* packet owner check */
  659. {
  660. break;
  661. }
  662. db->rx_avail_cnt--;
  663. db->interval_rx_cnt++;
  664. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  665. if ( (rdes0 & 0x300) != 0x300) {
  666. /* A packet without First/Last flag */
  667. /* reuse this SKB */
  668. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  669. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  670. } else {
  671. /* A packet with First/Last flag */
  672. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  673. /* error summary bit check */
  674. if (rdes0 & 0x8000) {
  675. /* This is a error packet */
  676. dev->stats.rx_errors++;
  677. if (rdes0 & 1)
  678. dev->stats.rx_fifo_errors++;
  679. if (rdes0 & 2)
  680. dev->stats.rx_crc_errors++;
  681. if (rdes0 & 0x80)
  682. dev->stats.rx_length_errors++;
  683. }
  684. if ( !(rdes0 & 0x8000) ||
  685. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  686. struct sk_buff *new_skb = NULL;
  687. skb = rxptr->rx_skb_ptr;
  688. /* Good packet, send to upper layer */
  689. /* Shorst packet used new SKB */
  690. if ((rxlen < RX_COPY_SIZE) &&
  691. (((new_skb = dev_alloc_skb(rxlen + 2)) != NULL))) {
  692. skb = new_skb;
  693. /* size less than COPY_SIZE, allocate a rxlen SKB */
  694. skb_reserve(skb, 2); /* 16byte align */
  695. memcpy(skb_put(skb, rxlen),
  696. skb_tail_pointer(rxptr->rx_skb_ptr),
  697. rxlen);
  698. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  699. } else
  700. skb_put(skb, rxlen);
  701. skb->protocol = eth_type_trans(skb, dev);
  702. netif_rx(skb);
  703. dev->stats.rx_packets++;
  704. dev->stats.rx_bytes += rxlen;
  705. } else {
  706. /* Reuse SKB buffer when the packet is error */
  707. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  708. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  709. }
  710. }
  711. rxptr = rxptr->next_rx_desc;
  712. }
  713. db->rx_ready_ptr = rxptr;
  714. }
  715. /*
  716. * Set ULI526X multicast address
  717. */
  718. static void uli526x_set_filter_mode(struct net_device * dev)
  719. {
  720. struct uli526x_board_info *db = netdev_priv(dev);
  721. unsigned long flags;
  722. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  723. spin_lock_irqsave(&db->lock, flags);
  724. if (dev->flags & IFF_PROMISC) {
  725. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  726. db->cr6_data |= CR6_PM | CR6_PBF;
  727. update_cr6(db->cr6_data, db->ioaddr);
  728. spin_unlock_irqrestore(&db->lock, flags);
  729. return;
  730. }
  731. if (dev->flags & IFF_ALLMULTI ||
  732. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  733. ULI526X_DBUG(0, "Pass all multicast address",
  734. netdev_mc_count(dev));
  735. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  736. db->cr6_data |= CR6_PAM;
  737. spin_unlock_irqrestore(&db->lock, flags);
  738. return;
  739. }
  740. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  741. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  742. spin_unlock_irqrestore(&db->lock, flags);
  743. }
  744. static void
  745. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  746. {
  747. ecmd->supported = (SUPPORTED_10baseT_Half |
  748. SUPPORTED_10baseT_Full |
  749. SUPPORTED_100baseT_Half |
  750. SUPPORTED_100baseT_Full |
  751. SUPPORTED_Autoneg |
  752. SUPPORTED_MII);
  753. ecmd->advertising = (ADVERTISED_10baseT_Half |
  754. ADVERTISED_10baseT_Full |
  755. ADVERTISED_100baseT_Half |
  756. ADVERTISED_100baseT_Full |
  757. ADVERTISED_Autoneg |
  758. ADVERTISED_MII);
  759. ecmd->port = PORT_MII;
  760. ecmd->phy_address = db->phy_addr;
  761. ecmd->transceiver = XCVR_EXTERNAL;
  762. ethtool_cmd_speed_set(ecmd, SPEED_10);
  763. ecmd->duplex = DUPLEX_HALF;
  764. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  765. {
  766. ethtool_cmd_speed_set(ecmd, SPEED_100);
  767. }
  768. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  769. {
  770. ecmd->duplex = DUPLEX_FULL;
  771. }
  772. if(db->link_failed)
  773. {
  774. ethtool_cmd_speed_set(ecmd, -1);
  775. ecmd->duplex = -1;
  776. }
  777. if (db->media_mode & ULI526X_AUTO)
  778. {
  779. ecmd->autoneg = AUTONEG_ENABLE;
  780. }
  781. }
  782. static void netdev_get_drvinfo(struct net_device *dev,
  783. struct ethtool_drvinfo *info)
  784. {
  785. struct uli526x_board_info *np = netdev_priv(dev);
  786. strcpy(info->driver, DRV_NAME);
  787. strcpy(info->version, DRV_VERSION);
  788. if (np->pdev)
  789. strcpy(info->bus_info, pci_name(np->pdev));
  790. else
  791. sprintf(info->bus_info, "EISA 0x%lx %d",
  792. dev->base_addr, dev->irq);
  793. }
  794. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  795. struct uli526x_board_info *np = netdev_priv(dev);
  796. ULi_ethtool_gset(np, cmd);
  797. return 0;
  798. }
  799. static u32 netdev_get_link(struct net_device *dev) {
  800. struct uli526x_board_info *np = netdev_priv(dev);
  801. if(np->link_failed)
  802. return 0;
  803. else
  804. return 1;
  805. }
  806. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  807. {
  808. wol->supported = WAKE_PHY | WAKE_MAGIC;
  809. wol->wolopts = 0;
  810. }
  811. static const struct ethtool_ops netdev_ethtool_ops = {
  812. .get_drvinfo = netdev_get_drvinfo,
  813. .get_settings = netdev_get_settings,
  814. .get_link = netdev_get_link,
  815. .get_wol = uli526x_get_wol,
  816. };
  817. /*
  818. * A periodic timer routine
  819. * Dynamic media sense, allocate Rx buffer...
  820. */
  821. static void uli526x_timer(unsigned long data)
  822. {
  823. u32 tmp_cr8;
  824. unsigned char tmp_cr12=0;
  825. struct net_device *dev = (struct net_device *) data;
  826. struct uli526x_board_info *db = netdev_priv(dev);
  827. unsigned long flags;
  828. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  829. spin_lock_irqsave(&db->lock, flags);
  830. /* Dynamic reset ULI526X : system error or transmit time-out */
  831. tmp_cr8 = inl(db->ioaddr + DCR8);
  832. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  833. db->reset_cr8++;
  834. db->wait_reset = 1;
  835. }
  836. db->interval_rx_cnt = 0;
  837. /* TX polling kick monitor */
  838. if ( db->tx_packet_cnt &&
  839. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  840. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  841. // TX Timeout
  842. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  843. db->reset_TXtimeout++;
  844. db->wait_reset = 1;
  845. netdev_err(dev, " Tx timeout - resetting\n");
  846. }
  847. }
  848. if (db->wait_reset) {
  849. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  850. db->reset_count++;
  851. uli526x_dynamic_reset(dev);
  852. db->timer.expires = ULI526X_TIMER_WUT;
  853. add_timer(&db->timer);
  854. spin_unlock_irqrestore(&db->lock, flags);
  855. return;
  856. }
  857. /* Link status check, Dynamic media type change */
  858. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  859. tmp_cr12 = 3;
  860. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  861. /* Link Failed */
  862. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  863. netif_carrier_off(dev);
  864. netdev_info(dev, "NIC Link is Down\n");
  865. db->link_failed = 1;
  866. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  867. /* AUTO don't need */
  868. if ( !(db->media_mode & 0x8) )
  869. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  870. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  871. if (db->media_mode & ULI526X_AUTO) {
  872. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  873. update_cr6(db->cr6_data, db->ioaddr);
  874. }
  875. } else
  876. if ((tmp_cr12 & 0x3) && db->link_failed) {
  877. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  878. db->link_failed = 0;
  879. /* Auto Sense Speed */
  880. if ( (db->media_mode & ULI526X_AUTO) &&
  881. uli526x_sense_speed(db) )
  882. db->link_failed = 1;
  883. uli526x_process_mode(db);
  884. if(db->link_failed==0)
  885. {
  886. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  887. (db->op_mode == ULI526X_100MHF ||
  888. db->op_mode == ULI526X_100MFD)
  889. ? 100 : 10,
  890. (db->op_mode == ULI526X_10MFD ||
  891. db->op_mode == ULI526X_100MFD)
  892. ? "Full" : "Half");
  893. netif_carrier_on(dev);
  894. }
  895. /* SHOW_MEDIA_TYPE(db->op_mode); */
  896. }
  897. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  898. {
  899. if(db->init==1)
  900. {
  901. netdev_info(dev, "NIC Link is Down\n");
  902. netif_carrier_off(dev);
  903. }
  904. }
  905. db->init=0;
  906. /* Timer active again */
  907. db->timer.expires = ULI526X_TIMER_WUT;
  908. add_timer(&db->timer);
  909. spin_unlock_irqrestore(&db->lock, flags);
  910. }
  911. /*
  912. * Stop ULI526X board
  913. * Free Tx/Rx allocated memory
  914. * Init system variable
  915. */
  916. static void uli526x_reset_prepare(struct net_device *dev)
  917. {
  918. struct uli526x_board_info *db = netdev_priv(dev);
  919. /* Sopt MAC controller */
  920. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  921. update_cr6(db->cr6_data, dev->base_addr);
  922. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  923. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  924. /* Disable upper layer interface */
  925. netif_stop_queue(dev);
  926. /* Free Rx Allocate buffer */
  927. uli526x_free_rxbuffer(db);
  928. /* system variable init */
  929. db->tx_packet_cnt = 0;
  930. db->rx_avail_cnt = 0;
  931. db->link_failed = 1;
  932. db->init=1;
  933. db->wait_reset = 0;
  934. }
  935. /*
  936. * Dynamic reset the ULI526X board
  937. * Stop ULI526X board
  938. * Free Tx/Rx allocated memory
  939. * Reset ULI526X board
  940. * Re-initialize ULI526X board
  941. */
  942. static void uli526x_dynamic_reset(struct net_device *dev)
  943. {
  944. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  945. uli526x_reset_prepare(dev);
  946. /* Re-initialize ULI526X board */
  947. uli526x_init(dev);
  948. /* Restart upper layer interface */
  949. netif_wake_queue(dev);
  950. }
  951. #ifdef CONFIG_PM
  952. /*
  953. * Suspend the interface.
  954. */
  955. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  956. {
  957. struct net_device *dev = pci_get_drvdata(pdev);
  958. pci_power_t power_state;
  959. int err;
  960. ULI526X_DBUG(0, "uli526x_suspend", 0);
  961. if (!netdev_priv(dev))
  962. return 0;
  963. pci_save_state(pdev);
  964. if (!netif_running(dev))
  965. return 0;
  966. netif_device_detach(dev);
  967. uli526x_reset_prepare(dev);
  968. power_state = pci_choose_state(pdev, state);
  969. pci_enable_wake(pdev, power_state, 0);
  970. err = pci_set_power_state(pdev, power_state);
  971. if (err) {
  972. netif_device_attach(dev);
  973. /* Re-initialize ULI526X board */
  974. uli526x_init(dev);
  975. /* Restart upper layer interface */
  976. netif_wake_queue(dev);
  977. }
  978. return err;
  979. }
  980. /*
  981. * Resume the interface.
  982. */
  983. static int uli526x_resume(struct pci_dev *pdev)
  984. {
  985. struct net_device *dev = pci_get_drvdata(pdev);
  986. int err;
  987. ULI526X_DBUG(0, "uli526x_resume", 0);
  988. if (!netdev_priv(dev))
  989. return 0;
  990. pci_restore_state(pdev);
  991. if (!netif_running(dev))
  992. return 0;
  993. err = pci_set_power_state(pdev, PCI_D0);
  994. if (err) {
  995. netdev_warn(dev, "Could not put device into D0\n");
  996. return err;
  997. }
  998. netif_device_attach(dev);
  999. /* Re-initialize ULI526X board */
  1000. uli526x_init(dev);
  1001. /* Restart upper layer interface */
  1002. netif_wake_queue(dev);
  1003. return 0;
  1004. }
  1005. #else /* !CONFIG_PM */
  1006. #define uli526x_suspend NULL
  1007. #define uli526x_resume NULL
  1008. #endif /* !CONFIG_PM */
  1009. /*
  1010. * free all allocated rx buffer
  1011. */
  1012. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1013. {
  1014. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1015. /* free allocated rx buffer */
  1016. while (db->rx_avail_cnt) {
  1017. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1018. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1019. db->rx_avail_cnt--;
  1020. }
  1021. }
  1022. /*
  1023. * Reuse the SK buffer
  1024. */
  1025. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1026. {
  1027. struct rx_desc *rxptr = db->rx_insert_ptr;
  1028. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1029. rxptr->rx_skb_ptr = skb;
  1030. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1031. skb_tail_pointer(skb),
  1032. RX_ALLOC_SIZE,
  1033. PCI_DMA_FROMDEVICE));
  1034. wmb();
  1035. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1036. db->rx_avail_cnt++;
  1037. db->rx_insert_ptr = rxptr->next_rx_desc;
  1038. } else
  1039. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1040. }
  1041. /*
  1042. * Initialize transmit/Receive descriptor
  1043. * Using Chain structure, and allocate Tx/Rx buffer
  1044. */
  1045. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1046. {
  1047. struct tx_desc *tmp_tx;
  1048. struct rx_desc *tmp_rx;
  1049. unsigned char *tmp_buf;
  1050. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1051. dma_addr_t tmp_buf_dma;
  1052. int i;
  1053. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1054. /* tx descriptor start pointer */
  1055. db->tx_insert_ptr = db->first_tx_desc;
  1056. db->tx_remove_ptr = db->first_tx_desc;
  1057. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1058. /* rx descriptor start pointer */
  1059. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1060. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1061. db->rx_insert_ptr = db->first_rx_desc;
  1062. db->rx_ready_ptr = db->first_rx_desc;
  1063. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1064. /* Init Transmit chain */
  1065. tmp_buf = db->buf_pool_start;
  1066. tmp_buf_dma = db->buf_pool_dma_start;
  1067. tmp_tx_dma = db->first_tx_desc_dma;
  1068. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1069. tmp_tx->tx_buf_ptr = tmp_buf;
  1070. tmp_tx->tdes0 = cpu_to_le32(0);
  1071. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1072. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1073. tmp_tx_dma += sizeof(struct tx_desc);
  1074. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1075. tmp_tx->next_tx_desc = tmp_tx + 1;
  1076. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1077. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1078. }
  1079. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1080. tmp_tx->next_tx_desc = db->first_tx_desc;
  1081. /* Init Receive descriptor chain */
  1082. tmp_rx_dma=db->first_rx_desc_dma;
  1083. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1084. tmp_rx->rdes0 = cpu_to_le32(0);
  1085. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1086. tmp_rx_dma += sizeof(struct rx_desc);
  1087. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1088. tmp_rx->next_rx_desc = tmp_rx + 1;
  1089. }
  1090. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1091. tmp_rx->next_rx_desc = db->first_rx_desc;
  1092. /* pre-allocate Rx buffer */
  1093. allocate_rx_buffer(db);
  1094. }
  1095. /*
  1096. * Update CR6 value
  1097. * Firstly stop ULI526X, then written value and start
  1098. */
  1099. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1100. {
  1101. outl(cr6_data, ioaddr + DCR6);
  1102. udelay(5);
  1103. }
  1104. /*
  1105. * Send a setup frame for M5261/M5263
  1106. * This setup frame initialize ULI526X address filter mode
  1107. */
  1108. #ifdef __BIG_ENDIAN
  1109. #define FLT_SHIFT 16
  1110. #else
  1111. #define FLT_SHIFT 0
  1112. #endif
  1113. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1114. {
  1115. struct uli526x_board_info *db = netdev_priv(dev);
  1116. struct netdev_hw_addr *ha;
  1117. struct tx_desc *txptr;
  1118. u16 * addrptr;
  1119. u32 * suptr;
  1120. int i;
  1121. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1122. txptr = db->tx_insert_ptr;
  1123. suptr = (u32 *) txptr->tx_buf_ptr;
  1124. /* Node address */
  1125. addrptr = (u16 *) dev->dev_addr;
  1126. *suptr++ = addrptr[0] << FLT_SHIFT;
  1127. *suptr++ = addrptr[1] << FLT_SHIFT;
  1128. *suptr++ = addrptr[2] << FLT_SHIFT;
  1129. /* broadcast address */
  1130. *suptr++ = 0xffff << FLT_SHIFT;
  1131. *suptr++ = 0xffff << FLT_SHIFT;
  1132. *suptr++ = 0xffff << FLT_SHIFT;
  1133. /* fit the multicast address */
  1134. netdev_for_each_mc_addr(ha, dev) {
  1135. addrptr = (u16 *) ha->addr;
  1136. *suptr++ = addrptr[0] << FLT_SHIFT;
  1137. *suptr++ = addrptr[1] << FLT_SHIFT;
  1138. *suptr++ = addrptr[2] << FLT_SHIFT;
  1139. }
  1140. for (i = netdev_mc_count(dev); i < 14; i++) {
  1141. *suptr++ = 0xffff << FLT_SHIFT;
  1142. *suptr++ = 0xffff << FLT_SHIFT;
  1143. *suptr++ = 0xffff << FLT_SHIFT;
  1144. }
  1145. /* prepare the setup frame */
  1146. db->tx_insert_ptr = txptr->next_tx_desc;
  1147. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1148. /* Resource Check and Send the setup packet */
  1149. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1150. /* Resource Empty */
  1151. db->tx_packet_cnt++;
  1152. txptr->tdes0 = cpu_to_le32(0x80000000);
  1153. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1154. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1155. update_cr6(db->cr6_data, dev->base_addr);
  1156. dev->trans_start = jiffies;
  1157. } else
  1158. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1159. }
  1160. /*
  1161. * Allocate rx buffer,
  1162. * As possible as allocate maxiumn Rx buffer
  1163. */
  1164. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1165. {
  1166. struct rx_desc *rxptr;
  1167. struct sk_buff *skb;
  1168. rxptr = db->rx_insert_ptr;
  1169. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1170. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1171. break;
  1172. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1173. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1174. skb_tail_pointer(skb),
  1175. RX_ALLOC_SIZE,
  1176. PCI_DMA_FROMDEVICE));
  1177. wmb();
  1178. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1179. rxptr = rxptr->next_rx_desc;
  1180. db->rx_avail_cnt++;
  1181. }
  1182. db->rx_insert_ptr = rxptr;
  1183. }
  1184. /*
  1185. * Read one word data from the serial ROM
  1186. */
  1187. static u16 read_srom_word(long ioaddr, int offset)
  1188. {
  1189. int i;
  1190. u16 srom_data = 0;
  1191. long cr9_ioaddr = ioaddr + DCR9;
  1192. outl(CR9_SROM_READ, cr9_ioaddr);
  1193. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1194. /* Send the Read Command 110b */
  1195. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1196. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1197. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1198. /* Send the offset */
  1199. for (i = 5; i >= 0; i--) {
  1200. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1201. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1202. }
  1203. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1204. for (i = 16; i > 0; i--) {
  1205. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1206. udelay(5);
  1207. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1208. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1209. udelay(5);
  1210. }
  1211. outl(CR9_SROM_READ, cr9_ioaddr);
  1212. return srom_data;
  1213. }
  1214. /*
  1215. * Auto sense the media mode
  1216. */
  1217. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1218. {
  1219. u8 ErrFlag = 0;
  1220. u16 phy_mode;
  1221. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1222. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1223. if ( (phy_mode & 0x24) == 0x24 ) {
  1224. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1225. if(phy_mode&0x8000)
  1226. phy_mode = 0x8000;
  1227. else if(phy_mode&0x4000)
  1228. phy_mode = 0x4000;
  1229. else if(phy_mode&0x2000)
  1230. phy_mode = 0x2000;
  1231. else
  1232. phy_mode = 0x1000;
  1233. switch (phy_mode) {
  1234. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1235. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1236. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1237. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1238. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1239. }
  1240. } else {
  1241. db->op_mode = ULI526X_10MHF;
  1242. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1243. ErrFlag = 1;
  1244. }
  1245. return ErrFlag;
  1246. }
  1247. /*
  1248. * Set 10/100 phyxcer capability
  1249. * AUTO mode : phyxcer register4 is NIC capability
  1250. * Force mode: phyxcer register4 is the force media
  1251. */
  1252. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1253. {
  1254. u16 phy_reg;
  1255. /* Phyxcer capability setting */
  1256. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1257. if (db->media_mode & ULI526X_AUTO) {
  1258. /* AUTO Mode */
  1259. phy_reg |= db->PHY_reg4;
  1260. } else {
  1261. /* Force Mode */
  1262. switch(db->media_mode) {
  1263. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1264. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1265. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1266. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1267. }
  1268. }
  1269. /* Write new capability to Phyxcer Reg4 */
  1270. if ( !(phy_reg & 0x01e0)) {
  1271. phy_reg|=db->PHY_reg4;
  1272. db->media_mode|=ULI526X_AUTO;
  1273. }
  1274. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1275. /* Restart Auto-Negotiation */
  1276. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1277. udelay(50);
  1278. }
  1279. /*
  1280. * Process op-mode
  1281. AUTO mode : PHY controller in Auto-negotiation Mode
  1282. * Force mode: PHY controller in force mode with HUB
  1283. * N-way force capability with SWITCH
  1284. */
  1285. static void uli526x_process_mode(struct uli526x_board_info *db)
  1286. {
  1287. u16 phy_reg;
  1288. /* Full Duplex Mode Check */
  1289. if (db->op_mode & 0x4)
  1290. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1291. else
  1292. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1293. update_cr6(db->cr6_data, db->ioaddr);
  1294. /* 10/100M phyxcer force mode need */
  1295. if ( !(db->media_mode & 0x8)) {
  1296. /* Forece Mode */
  1297. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1298. if ( !(phy_reg & 0x1) ) {
  1299. /* parter without N-Way capability */
  1300. phy_reg = 0x0;
  1301. switch(db->op_mode) {
  1302. case ULI526X_10MHF: phy_reg = 0x0; break;
  1303. case ULI526X_10MFD: phy_reg = 0x100; break;
  1304. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1305. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1306. }
  1307. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1308. }
  1309. }
  1310. }
  1311. /*
  1312. * Write a word to Phy register
  1313. */
  1314. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1315. {
  1316. u16 i;
  1317. unsigned long ioaddr;
  1318. if(chip_id == PCI_ULI5263_ID)
  1319. {
  1320. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1321. return;
  1322. }
  1323. /* M5261/M5263 Chip */
  1324. ioaddr = iobase + DCR9;
  1325. /* Send 33 synchronization clock to Phy controller */
  1326. for (i = 0; i < 35; i++)
  1327. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1328. /* Send start command(01) to Phy */
  1329. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1330. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1331. /* Send write command(01) to Phy */
  1332. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1333. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1334. /* Send Phy address */
  1335. for (i = 0x10; i > 0; i = i >> 1)
  1336. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1337. /* Send register address */
  1338. for (i = 0x10; i > 0; i = i >> 1)
  1339. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1340. /* written trasnition */
  1341. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1342. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1343. /* Write a word data to PHY controller */
  1344. for ( i = 0x8000; i > 0; i >>= 1)
  1345. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1346. }
  1347. /*
  1348. * Read a word data from phy register
  1349. */
  1350. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1351. {
  1352. int i;
  1353. u16 phy_data;
  1354. unsigned long ioaddr;
  1355. if(chip_id == PCI_ULI5263_ID)
  1356. return phy_readby_cr10(iobase, phy_addr, offset);
  1357. /* M5261/M5263 Chip */
  1358. ioaddr = iobase + DCR9;
  1359. /* Send 33 synchronization clock to Phy controller */
  1360. for (i = 0; i < 35; i++)
  1361. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1362. /* Send start command(01) to Phy */
  1363. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1364. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1365. /* Send read command(10) to Phy */
  1366. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1367. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1368. /* Send Phy address */
  1369. for (i = 0x10; i > 0; i = i >> 1)
  1370. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1371. /* Send register address */
  1372. for (i = 0x10; i > 0; i = i >> 1)
  1373. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1374. /* Skip transition state */
  1375. phy_read_1bit(ioaddr, chip_id);
  1376. /* read 16bit data */
  1377. for (phy_data = 0, i = 0; i < 16; i++) {
  1378. phy_data <<= 1;
  1379. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1380. }
  1381. return phy_data;
  1382. }
  1383. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1384. {
  1385. unsigned long ioaddr,cr10_value;
  1386. ioaddr = iobase + DCR10;
  1387. cr10_value = phy_addr;
  1388. cr10_value = (cr10_value<<5) + offset;
  1389. cr10_value = (cr10_value<<16) + 0x08000000;
  1390. outl(cr10_value,ioaddr);
  1391. udelay(1);
  1392. while(1)
  1393. {
  1394. cr10_value = inl(ioaddr);
  1395. if(cr10_value&0x10000000)
  1396. break;
  1397. }
  1398. return cr10_value & 0x0ffff;
  1399. }
  1400. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1401. {
  1402. unsigned long ioaddr,cr10_value;
  1403. ioaddr = iobase + DCR10;
  1404. cr10_value = phy_addr;
  1405. cr10_value = (cr10_value<<5) + offset;
  1406. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1407. outl(cr10_value,ioaddr);
  1408. udelay(1);
  1409. }
  1410. /*
  1411. * Write one bit data to Phy Controller
  1412. */
  1413. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1414. {
  1415. outl(phy_data , ioaddr); /* MII Clock Low */
  1416. udelay(1);
  1417. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1418. udelay(1);
  1419. outl(phy_data , ioaddr); /* MII Clock Low */
  1420. udelay(1);
  1421. }
  1422. /*
  1423. * Read one bit phy data from PHY controller
  1424. */
  1425. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1426. {
  1427. u16 phy_data;
  1428. outl(0x50000 , ioaddr);
  1429. udelay(1);
  1430. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1431. outl(0x40000 , ioaddr);
  1432. udelay(1);
  1433. return phy_data;
  1434. }
  1435. static DEFINE_PCI_DEVICE_TABLE(uli526x_pci_tbl) = {
  1436. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1437. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1438. { 0, }
  1439. };
  1440. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1441. static struct pci_driver uli526x_driver = {
  1442. .name = "uli526x",
  1443. .id_table = uli526x_pci_tbl,
  1444. .probe = uli526x_init_one,
  1445. .remove = __devexit_p(uli526x_remove_one),
  1446. .suspend = uli526x_suspend,
  1447. .resume = uli526x_resume,
  1448. };
  1449. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1450. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1451. MODULE_LICENSE("GPL");
  1452. module_param(debug, int, 0644);
  1453. module_param(mode, int, 0);
  1454. module_param(cr6set, int, 0);
  1455. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1456. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1457. /* Description:
  1458. * when user used insmod to add module, system invoked init_module()
  1459. * to register the services.
  1460. */
  1461. static int __init uli526x_init_module(void)
  1462. {
  1463. pr_info("%s\n", version);
  1464. printed_version = 1;
  1465. ULI526X_DBUG(0, "init_module() ", debug);
  1466. if (debug)
  1467. uli526x_debug = debug; /* set debug flag */
  1468. if (cr6set)
  1469. uli526x_cr6_user_set = cr6set;
  1470. switch (mode) {
  1471. case ULI526X_10MHF:
  1472. case ULI526X_100MHF:
  1473. case ULI526X_10MFD:
  1474. case ULI526X_100MFD:
  1475. uli526x_media_mode = mode;
  1476. break;
  1477. default:
  1478. uli526x_media_mode = ULI526X_AUTO;
  1479. break;
  1480. }
  1481. return pci_register_driver(&uli526x_driver);
  1482. }
  1483. /*
  1484. * Description:
  1485. * when user used rmmod to delete module, system invoked clean_module()
  1486. * to un-register all registered services.
  1487. */
  1488. static void __exit uli526x_cleanup_module(void)
  1489. {
  1490. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1491. pci_unregister_driver(&uli526x_driver);
  1492. }
  1493. module_init(uli526x_init_module);
  1494. module_exit(uli526x_cleanup_module);