tg3.c 414 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_TX_BD_DMA_MAX 4096
  164. #define TG3_RAW_IP_ALIGN 2
  165. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  166. #define FIRMWARE_TG3 "tigon/tg3.bin"
  167. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  168. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  169. static char version[] __devinitdata =
  170. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  171. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  172. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  173. MODULE_LICENSE("GPL");
  174. MODULE_VERSION(DRV_MODULE_VERSION);
  175. MODULE_FIRMWARE(FIRMWARE_TG3);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  177. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  178. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  179. module_param(tg3_debug, int, 0);
  180. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  181. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  262. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  263. {}
  264. };
  265. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  266. static const struct {
  267. const char string[ETH_GSTRING_LEN];
  268. } ethtool_stats_keys[] = {
  269. { "rx_octets" },
  270. { "rx_fragments" },
  271. { "rx_ucast_packets" },
  272. { "rx_mcast_packets" },
  273. { "rx_bcast_packets" },
  274. { "rx_fcs_errors" },
  275. { "rx_align_errors" },
  276. { "rx_xon_pause_rcvd" },
  277. { "rx_xoff_pause_rcvd" },
  278. { "rx_mac_ctrl_rcvd" },
  279. { "rx_xoff_entered" },
  280. { "rx_frame_too_long_errors" },
  281. { "rx_jabbers" },
  282. { "rx_undersize_packets" },
  283. { "rx_in_length_errors" },
  284. { "rx_out_length_errors" },
  285. { "rx_64_or_less_octet_packets" },
  286. { "rx_65_to_127_octet_packets" },
  287. { "rx_128_to_255_octet_packets" },
  288. { "rx_256_to_511_octet_packets" },
  289. { "rx_512_to_1023_octet_packets" },
  290. { "rx_1024_to_1522_octet_packets" },
  291. { "rx_1523_to_2047_octet_packets" },
  292. { "rx_2048_to_4095_octet_packets" },
  293. { "rx_4096_to_8191_octet_packets" },
  294. { "rx_8192_to_9022_octet_packets" },
  295. { "tx_octets" },
  296. { "tx_collisions" },
  297. { "tx_xon_sent" },
  298. { "tx_xoff_sent" },
  299. { "tx_flow_control" },
  300. { "tx_mac_errors" },
  301. { "tx_single_collisions" },
  302. { "tx_mult_collisions" },
  303. { "tx_deferred" },
  304. { "tx_excessive_collisions" },
  305. { "tx_late_collisions" },
  306. { "tx_collide_2times" },
  307. { "tx_collide_3times" },
  308. { "tx_collide_4times" },
  309. { "tx_collide_5times" },
  310. { "tx_collide_6times" },
  311. { "tx_collide_7times" },
  312. { "tx_collide_8times" },
  313. { "tx_collide_9times" },
  314. { "tx_collide_10times" },
  315. { "tx_collide_11times" },
  316. { "tx_collide_12times" },
  317. { "tx_collide_13times" },
  318. { "tx_collide_14times" },
  319. { "tx_collide_15times" },
  320. { "tx_ucast_packets" },
  321. { "tx_mcast_packets" },
  322. { "tx_bcast_packets" },
  323. { "tx_carrier_sense_errors" },
  324. { "tx_discards" },
  325. { "tx_errors" },
  326. { "dma_writeq_full" },
  327. { "dma_write_prioq_full" },
  328. { "rxbds_empty" },
  329. { "rx_discards" },
  330. { "rx_errors" },
  331. { "rx_threshold_hit" },
  332. { "dma_readq_full" },
  333. { "dma_read_prioq_full" },
  334. { "tx_comp_queue_full" },
  335. { "ring_set_send_prod_index" },
  336. { "ring_status_update" },
  337. { "nic_irqs" },
  338. { "nic_avoided_irqs" },
  339. { "nic_tx_threshold_hit" },
  340. { "mbuf_lwm_thresh_hit" },
  341. };
  342. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  343. static const struct {
  344. const char string[ETH_GSTRING_LEN];
  345. } ethtool_test_keys[] = {
  346. { "nvram test (online) " },
  347. { "link test (online) " },
  348. { "register test (offline)" },
  349. { "memory test (offline)" },
  350. { "loopback test (offline)" },
  351. { "interrupt test (offline)" },
  352. };
  353. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  354. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. writel(val, tp->regs + off);
  357. }
  358. static u32 tg3_read32(struct tg3 *tp, u32 off)
  359. {
  360. return readl(tp->regs + off);
  361. }
  362. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->aperegs + off);
  365. }
  366. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  367. {
  368. return readl(tp->aperegs + off);
  369. }
  370. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  371. {
  372. unsigned long flags;
  373. spin_lock_irqsave(&tp->indirect_lock, flags);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  375. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  376. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  377. }
  378. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  379. {
  380. writel(val, tp->regs + off);
  381. readl(tp->regs + off);
  382. }
  383. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  384. {
  385. unsigned long flags;
  386. u32 val;
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  389. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. return val;
  392. }
  393. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  394. {
  395. unsigned long flags;
  396. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  397. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  398. TG3_64BIT_REG_LOW, val);
  399. return;
  400. }
  401. if (off == TG3_RX_STD_PROD_IDX_REG) {
  402. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  403. TG3_64BIT_REG_LOW, val);
  404. return;
  405. }
  406. spin_lock_irqsave(&tp->indirect_lock, flags);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  409. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  410. /* In indirect mode when disabling interrupts, we also need
  411. * to clear the interrupt bit in the GRC local ctrl register.
  412. */
  413. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  414. (val == 0x1)) {
  415. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  416. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  417. }
  418. }
  419. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  420. {
  421. unsigned long flags;
  422. u32 val;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  425. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. return val;
  428. }
  429. /* usec_wait specifies the wait time in usec when writing to certain registers
  430. * where it is unsafe to read back the register without some delay.
  431. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  432. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  433. */
  434. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  435. {
  436. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  437. /* Non-posted methods */
  438. tp->write32(tp, off, val);
  439. else {
  440. /* Posted method */
  441. tg3_write32(tp, off, val);
  442. if (usec_wait)
  443. udelay(usec_wait);
  444. tp->read32(tp, off);
  445. }
  446. /* Wait again after the read for the posted method to guarantee that
  447. * the wait time is met.
  448. */
  449. if (usec_wait)
  450. udelay(usec_wait);
  451. }
  452. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  453. {
  454. tp->write32_mbox(tp, off, val);
  455. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  456. tp->read32_mbox(tp, off);
  457. }
  458. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  459. {
  460. void __iomem *mbox = tp->regs + off;
  461. writel(val, mbox);
  462. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  463. writel(val, mbox);
  464. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  465. readl(mbox);
  466. }
  467. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  468. {
  469. return readl(tp->regs + off + GRCMBOX_BASE);
  470. }
  471. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  472. {
  473. writel(val, tp->regs + off + GRCMBOX_BASE);
  474. }
  475. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  476. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  477. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  478. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  479. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  480. #define tw32(reg, val) tp->write32(tp, reg, val)
  481. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  482. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  483. #define tr32(reg) tp->read32(tp, reg)
  484. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  485. {
  486. unsigned long flags;
  487. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  488. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  489. return;
  490. spin_lock_irqsave(&tp->indirect_lock, flags);
  491. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  494. /* Always leave this as zero. */
  495. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  496. } else {
  497. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  499. /* Always leave this as zero. */
  500. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. }
  502. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  503. }
  504. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  505. {
  506. unsigned long flags;
  507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  508. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  509. *val = 0;
  510. return;
  511. }
  512. spin_lock_irqsave(&tp->indirect_lock, flags);
  513. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  514. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  515. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  516. /* Always leave this as zero. */
  517. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  518. } else {
  519. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  520. *val = tr32(TG3PCI_MEM_WIN_DATA);
  521. /* Always leave this as zero. */
  522. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  523. }
  524. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  525. }
  526. static void tg3_ape_lock_init(struct tg3 *tp)
  527. {
  528. int i;
  529. u32 regbase, bit;
  530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  531. regbase = TG3_APE_LOCK_GRANT;
  532. else
  533. regbase = TG3_APE_PER_LOCK_GRANT;
  534. /* Make sure the driver hasn't any stale locks. */
  535. for (i = 0; i < 8; i++) {
  536. if (i == TG3_APE_LOCK_GPIO)
  537. continue;
  538. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  539. }
  540. /* Clear the correct bit of the GPIO lock too. */
  541. if (!tp->pci_fn)
  542. bit = APE_LOCK_GRANT_DRIVER;
  543. else
  544. bit = 1 << tp->pci_fn;
  545. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  546. }
  547. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  548. {
  549. int i, off;
  550. int ret = 0;
  551. u32 status, req, gnt, bit;
  552. if (!tg3_flag(tp, ENABLE_APE))
  553. return 0;
  554. switch (locknum) {
  555. case TG3_APE_LOCK_GPIO:
  556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  557. return 0;
  558. case TG3_APE_LOCK_GRC:
  559. case TG3_APE_LOCK_MEM:
  560. break;
  561. default:
  562. return -EINVAL;
  563. }
  564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  565. req = TG3_APE_LOCK_REQ;
  566. gnt = TG3_APE_LOCK_GRANT;
  567. } else {
  568. req = TG3_APE_PER_LOCK_REQ;
  569. gnt = TG3_APE_PER_LOCK_GRANT;
  570. }
  571. off = 4 * locknum;
  572. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  573. bit = APE_LOCK_REQ_DRIVER;
  574. else
  575. bit = 1 << tp->pci_fn;
  576. tg3_ape_write32(tp, req + off, bit);
  577. /* Wait for up to 1 millisecond to acquire lock. */
  578. for (i = 0; i < 100; i++) {
  579. status = tg3_ape_read32(tp, gnt + off);
  580. if (status == bit)
  581. break;
  582. udelay(10);
  583. }
  584. if (status != bit) {
  585. /* Revoke the lock request. */
  586. tg3_ape_write32(tp, gnt + off, bit);
  587. ret = -EBUSY;
  588. }
  589. return ret;
  590. }
  591. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  592. {
  593. u32 gnt, bit;
  594. if (!tg3_flag(tp, ENABLE_APE))
  595. return;
  596. switch (locknum) {
  597. case TG3_APE_LOCK_GPIO:
  598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  599. return;
  600. case TG3_APE_LOCK_GRC:
  601. case TG3_APE_LOCK_MEM:
  602. break;
  603. default:
  604. return;
  605. }
  606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  607. gnt = TG3_APE_LOCK_GRANT;
  608. else
  609. gnt = TG3_APE_PER_LOCK_GRANT;
  610. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  611. bit = APE_LOCK_GRANT_DRIVER;
  612. else
  613. bit = 1 << tp->pci_fn;
  614. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  615. }
  616. static void tg3_disable_ints(struct tg3 *tp)
  617. {
  618. int i;
  619. tw32(TG3PCI_MISC_HOST_CTRL,
  620. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  621. for (i = 0; i < tp->irq_max; i++)
  622. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  623. }
  624. static void tg3_enable_ints(struct tg3 *tp)
  625. {
  626. int i;
  627. tp->irq_sync = 0;
  628. wmb();
  629. tw32(TG3PCI_MISC_HOST_CTRL,
  630. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  631. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  632. for (i = 0; i < tp->irq_cnt; i++) {
  633. struct tg3_napi *tnapi = &tp->napi[i];
  634. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  635. if (tg3_flag(tp, 1SHOT_MSI))
  636. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  637. tp->coal_now |= tnapi->coal_now;
  638. }
  639. /* Force an initial interrupt */
  640. if (!tg3_flag(tp, TAGGED_STATUS) &&
  641. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  642. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  643. else
  644. tw32(HOSTCC_MODE, tp->coal_now);
  645. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  646. }
  647. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  648. {
  649. struct tg3 *tp = tnapi->tp;
  650. struct tg3_hw_status *sblk = tnapi->hw_status;
  651. unsigned int work_exists = 0;
  652. /* check for phy events */
  653. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  654. if (sblk->status & SD_STATUS_LINK_CHG)
  655. work_exists = 1;
  656. }
  657. /* check for RX/TX work to do */
  658. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  659. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  660. work_exists = 1;
  661. return work_exists;
  662. }
  663. /* tg3_int_reenable
  664. * similar to tg3_enable_ints, but it accurately determines whether there
  665. * is new work pending and can return without flushing the PIO write
  666. * which reenables interrupts
  667. */
  668. static void tg3_int_reenable(struct tg3_napi *tnapi)
  669. {
  670. struct tg3 *tp = tnapi->tp;
  671. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  672. mmiowb();
  673. /* When doing tagged status, this work check is unnecessary.
  674. * The last_tag we write above tells the chip which piece of
  675. * work we've completed.
  676. */
  677. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  678. tw32(HOSTCC_MODE, tp->coalesce_mode |
  679. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  680. }
  681. static void tg3_switch_clocks(struct tg3 *tp)
  682. {
  683. u32 clock_ctrl;
  684. u32 orig_clock_ctrl;
  685. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  686. return;
  687. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  688. orig_clock_ctrl = clock_ctrl;
  689. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  690. CLOCK_CTRL_CLKRUN_OENABLE |
  691. 0x1f);
  692. tp->pci_clock_ctrl = clock_ctrl;
  693. if (tg3_flag(tp, 5705_PLUS)) {
  694. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  695. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  696. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  697. }
  698. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  699. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  700. clock_ctrl |
  701. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  702. 40);
  703. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  704. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  705. 40);
  706. }
  707. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  708. }
  709. #define PHY_BUSY_LOOPS 5000
  710. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  711. {
  712. u32 frame_val;
  713. unsigned int loops;
  714. int ret;
  715. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  716. tw32_f(MAC_MI_MODE,
  717. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  718. udelay(80);
  719. }
  720. *val = 0x0;
  721. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  722. MI_COM_PHY_ADDR_MASK);
  723. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  724. MI_COM_REG_ADDR_MASK);
  725. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  726. tw32_f(MAC_MI_COM, frame_val);
  727. loops = PHY_BUSY_LOOPS;
  728. while (loops != 0) {
  729. udelay(10);
  730. frame_val = tr32(MAC_MI_COM);
  731. if ((frame_val & MI_COM_BUSY) == 0) {
  732. udelay(5);
  733. frame_val = tr32(MAC_MI_COM);
  734. break;
  735. }
  736. loops -= 1;
  737. }
  738. ret = -EBUSY;
  739. if (loops != 0) {
  740. *val = frame_val & MI_COM_DATA_MASK;
  741. ret = 0;
  742. }
  743. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  744. tw32_f(MAC_MI_MODE, tp->mi_mode);
  745. udelay(80);
  746. }
  747. return ret;
  748. }
  749. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  750. {
  751. u32 frame_val;
  752. unsigned int loops;
  753. int ret;
  754. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  755. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  756. return 0;
  757. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  758. tw32_f(MAC_MI_MODE,
  759. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  760. udelay(80);
  761. }
  762. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  763. MI_COM_PHY_ADDR_MASK);
  764. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  765. MI_COM_REG_ADDR_MASK);
  766. frame_val |= (val & MI_COM_DATA_MASK);
  767. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  768. tw32_f(MAC_MI_COM, frame_val);
  769. loops = PHY_BUSY_LOOPS;
  770. while (loops != 0) {
  771. udelay(10);
  772. frame_val = tr32(MAC_MI_COM);
  773. if ((frame_val & MI_COM_BUSY) == 0) {
  774. udelay(5);
  775. frame_val = tr32(MAC_MI_COM);
  776. break;
  777. }
  778. loops -= 1;
  779. }
  780. ret = -EBUSY;
  781. if (loops != 0)
  782. ret = 0;
  783. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  784. tw32_f(MAC_MI_MODE, tp->mi_mode);
  785. udelay(80);
  786. }
  787. return ret;
  788. }
  789. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  790. {
  791. int err;
  792. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  793. if (err)
  794. goto done;
  795. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  796. if (err)
  797. goto done;
  798. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  799. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  800. if (err)
  801. goto done;
  802. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  803. done:
  804. return err;
  805. }
  806. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  807. {
  808. int err;
  809. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  810. if (err)
  811. goto done;
  812. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  813. if (err)
  814. goto done;
  815. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  816. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  817. if (err)
  818. goto done;
  819. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  820. done:
  821. return err;
  822. }
  823. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  824. {
  825. int err;
  826. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  827. if (!err)
  828. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  829. return err;
  830. }
  831. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  832. {
  833. int err;
  834. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  835. if (!err)
  836. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  837. return err;
  838. }
  839. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  840. {
  841. int err;
  842. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  843. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  844. MII_TG3_AUXCTL_SHDWSEL_MISC);
  845. if (!err)
  846. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  847. return err;
  848. }
  849. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  850. {
  851. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  852. set |= MII_TG3_AUXCTL_MISC_WREN;
  853. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  854. }
  855. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  856. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  857. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  858. MII_TG3_AUXCTL_ACTL_TX_6DB)
  859. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  860. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  861. MII_TG3_AUXCTL_ACTL_TX_6DB);
  862. static int tg3_bmcr_reset(struct tg3 *tp)
  863. {
  864. u32 phy_control;
  865. int limit, err;
  866. /* OK, reset it, and poll the BMCR_RESET bit until it
  867. * clears or we time out.
  868. */
  869. phy_control = BMCR_RESET;
  870. err = tg3_writephy(tp, MII_BMCR, phy_control);
  871. if (err != 0)
  872. return -EBUSY;
  873. limit = 5000;
  874. while (limit--) {
  875. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  876. if (err != 0)
  877. return -EBUSY;
  878. if ((phy_control & BMCR_RESET) == 0) {
  879. udelay(40);
  880. break;
  881. }
  882. udelay(10);
  883. }
  884. if (limit < 0)
  885. return -EBUSY;
  886. return 0;
  887. }
  888. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  889. {
  890. struct tg3 *tp = bp->priv;
  891. u32 val;
  892. spin_lock_bh(&tp->lock);
  893. if (tg3_readphy(tp, reg, &val))
  894. val = -EIO;
  895. spin_unlock_bh(&tp->lock);
  896. return val;
  897. }
  898. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  899. {
  900. struct tg3 *tp = bp->priv;
  901. u32 ret = 0;
  902. spin_lock_bh(&tp->lock);
  903. if (tg3_writephy(tp, reg, val))
  904. ret = -EIO;
  905. spin_unlock_bh(&tp->lock);
  906. return ret;
  907. }
  908. static int tg3_mdio_reset(struct mii_bus *bp)
  909. {
  910. return 0;
  911. }
  912. static void tg3_mdio_config_5785(struct tg3 *tp)
  913. {
  914. u32 val;
  915. struct phy_device *phydev;
  916. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  917. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  918. case PHY_ID_BCM50610:
  919. case PHY_ID_BCM50610M:
  920. val = MAC_PHYCFG2_50610_LED_MODES;
  921. break;
  922. case PHY_ID_BCMAC131:
  923. val = MAC_PHYCFG2_AC131_LED_MODES;
  924. break;
  925. case PHY_ID_RTL8211C:
  926. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  927. break;
  928. case PHY_ID_RTL8201E:
  929. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  930. break;
  931. default:
  932. return;
  933. }
  934. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  935. tw32(MAC_PHYCFG2, val);
  936. val = tr32(MAC_PHYCFG1);
  937. val &= ~(MAC_PHYCFG1_RGMII_INT |
  938. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  939. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  940. tw32(MAC_PHYCFG1, val);
  941. return;
  942. }
  943. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  944. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  945. MAC_PHYCFG2_FMODE_MASK_MASK |
  946. MAC_PHYCFG2_GMODE_MASK_MASK |
  947. MAC_PHYCFG2_ACT_MASK_MASK |
  948. MAC_PHYCFG2_QUAL_MASK_MASK |
  949. MAC_PHYCFG2_INBAND_ENABLE;
  950. tw32(MAC_PHYCFG2, val);
  951. val = tr32(MAC_PHYCFG1);
  952. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  953. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  954. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  955. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  956. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  957. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  958. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  959. }
  960. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  961. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  962. tw32(MAC_PHYCFG1, val);
  963. val = tr32(MAC_EXT_RGMII_MODE);
  964. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  965. MAC_RGMII_MODE_RX_QUALITY |
  966. MAC_RGMII_MODE_RX_ACTIVITY |
  967. MAC_RGMII_MODE_RX_ENG_DET |
  968. MAC_RGMII_MODE_TX_ENABLE |
  969. MAC_RGMII_MODE_TX_LOWPWR |
  970. MAC_RGMII_MODE_TX_RESET);
  971. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  972. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  973. val |= MAC_RGMII_MODE_RX_INT_B |
  974. MAC_RGMII_MODE_RX_QUALITY |
  975. MAC_RGMII_MODE_RX_ACTIVITY |
  976. MAC_RGMII_MODE_RX_ENG_DET;
  977. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  978. val |= MAC_RGMII_MODE_TX_ENABLE |
  979. MAC_RGMII_MODE_TX_LOWPWR |
  980. MAC_RGMII_MODE_TX_RESET;
  981. }
  982. tw32(MAC_EXT_RGMII_MODE, val);
  983. }
  984. static void tg3_mdio_start(struct tg3 *tp)
  985. {
  986. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  987. tw32_f(MAC_MI_MODE, tp->mi_mode);
  988. udelay(80);
  989. if (tg3_flag(tp, MDIOBUS_INITED) &&
  990. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  991. tg3_mdio_config_5785(tp);
  992. }
  993. static int tg3_mdio_init(struct tg3 *tp)
  994. {
  995. int i;
  996. u32 reg;
  997. struct phy_device *phydev;
  998. if (tg3_flag(tp, 5717_PLUS)) {
  999. u32 is_serdes;
  1000. tp->phy_addr = tp->pci_fn + 1;
  1001. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1002. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1003. else
  1004. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1005. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1006. if (is_serdes)
  1007. tp->phy_addr += 7;
  1008. } else
  1009. tp->phy_addr = TG3_PHY_MII_ADDR;
  1010. tg3_mdio_start(tp);
  1011. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1012. return 0;
  1013. tp->mdio_bus = mdiobus_alloc();
  1014. if (tp->mdio_bus == NULL)
  1015. return -ENOMEM;
  1016. tp->mdio_bus->name = "tg3 mdio bus";
  1017. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1018. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1019. tp->mdio_bus->priv = tp;
  1020. tp->mdio_bus->parent = &tp->pdev->dev;
  1021. tp->mdio_bus->read = &tg3_mdio_read;
  1022. tp->mdio_bus->write = &tg3_mdio_write;
  1023. tp->mdio_bus->reset = &tg3_mdio_reset;
  1024. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1025. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1026. for (i = 0; i < PHY_MAX_ADDR; i++)
  1027. tp->mdio_bus->irq[i] = PHY_POLL;
  1028. /* The bus registration will look for all the PHYs on the mdio bus.
  1029. * Unfortunately, it does not ensure the PHY is powered up before
  1030. * accessing the PHY ID registers. A chip reset is the
  1031. * quickest way to bring the device back to an operational state..
  1032. */
  1033. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1034. tg3_bmcr_reset(tp);
  1035. i = mdiobus_register(tp->mdio_bus);
  1036. if (i) {
  1037. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1038. mdiobus_free(tp->mdio_bus);
  1039. return i;
  1040. }
  1041. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1042. if (!phydev || !phydev->drv) {
  1043. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1044. mdiobus_unregister(tp->mdio_bus);
  1045. mdiobus_free(tp->mdio_bus);
  1046. return -ENODEV;
  1047. }
  1048. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1049. case PHY_ID_BCM57780:
  1050. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1051. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1052. break;
  1053. case PHY_ID_BCM50610:
  1054. case PHY_ID_BCM50610M:
  1055. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1056. PHY_BRCM_RX_REFCLK_UNUSED |
  1057. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1058. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1059. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1060. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1061. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1062. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1064. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1065. /* fallthru */
  1066. case PHY_ID_RTL8211C:
  1067. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1068. break;
  1069. case PHY_ID_RTL8201E:
  1070. case PHY_ID_BCMAC131:
  1071. phydev->interface = PHY_INTERFACE_MODE_MII;
  1072. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1073. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1074. break;
  1075. }
  1076. tg3_flag_set(tp, MDIOBUS_INITED);
  1077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1078. tg3_mdio_config_5785(tp);
  1079. return 0;
  1080. }
  1081. static void tg3_mdio_fini(struct tg3 *tp)
  1082. {
  1083. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1084. tg3_flag_clear(tp, MDIOBUS_INITED);
  1085. mdiobus_unregister(tp->mdio_bus);
  1086. mdiobus_free(tp->mdio_bus);
  1087. }
  1088. }
  1089. /* tp->lock is held. */
  1090. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1091. {
  1092. u32 val;
  1093. val = tr32(GRC_RX_CPU_EVENT);
  1094. val |= GRC_RX_CPU_DRIVER_EVENT;
  1095. tw32_f(GRC_RX_CPU_EVENT, val);
  1096. tp->last_event_jiffies = jiffies;
  1097. }
  1098. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1099. /* tp->lock is held. */
  1100. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1101. {
  1102. int i;
  1103. unsigned int delay_cnt;
  1104. long time_remain;
  1105. /* If enough time has passed, no wait is necessary. */
  1106. time_remain = (long)(tp->last_event_jiffies + 1 +
  1107. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1108. (long)jiffies;
  1109. if (time_remain < 0)
  1110. return;
  1111. /* Check if we can shorten the wait time. */
  1112. delay_cnt = jiffies_to_usecs(time_remain);
  1113. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1114. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1115. delay_cnt = (delay_cnt >> 3) + 1;
  1116. for (i = 0; i < delay_cnt; i++) {
  1117. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1118. break;
  1119. udelay(8);
  1120. }
  1121. }
  1122. /* tp->lock is held. */
  1123. static void tg3_ump_link_report(struct tg3 *tp)
  1124. {
  1125. u32 reg;
  1126. u32 val;
  1127. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1128. return;
  1129. tg3_wait_for_event_ack(tp);
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1131. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1132. val = 0;
  1133. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1134. val = reg << 16;
  1135. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1136. val |= (reg & 0xffff);
  1137. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1138. val = 0;
  1139. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1140. val = reg << 16;
  1141. if (!tg3_readphy(tp, MII_LPA, &reg))
  1142. val |= (reg & 0xffff);
  1143. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1144. val = 0;
  1145. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1146. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1147. val = reg << 16;
  1148. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1149. val |= (reg & 0xffff);
  1150. }
  1151. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1152. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1153. val = reg << 16;
  1154. else
  1155. val = 0;
  1156. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1157. tg3_generate_fw_event(tp);
  1158. }
  1159. static void tg3_link_report(struct tg3 *tp)
  1160. {
  1161. if (!netif_carrier_ok(tp->dev)) {
  1162. netif_info(tp, link, tp->dev, "Link is down\n");
  1163. tg3_ump_link_report(tp);
  1164. } else if (netif_msg_link(tp)) {
  1165. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1166. (tp->link_config.active_speed == SPEED_1000 ?
  1167. 1000 :
  1168. (tp->link_config.active_speed == SPEED_100 ?
  1169. 100 : 10)),
  1170. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1171. "full" : "half"));
  1172. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1173. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1174. "on" : "off",
  1175. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1176. "on" : "off");
  1177. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1178. netdev_info(tp->dev, "EEE is %s\n",
  1179. tp->setlpicnt ? "enabled" : "disabled");
  1180. tg3_ump_link_report(tp);
  1181. }
  1182. }
  1183. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1184. {
  1185. u16 miireg;
  1186. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1187. miireg = ADVERTISE_PAUSE_CAP;
  1188. else if (flow_ctrl & FLOW_CTRL_TX)
  1189. miireg = ADVERTISE_PAUSE_ASYM;
  1190. else if (flow_ctrl & FLOW_CTRL_RX)
  1191. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1192. else
  1193. miireg = 0;
  1194. return miireg;
  1195. }
  1196. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1197. {
  1198. u16 miireg;
  1199. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1200. miireg = ADVERTISE_1000XPAUSE;
  1201. else if (flow_ctrl & FLOW_CTRL_TX)
  1202. miireg = ADVERTISE_1000XPSE_ASYM;
  1203. else if (flow_ctrl & FLOW_CTRL_RX)
  1204. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1205. else
  1206. miireg = 0;
  1207. return miireg;
  1208. }
  1209. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1210. {
  1211. u8 cap = 0;
  1212. if (lcladv & ADVERTISE_1000XPAUSE) {
  1213. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1214. if (rmtadv & LPA_1000XPAUSE)
  1215. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1216. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1217. cap = FLOW_CTRL_RX;
  1218. } else {
  1219. if (rmtadv & LPA_1000XPAUSE)
  1220. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1221. }
  1222. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1223. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1224. cap = FLOW_CTRL_TX;
  1225. }
  1226. return cap;
  1227. }
  1228. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1229. {
  1230. u8 autoneg;
  1231. u8 flowctrl = 0;
  1232. u32 old_rx_mode = tp->rx_mode;
  1233. u32 old_tx_mode = tp->tx_mode;
  1234. if (tg3_flag(tp, USE_PHYLIB))
  1235. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1236. else
  1237. autoneg = tp->link_config.autoneg;
  1238. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1239. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1240. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1241. else
  1242. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1243. } else
  1244. flowctrl = tp->link_config.flowctrl;
  1245. tp->link_config.active_flowctrl = flowctrl;
  1246. if (flowctrl & FLOW_CTRL_RX)
  1247. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1248. else
  1249. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1250. if (old_rx_mode != tp->rx_mode)
  1251. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1252. if (flowctrl & FLOW_CTRL_TX)
  1253. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1254. else
  1255. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1256. if (old_tx_mode != tp->tx_mode)
  1257. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1258. }
  1259. static void tg3_adjust_link(struct net_device *dev)
  1260. {
  1261. u8 oldflowctrl, linkmesg = 0;
  1262. u32 mac_mode, lcl_adv, rmt_adv;
  1263. struct tg3 *tp = netdev_priv(dev);
  1264. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1265. spin_lock_bh(&tp->lock);
  1266. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1267. MAC_MODE_HALF_DUPLEX);
  1268. oldflowctrl = tp->link_config.active_flowctrl;
  1269. if (phydev->link) {
  1270. lcl_adv = 0;
  1271. rmt_adv = 0;
  1272. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1273. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1274. else if (phydev->speed == SPEED_1000 ||
  1275. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1276. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1277. else
  1278. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1279. if (phydev->duplex == DUPLEX_HALF)
  1280. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1281. else {
  1282. lcl_adv = tg3_advert_flowctrl_1000T(
  1283. tp->link_config.flowctrl);
  1284. if (phydev->pause)
  1285. rmt_adv = LPA_PAUSE_CAP;
  1286. if (phydev->asym_pause)
  1287. rmt_adv |= LPA_PAUSE_ASYM;
  1288. }
  1289. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1290. } else
  1291. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1292. if (mac_mode != tp->mac_mode) {
  1293. tp->mac_mode = mac_mode;
  1294. tw32_f(MAC_MODE, tp->mac_mode);
  1295. udelay(40);
  1296. }
  1297. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1298. if (phydev->speed == SPEED_10)
  1299. tw32(MAC_MI_STAT,
  1300. MAC_MI_STAT_10MBPS_MODE |
  1301. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1302. else
  1303. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1304. }
  1305. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1306. tw32(MAC_TX_LENGTHS,
  1307. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1308. (6 << TX_LENGTHS_IPG_SHIFT) |
  1309. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1310. else
  1311. tw32(MAC_TX_LENGTHS,
  1312. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1313. (6 << TX_LENGTHS_IPG_SHIFT) |
  1314. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1315. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1316. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1317. phydev->speed != tp->link_config.active_speed ||
  1318. phydev->duplex != tp->link_config.active_duplex ||
  1319. oldflowctrl != tp->link_config.active_flowctrl)
  1320. linkmesg = 1;
  1321. tp->link_config.active_speed = phydev->speed;
  1322. tp->link_config.active_duplex = phydev->duplex;
  1323. spin_unlock_bh(&tp->lock);
  1324. if (linkmesg)
  1325. tg3_link_report(tp);
  1326. }
  1327. static int tg3_phy_init(struct tg3 *tp)
  1328. {
  1329. struct phy_device *phydev;
  1330. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1331. return 0;
  1332. /* Bring the PHY back to a known state. */
  1333. tg3_bmcr_reset(tp);
  1334. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1335. /* Attach the MAC to the PHY. */
  1336. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1337. phydev->dev_flags, phydev->interface);
  1338. if (IS_ERR(phydev)) {
  1339. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1340. return PTR_ERR(phydev);
  1341. }
  1342. /* Mask with MAC supported features. */
  1343. switch (phydev->interface) {
  1344. case PHY_INTERFACE_MODE_GMII:
  1345. case PHY_INTERFACE_MODE_RGMII:
  1346. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1347. phydev->supported &= (PHY_GBIT_FEATURES |
  1348. SUPPORTED_Pause |
  1349. SUPPORTED_Asym_Pause);
  1350. break;
  1351. }
  1352. /* fallthru */
  1353. case PHY_INTERFACE_MODE_MII:
  1354. phydev->supported &= (PHY_BASIC_FEATURES |
  1355. SUPPORTED_Pause |
  1356. SUPPORTED_Asym_Pause);
  1357. break;
  1358. default:
  1359. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1360. return -EINVAL;
  1361. }
  1362. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1363. phydev->advertising = phydev->supported;
  1364. return 0;
  1365. }
  1366. static void tg3_phy_start(struct tg3 *tp)
  1367. {
  1368. struct phy_device *phydev;
  1369. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1370. return;
  1371. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1372. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1373. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1374. phydev->speed = tp->link_config.orig_speed;
  1375. phydev->duplex = tp->link_config.orig_duplex;
  1376. phydev->autoneg = tp->link_config.orig_autoneg;
  1377. phydev->advertising = tp->link_config.orig_advertising;
  1378. }
  1379. phy_start(phydev);
  1380. phy_start_aneg(phydev);
  1381. }
  1382. static void tg3_phy_stop(struct tg3 *tp)
  1383. {
  1384. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1385. return;
  1386. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1387. }
  1388. static void tg3_phy_fini(struct tg3 *tp)
  1389. {
  1390. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1391. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1392. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1393. }
  1394. }
  1395. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1396. {
  1397. u32 phytest;
  1398. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1399. u32 phy;
  1400. tg3_writephy(tp, MII_TG3_FET_TEST,
  1401. phytest | MII_TG3_FET_SHADOW_EN);
  1402. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1403. if (enable)
  1404. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1405. else
  1406. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1407. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1408. }
  1409. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1410. }
  1411. }
  1412. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1413. {
  1414. u32 reg;
  1415. if (!tg3_flag(tp, 5705_PLUS) ||
  1416. (tg3_flag(tp, 5717_PLUS) &&
  1417. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1418. return;
  1419. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1420. tg3_phy_fet_toggle_apd(tp, enable);
  1421. return;
  1422. }
  1423. reg = MII_TG3_MISC_SHDW_WREN |
  1424. MII_TG3_MISC_SHDW_SCR5_SEL |
  1425. MII_TG3_MISC_SHDW_SCR5_LPED |
  1426. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1427. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1428. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1429. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1430. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1431. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1432. reg = MII_TG3_MISC_SHDW_WREN |
  1433. MII_TG3_MISC_SHDW_APD_SEL |
  1434. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1435. if (enable)
  1436. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1437. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1438. }
  1439. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1440. {
  1441. u32 phy;
  1442. if (!tg3_flag(tp, 5705_PLUS) ||
  1443. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1444. return;
  1445. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1446. u32 ephy;
  1447. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1448. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1449. tg3_writephy(tp, MII_TG3_FET_TEST,
  1450. ephy | MII_TG3_FET_SHADOW_EN);
  1451. if (!tg3_readphy(tp, reg, &phy)) {
  1452. if (enable)
  1453. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1454. else
  1455. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1456. tg3_writephy(tp, reg, phy);
  1457. }
  1458. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1459. }
  1460. } else {
  1461. int ret;
  1462. ret = tg3_phy_auxctl_read(tp,
  1463. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1464. if (!ret) {
  1465. if (enable)
  1466. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1467. else
  1468. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1469. tg3_phy_auxctl_write(tp,
  1470. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1471. }
  1472. }
  1473. }
  1474. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1475. {
  1476. int ret;
  1477. u32 val;
  1478. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1479. return;
  1480. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1481. if (!ret)
  1482. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1483. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1484. }
  1485. static void tg3_phy_apply_otp(struct tg3 *tp)
  1486. {
  1487. u32 otp, phy;
  1488. if (!tp->phy_otp)
  1489. return;
  1490. otp = tp->phy_otp;
  1491. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1492. return;
  1493. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1494. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1495. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1496. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1497. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1498. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1499. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1500. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1501. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1502. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1503. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1504. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1505. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1506. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1507. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1508. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1509. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1510. }
  1511. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1512. {
  1513. u32 val;
  1514. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1515. return;
  1516. tp->setlpicnt = 0;
  1517. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1518. current_link_up == 1 &&
  1519. tp->link_config.active_duplex == DUPLEX_FULL &&
  1520. (tp->link_config.active_speed == SPEED_100 ||
  1521. tp->link_config.active_speed == SPEED_1000)) {
  1522. u32 eeectl;
  1523. if (tp->link_config.active_speed == SPEED_1000)
  1524. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1525. else
  1526. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1527. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1528. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1529. TG3_CL45_D7_EEERES_STAT, &val);
  1530. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1531. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1532. tp->setlpicnt = 2;
  1533. }
  1534. if (!tp->setlpicnt) {
  1535. if (current_link_up == 1 &&
  1536. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1537. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1538. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1539. }
  1540. val = tr32(TG3_CPMU_EEE_MODE);
  1541. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1542. }
  1543. }
  1544. static void tg3_phy_eee_enable(struct tg3 *tp)
  1545. {
  1546. u32 val;
  1547. if (tp->link_config.active_speed == SPEED_1000 &&
  1548. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1551. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1552. val = MII_TG3_DSP_TAP26_ALNOKO |
  1553. MII_TG3_DSP_TAP26_RMRXSTO;
  1554. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1555. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1556. }
  1557. val = tr32(TG3_CPMU_EEE_MODE);
  1558. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1559. }
  1560. static int tg3_wait_macro_done(struct tg3 *tp)
  1561. {
  1562. int limit = 100;
  1563. while (limit--) {
  1564. u32 tmp32;
  1565. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1566. if ((tmp32 & 0x1000) == 0)
  1567. break;
  1568. }
  1569. }
  1570. if (limit < 0)
  1571. return -EBUSY;
  1572. return 0;
  1573. }
  1574. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1575. {
  1576. static const u32 test_pat[4][6] = {
  1577. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1578. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1579. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1580. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1581. };
  1582. int chan;
  1583. for (chan = 0; chan < 4; chan++) {
  1584. int i;
  1585. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1586. (chan * 0x2000) | 0x0200);
  1587. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1588. for (i = 0; i < 6; i++)
  1589. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1590. test_pat[chan][i]);
  1591. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1592. if (tg3_wait_macro_done(tp)) {
  1593. *resetp = 1;
  1594. return -EBUSY;
  1595. }
  1596. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1597. (chan * 0x2000) | 0x0200);
  1598. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1599. if (tg3_wait_macro_done(tp)) {
  1600. *resetp = 1;
  1601. return -EBUSY;
  1602. }
  1603. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1604. if (tg3_wait_macro_done(tp)) {
  1605. *resetp = 1;
  1606. return -EBUSY;
  1607. }
  1608. for (i = 0; i < 6; i += 2) {
  1609. u32 low, high;
  1610. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1611. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1612. tg3_wait_macro_done(tp)) {
  1613. *resetp = 1;
  1614. return -EBUSY;
  1615. }
  1616. low &= 0x7fff;
  1617. high &= 0x000f;
  1618. if (low != test_pat[chan][i] ||
  1619. high != test_pat[chan][i+1]) {
  1620. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1623. return -EBUSY;
  1624. }
  1625. }
  1626. }
  1627. return 0;
  1628. }
  1629. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1630. {
  1631. int chan;
  1632. for (chan = 0; chan < 4; chan++) {
  1633. int i;
  1634. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1635. (chan * 0x2000) | 0x0200);
  1636. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1637. for (i = 0; i < 6; i++)
  1638. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1639. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1640. if (tg3_wait_macro_done(tp))
  1641. return -EBUSY;
  1642. }
  1643. return 0;
  1644. }
  1645. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1646. {
  1647. u32 reg32, phy9_orig;
  1648. int retries, do_phy_reset, err;
  1649. retries = 10;
  1650. do_phy_reset = 1;
  1651. do {
  1652. if (do_phy_reset) {
  1653. err = tg3_bmcr_reset(tp);
  1654. if (err)
  1655. return err;
  1656. do_phy_reset = 0;
  1657. }
  1658. /* Disable transmitter and interrupt. */
  1659. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1660. continue;
  1661. reg32 |= 0x3000;
  1662. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1663. /* Set full-duplex, 1000 mbps. */
  1664. tg3_writephy(tp, MII_BMCR,
  1665. BMCR_FULLDPLX | BMCR_SPEED1000);
  1666. /* Set to master mode. */
  1667. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1668. continue;
  1669. tg3_writephy(tp, MII_CTRL1000,
  1670. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1671. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1672. if (err)
  1673. return err;
  1674. /* Block the PHY control access. */
  1675. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1676. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1677. if (!err)
  1678. break;
  1679. } while (--retries);
  1680. err = tg3_phy_reset_chanpat(tp);
  1681. if (err)
  1682. return err;
  1683. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1684. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1685. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1686. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1687. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1688. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1689. reg32 &= ~0x3000;
  1690. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1691. } else if (!err)
  1692. err = -EBUSY;
  1693. return err;
  1694. }
  1695. /* This will reset the tigon3 PHY if there is no valid
  1696. * link unless the FORCE argument is non-zero.
  1697. */
  1698. static int tg3_phy_reset(struct tg3 *tp)
  1699. {
  1700. u32 val, cpmuctrl;
  1701. int err;
  1702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1703. val = tr32(GRC_MISC_CFG);
  1704. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1705. udelay(40);
  1706. }
  1707. err = tg3_readphy(tp, MII_BMSR, &val);
  1708. err |= tg3_readphy(tp, MII_BMSR, &val);
  1709. if (err != 0)
  1710. return -EBUSY;
  1711. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1712. netif_carrier_off(tp->dev);
  1713. tg3_link_report(tp);
  1714. }
  1715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1718. err = tg3_phy_reset_5703_4_5(tp);
  1719. if (err)
  1720. return err;
  1721. goto out;
  1722. }
  1723. cpmuctrl = 0;
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1725. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1726. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1727. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1728. tw32(TG3_CPMU_CTRL,
  1729. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1730. }
  1731. err = tg3_bmcr_reset(tp);
  1732. if (err)
  1733. return err;
  1734. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1735. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1737. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1738. }
  1739. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1740. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1741. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1742. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1743. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1744. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1745. udelay(40);
  1746. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1747. }
  1748. }
  1749. if (tg3_flag(tp, 5717_PLUS) &&
  1750. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1751. return 0;
  1752. tg3_phy_apply_otp(tp);
  1753. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1754. tg3_phy_toggle_apd(tp, true);
  1755. else
  1756. tg3_phy_toggle_apd(tp, false);
  1757. out:
  1758. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1759. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1760. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1761. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1762. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1763. }
  1764. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1765. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1766. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1767. }
  1768. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1769. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1770. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1771. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1772. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1773. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1774. }
  1775. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1776. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1777. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1778. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1779. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1780. tg3_writephy(tp, MII_TG3_TEST1,
  1781. MII_TG3_TEST1_TRIM_EN | 0x4);
  1782. } else
  1783. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1784. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1785. }
  1786. }
  1787. /* Set Extended packet length bit (bit 14) on all chips that */
  1788. /* support jumbo frames */
  1789. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1790. /* Cannot do read-modify-write on 5401 */
  1791. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1792. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1793. /* Set bit 14 with read-modify-write to preserve other bits */
  1794. err = tg3_phy_auxctl_read(tp,
  1795. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1796. if (!err)
  1797. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1798. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1799. }
  1800. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1801. * jumbo frames transmission.
  1802. */
  1803. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1804. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1805. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1806. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1807. }
  1808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1809. /* adjust output voltage */
  1810. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1811. }
  1812. tg3_phy_toggle_automdix(tp, 1);
  1813. tg3_phy_set_wirespeed(tp);
  1814. return 0;
  1815. }
  1816. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1817. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1818. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1819. TG3_GPIO_MSG_NEED_VAUX)
  1820. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1821. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1822. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1823. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1824. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1825. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1826. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1827. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1828. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1829. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1830. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1831. {
  1832. u32 status, shift;
  1833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1835. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1836. else
  1837. status = tr32(TG3_CPMU_DRV_STATUS);
  1838. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1839. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1840. status |= (newstat << shift);
  1841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1843. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1844. else
  1845. tw32(TG3_CPMU_DRV_STATUS, status);
  1846. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1847. }
  1848. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1849. {
  1850. if (!tg3_flag(tp, IS_NIC))
  1851. return 0;
  1852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1855. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1856. return -EIO;
  1857. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1858. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1859. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1860. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1861. } else {
  1862. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1863. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1864. }
  1865. return 0;
  1866. }
  1867. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1868. {
  1869. u32 grc_local_ctrl;
  1870. if (!tg3_flag(tp, IS_NIC) ||
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1872. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1873. return;
  1874. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1875. tw32_wait_f(GRC_LOCAL_CTRL,
  1876. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1877. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1878. tw32_wait_f(GRC_LOCAL_CTRL,
  1879. grc_local_ctrl,
  1880. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1881. tw32_wait_f(GRC_LOCAL_CTRL,
  1882. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1883. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1884. }
  1885. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1886. {
  1887. if (!tg3_flag(tp, IS_NIC))
  1888. return;
  1889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1891. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1892. (GRC_LCLCTRL_GPIO_OE0 |
  1893. GRC_LCLCTRL_GPIO_OE1 |
  1894. GRC_LCLCTRL_GPIO_OE2 |
  1895. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1896. GRC_LCLCTRL_GPIO_OUTPUT1),
  1897. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1898. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1900. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1901. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1902. GRC_LCLCTRL_GPIO_OE1 |
  1903. GRC_LCLCTRL_GPIO_OE2 |
  1904. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1905. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1906. tp->grc_local_ctrl;
  1907. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1908. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1909. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1910. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1911. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1912. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1913. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1914. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1915. } else {
  1916. u32 no_gpio2;
  1917. u32 grc_local_ctrl = 0;
  1918. /* Workaround to prevent overdrawing Amps. */
  1919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1920. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1921. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1922. grc_local_ctrl,
  1923. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1924. }
  1925. /* On 5753 and variants, GPIO2 cannot be used. */
  1926. no_gpio2 = tp->nic_sram_data_cfg &
  1927. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1928. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1929. GRC_LCLCTRL_GPIO_OE1 |
  1930. GRC_LCLCTRL_GPIO_OE2 |
  1931. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1932. GRC_LCLCTRL_GPIO_OUTPUT2;
  1933. if (no_gpio2) {
  1934. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1935. GRC_LCLCTRL_GPIO_OUTPUT2);
  1936. }
  1937. tw32_wait_f(GRC_LOCAL_CTRL,
  1938. tp->grc_local_ctrl | grc_local_ctrl,
  1939. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1940. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1941. tw32_wait_f(GRC_LOCAL_CTRL,
  1942. tp->grc_local_ctrl | grc_local_ctrl,
  1943. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1944. if (!no_gpio2) {
  1945. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1946. tw32_wait_f(GRC_LOCAL_CTRL,
  1947. tp->grc_local_ctrl | grc_local_ctrl,
  1948. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1949. }
  1950. }
  1951. }
  1952. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1953. {
  1954. u32 msg = 0;
  1955. /* Serialize power state transitions */
  1956. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1957. return;
  1958. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1959. msg = TG3_GPIO_MSG_NEED_VAUX;
  1960. msg = tg3_set_function_status(tp, msg);
  1961. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1962. goto done;
  1963. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1964. tg3_pwrsrc_switch_to_vaux(tp);
  1965. else
  1966. tg3_pwrsrc_die_with_vmain(tp);
  1967. done:
  1968. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1969. }
  1970. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  1971. {
  1972. bool need_vaux = false;
  1973. /* The GPIOs do something completely different on 57765. */
  1974. if (!tg3_flag(tp, IS_NIC) ||
  1975. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1976. return;
  1977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1980. tg3_frob_aux_power_5717(tp, include_wol ?
  1981. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  1982. return;
  1983. }
  1984. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  1985. struct net_device *dev_peer;
  1986. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1987. /* remove_one() may have been run on the peer. */
  1988. if (dev_peer) {
  1989. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1990. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1991. return;
  1992. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  1993. tg3_flag(tp_peer, ENABLE_ASF))
  1994. need_vaux = true;
  1995. }
  1996. }
  1997. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  1998. tg3_flag(tp, ENABLE_ASF))
  1999. need_vaux = true;
  2000. if (need_vaux)
  2001. tg3_pwrsrc_switch_to_vaux(tp);
  2002. else
  2003. tg3_pwrsrc_die_with_vmain(tp);
  2004. }
  2005. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2006. {
  2007. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2008. return 1;
  2009. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2010. if (speed != SPEED_10)
  2011. return 1;
  2012. } else if (speed == SPEED_10)
  2013. return 1;
  2014. return 0;
  2015. }
  2016. static int tg3_setup_phy(struct tg3 *, int);
  2017. #define RESET_KIND_SHUTDOWN 0
  2018. #define RESET_KIND_INIT 1
  2019. #define RESET_KIND_SUSPEND 2
  2020. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2021. static int tg3_halt_cpu(struct tg3 *, u32);
  2022. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2023. {
  2024. u32 val;
  2025. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2027. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2028. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2029. sg_dig_ctrl |=
  2030. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2031. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2032. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2033. }
  2034. return;
  2035. }
  2036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2037. tg3_bmcr_reset(tp);
  2038. val = tr32(GRC_MISC_CFG);
  2039. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2040. udelay(40);
  2041. return;
  2042. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2043. u32 phytest;
  2044. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2045. u32 phy;
  2046. tg3_writephy(tp, MII_ADVERTISE, 0);
  2047. tg3_writephy(tp, MII_BMCR,
  2048. BMCR_ANENABLE | BMCR_ANRESTART);
  2049. tg3_writephy(tp, MII_TG3_FET_TEST,
  2050. phytest | MII_TG3_FET_SHADOW_EN);
  2051. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2052. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2053. tg3_writephy(tp,
  2054. MII_TG3_FET_SHDW_AUXMODE4,
  2055. phy);
  2056. }
  2057. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2058. }
  2059. return;
  2060. } else if (do_low_power) {
  2061. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2062. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2063. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2064. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2065. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2066. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2067. }
  2068. /* The PHY should not be powered down on some chips because
  2069. * of bugs.
  2070. */
  2071. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2073. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2074. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2075. return;
  2076. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2077. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2078. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2079. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2080. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2081. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2082. }
  2083. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2084. }
  2085. /* tp->lock is held. */
  2086. static int tg3_nvram_lock(struct tg3 *tp)
  2087. {
  2088. if (tg3_flag(tp, NVRAM)) {
  2089. int i;
  2090. if (tp->nvram_lock_cnt == 0) {
  2091. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2092. for (i = 0; i < 8000; i++) {
  2093. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2094. break;
  2095. udelay(20);
  2096. }
  2097. if (i == 8000) {
  2098. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2099. return -ENODEV;
  2100. }
  2101. }
  2102. tp->nvram_lock_cnt++;
  2103. }
  2104. return 0;
  2105. }
  2106. /* tp->lock is held. */
  2107. static void tg3_nvram_unlock(struct tg3 *tp)
  2108. {
  2109. if (tg3_flag(tp, NVRAM)) {
  2110. if (tp->nvram_lock_cnt > 0)
  2111. tp->nvram_lock_cnt--;
  2112. if (tp->nvram_lock_cnt == 0)
  2113. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2114. }
  2115. }
  2116. /* tp->lock is held. */
  2117. static void tg3_enable_nvram_access(struct tg3 *tp)
  2118. {
  2119. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2120. u32 nvaccess = tr32(NVRAM_ACCESS);
  2121. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2122. }
  2123. }
  2124. /* tp->lock is held. */
  2125. static void tg3_disable_nvram_access(struct tg3 *tp)
  2126. {
  2127. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2128. u32 nvaccess = tr32(NVRAM_ACCESS);
  2129. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2130. }
  2131. }
  2132. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2133. u32 offset, u32 *val)
  2134. {
  2135. u32 tmp;
  2136. int i;
  2137. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2138. return -EINVAL;
  2139. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2140. EEPROM_ADDR_DEVID_MASK |
  2141. EEPROM_ADDR_READ);
  2142. tw32(GRC_EEPROM_ADDR,
  2143. tmp |
  2144. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2145. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2146. EEPROM_ADDR_ADDR_MASK) |
  2147. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2148. for (i = 0; i < 1000; i++) {
  2149. tmp = tr32(GRC_EEPROM_ADDR);
  2150. if (tmp & EEPROM_ADDR_COMPLETE)
  2151. break;
  2152. msleep(1);
  2153. }
  2154. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2155. return -EBUSY;
  2156. tmp = tr32(GRC_EEPROM_DATA);
  2157. /*
  2158. * The data will always be opposite the native endian
  2159. * format. Perform a blind byteswap to compensate.
  2160. */
  2161. *val = swab32(tmp);
  2162. return 0;
  2163. }
  2164. #define NVRAM_CMD_TIMEOUT 10000
  2165. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2166. {
  2167. int i;
  2168. tw32(NVRAM_CMD, nvram_cmd);
  2169. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2170. udelay(10);
  2171. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2172. udelay(10);
  2173. break;
  2174. }
  2175. }
  2176. if (i == NVRAM_CMD_TIMEOUT)
  2177. return -EBUSY;
  2178. return 0;
  2179. }
  2180. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2181. {
  2182. if (tg3_flag(tp, NVRAM) &&
  2183. tg3_flag(tp, NVRAM_BUFFERED) &&
  2184. tg3_flag(tp, FLASH) &&
  2185. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2186. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2187. addr = ((addr / tp->nvram_pagesize) <<
  2188. ATMEL_AT45DB0X1B_PAGE_POS) +
  2189. (addr % tp->nvram_pagesize);
  2190. return addr;
  2191. }
  2192. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2193. {
  2194. if (tg3_flag(tp, NVRAM) &&
  2195. tg3_flag(tp, NVRAM_BUFFERED) &&
  2196. tg3_flag(tp, FLASH) &&
  2197. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2198. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2199. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2200. tp->nvram_pagesize) +
  2201. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2202. return addr;
  2203. }
  2204. /* NOTE: Data read in from NVRAM is byteswapped according to
  2205. * the byteswapping settings for all other register accesses.
  2206. * tg3 devices are BE devices, so on a BE machine, the data
  2207. * returned will be exactly as it is seen in NVRAM. On a LE
  2208. * machine, the 32-bit value will be byteswapped.
  2209. */
  2210. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2211. {
  2212. int ret;
  2213. if (!tg3_flag(tp, NVRAM))
  2214. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2215. offset = tg3_nvram_phys_addr(tp, offset);
  2216. if (offset > NVRAM_ADDR_MSK)
  2217. return -EINVAL;
  2218. ret = tg3_nvram_lock(tp);
  2219. if (ret)
  2220. return ret;
  2221. tg3_enable_nvram_access(tp);
  2222. tw32(NVRAM_ADDR, offset);
  2223. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2224. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2225. if (ret == 0)
  2226. *val = tr32(NVRAM_RDDATA);
  2227. tg3_disable_nvram_access(tp);
  2228. tg3_nvram_unlock(tp);
  2229. return ret;
  2230. }
  2231. /* Ensures NVRAM data is in bytestream format. */
  2232. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2233. {
  2234. u32 v;
  2235. int res = tg3_nvram_read(tp, offset, &v);
  2236. if (!res)
  2237. *val = cpu_to_be32(v);
  2238. return res;
  2239. }
  2240. /* tp->lock is held. */
  2241. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2242. {
  2243. u32 addr_high, addr_low;
  2244. int i;
  2245. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2246. tp->dev->dev_addr[1]);
  2247. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2248. (tp->dev->dev_addr[3] << 16) |
  2249. (tp->dev->dev_addr[4] << 8) |
  2250. (tp->dev->dev_addr[5] << 0));
  2251. for (i = 0; i < 4; i++) {
  2252. if (i == 1 && skip_mac_1)
  2253. continue;
  2254. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2255. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2256. }
  2257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2259. for (i = 0; i < 12; i++) {
  2260. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2261. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2262. }
  2263. }
  2264. addr_high = (tp->dev->dev_addr[0] +
  2265. tp->dev->dev_addr[1] +
  2266. tp->dev->dev_addr[2] +
  2267. tp->dev->dev_addr[3] +
  2268. tp->dev->dev_addr[4] +
  2269. tp->dev->dev_addr[5]) &
  2270. TX_BACKOFF_SEED_MASK;
  2271. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2272. }
  2273. static void tg3_enable_register_access(struct tg3 *tp)
  2274. {
  2275. /*
  2276. * Make sure register accesses (indirect or otherwise) will function
  2277. * correctly.
  2278. */
  2279. pci_write_config_dword(tp->pdev,
  2280. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2281. }
  2282. static int tg3_power_up(struct tg3 *tp)
  2283. {
  2284. int err;
  2285. tg3_enable_register_access(tp);
  2286. err = pci_set_power_state(tp->pdev, PCI_D0);
  2287. if (!err) {
  2288. /* Switch out of Vaux if it is a NIC */
  2289. tg3_pwrsrc_switch_to_vmain(tp);
  2290. } else {
  2291. netdev_err(tp->dev, "Transition to D0 failed\n");
  2292. }
  2293. return err;
  2294. }
  2295. static int tg3_power_down_prepare(struct tg3 *tp)
  2296. {
  2297. u32 misc_host_ctrl;
  2298. bool device_should_wake, do_low_power;
  2299. tg3_enable_register_access(tp);
  2300. /* Restore the CLKREQ setting. */
  2301. if (tg3_flag(tp, CLKREQ_BUG)) {
  2302. u16 lnkctl;
  2303. pci_read_config_word(tp->pdev,
  2304. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2305. &lnkctl);
  2306. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2307. pci_write_config_word(tp->pdev,
  2308. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2309. lnkctl);
  2310. }
  2311. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2312. tw32(TG3PCI_MISC_HOST_CTRL,
  2313. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2314. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2315. tg3_flag(tp, WOL_ENABLE);
  2316. if (tg3_flag(tp, USE_PHYLIB)) {
  2317. do_low_power = false;
  2318. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2319. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2320. struct phy_device *phydev;
  2321. u32 phyid, advertising;
  2322. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2323. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2324. tp->link_config.orig_speed = phydev->speed;
  2325. tp->link_config.orig_duplex = phydev->duplex;
  2326. tp->link_config.orig_autoneg = phydev->autoneg;
  2327. tp->link_config.orig_advertising = phydev->advertising;
  2328. advertising = ADVERTISED_TP |
  2329. ADVERTISED_Pause |
  2330. ADVERTISED_Autoneg |
  2331. ADVERTISED_10baseT_Half;
  2332. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2333. if (tg3_flag(tp, WOL_SPEED_100MB))
  2334. advertising |=
  2335. ADVERTISED_100baseT_Half |
  2336. ADVERTISED_100baseT_Full |
  2337. ADVERTISED_10baseT_Full;
  2338. else
  2339. advertising |= ADVERTISED_10baseT_Full;
  2340. }
  2341. phydev->advertising = advertising;
  2342. phy_start_aneg(phydev);
  2343. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2344. if (phyid != PHY_ID_BCMAC131) {
  2345. phyid &= PHY_BCM_OUI_MASK;
  2346. if (phyid == PHY_BCM_OUI_1 ||
  2347. phyid == PHY_BCM_OUI_2 ||
  2348. phyid == PHY_BCM_OUI_3)
  2349. do_low_power = true;
  2350. }
  2351. }
  2352. } else {
  2353. do_low_power = true;
  2354. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2355. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2356. tp->link_config.orig_speed = tp->link_config.speed;
  2357. tp->link_config.orig_duplex = tp->link_config.duplex;
  2358. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2359. }
  2360. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2361. tp->link_config.speed = SPEED_10;
  2362. tp->link_config.duplex = DUPLEX_HALF;
  2363. tp->link_config.autoneg = AUTONEG_ENABLE;
  2364. tg3_setup_phy(tp, 0);
  2365. }
  2366. }
  2367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2368. u32 val;
  2369. val = tr32(GRC_VCPU_EXT_CTRL);
  2370. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2371. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2372. int i;
  2373. u32 val;
  2374. for (i = 0; i < 200; i++) {
  2375. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2376. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2377. break;
  2378. msleep(1);
  2379. }
  2380. }
  2381. if (tg3_flag(tp, WOL_CAP))
  2382. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2383. WOL_DRV_STATE_SHUTDOWN |
  2384. WOL_DRV_WOL |
  2385. WOL_SET_MAGIC_PKT);
  2386. if (device_should_wake) {
  2387. u32 mac_mode;
  2388. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2389. if (do_low_power &&
  2390. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2391. tg3_phy_auxctl_write(tp,
  2392. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2393. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2394. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2395. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2396. udelay(40);
  2397. }
  2398. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2399. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2400. else
  2401. mac_mode = MAC_MODE_PORT_MODE_MII;
  2402. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2403. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2404. ASIC_REV_5700) {
  2405. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2406. SPEED_100 : SPEED_10;
  2407. if (tg3_5700_link_polarity(tp, speed))
  2408. mac_mode |= MAC_MODE_LINK_POLARITY;
  2409. else
  2410. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2411. }
  2412. } else {
  2413. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2414. }
  2415. if (!tg3_flag(tp, 5750_PLUS))
  2416. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2417. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2418. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2419. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2420. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2421. if (tg3_flag(tp, ENABLE_APE))
  2422. mac_mode |= MAC_MODE_APE_TX_EN |
  2423. MAC_MODE_APE_RX_EN |
  2424. MAC_MODE_TDE_ENABLE;
  2425. tw32_f(MAC_MODE, mac_mode);
  2426. udelay(100);
  2427. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2428. udelay(10);
  2429. }
  2430. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2431. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2432. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2433. u32 base_val;
  2434. base_val = tp->pci_clock_ctrl;
  2435. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2436. CLOCK_CTRL_TXCLK_DISABLE);
  2437. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2438. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2439. } else if (tg3_flag(tp, 5780_CLASS) ||
  2440. tg3_flag(tp, CPMU_PRESENT) ||
  2441. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2442. /* do nothing */
  2443. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2444. u32 newbits1, newbits2;
  2445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2447. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2448. CLOCK_CTRL_TXCLK_DISABLE |
  2449. CLOCK_CTRL_ALTCLK);
  2450. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2451. } else if (tg3_flag(tp, 5705_PLUS)) {
  2452. newbits1 = CLOCK_CTRL_625_CORE;
  2453. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2454. } else {
  2455. newbits1 = CLOCK_CTRL_ALTCLK;
  2456. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2457. }
  2458. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2459. 40);
  2460. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2461. 40);
  2462. if (!tg3_flag(tp, 5705_PLUS)) {
  2463. u32 newbits3;
  2464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2466. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2467. CLOCK_CTRL_TXCLK_DISABLE |
  2468. CLOCK_CTRL_44MHZ_CORE);
  2469. } else {
  2470. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2471. }
  2472. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2473. tp->pci_clock_ctrl | newbits3, 40);
  2474. }
  2475. }
  2476. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2477. tg3_power_down_phy(tp, do_low_power);
  2478. tg3_frob_aux_power(tp, true);
  2479. /* Workaround for unstable PLL clock */
  2480. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2481. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2482. u32 val = tr32(0x7d00);
  2483. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2484. tw32(0x7d00, val);
  2485. if (!tg3_flag(tp, ENABLE_ASF)) {
  2486. int err;
  2487. err = tg3_nvram_lock(tp);
  2488. tg3_halt_cpu(tp, RX_CPU_BASE);
  2489. if (!err)
  2490. tg3_nvram_unlock(tp);
  2491. }
  2492. }
  2493. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2494. return 0;
  2495. }
  2496. static void tg3_power_down(struct tg3 *tp)
  2497. {
  2498. tg3_power_down_prepare(tp);
  2499. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2500. pci_set_power_state(tp->pdev, PCI_D3hot);
  2501. }
  2502. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2503. {
  2504. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2505. case MII_TG3_AUX_STAT_10HALF:
  2506. *speed = SPEED_10;
  2507. *duplex = DUPLEX_HALF;
  2508. break;
  2509. case MII_TG3_AUX_STAT_10FULL:
  2510. *speed = SPEED_10;
  2511. *duplex = DUPLEX_FULL;
  2512. break;
  2513. case MII_TG3_AUX_STAT_100HALF:
  2514. *speed = SPEED_100;
  2515. *duplex = DUPLEX_HALF;
  2516. break;
  2517. case MII_TG3_AUX_STAT_100FULL:
  2518. *speed = SPEED_100;
  2519. *duplex = DUPLEX_FULL;
  2520. break;
  2521. case MII_TG3_AUX_STAT_1000HALF:
  2522. *speed = SPEED_1000;
  2523. *duplex = DUPLEX_HALF;
  2524. break;
  2525. case MII_TG3_AUX_STAT_1000FULL:
  2526. *speed = SPEED_1000;
  2527. *duplex = DUPLEX_FULL;
  2528. break;
  2529. default:
  2530. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2531. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2532. SPEED_10;
  2533. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2534. DUPLEX_HALF;
  2535. break;
  2536. }
  2537. *speed = SPEED_INVALID;
  2538. *duplex = DUPLEX_INVALID;
  2539. break;
  2540. }
  2541. }
  2542. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2543. {
  2544. int err = 0;
  2545. u32 val, new_adv;
  2546. new_adv = ADVERTISE_CSMA;
  2547. if (advertise & ADVERTISED_10baseT_Half)
  2548. new_adv |= ADVERTISE_10HALF;
  2549. if (advertise & ADVERTISED_10baseT_Full)
  2550. new_adv |= ADVERTISE_10FULL;
  2551. if (advertise & ADVERTISED_100baseT_Half)
  2552. new_adv |= ADVERTISE_100HALF;
  2553. if (advertise & ADVERTISED_100baseT_Full)
  2554. new_adv |= ADVERTISE_100FULL;
  2555. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2556. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2557. if (err)
  2558. goto done;
  2559. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2560. goto done;
  2561. new_adv = 0;
  2562. if (advertise & ADVERTISED_1000baseT_Half)
  2563. new_adv |= ADVERTISE_1000HALF;
  2564. if (advertise & ADVERTISED_1000baseT_Full)
  2565. new_adv |= ADVERTISE_1000FULL;
  2566. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2567. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2568. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2569. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2570. if (err)
  2571. goto done;
  2572. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2573. goto done;
  2574. tw32(TG3_CPMU_EEE_MODE,
  2575. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2576. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2577. if (!err) {
  2578. u32 err2;
  2579. val = 0;
  2580. /* Advertise 100-BaseTX EEE ability */
  2581. if (advertise & ADVERTISED_100baseT_Full)
  2582. val |= MDIO_AN_EEE_ADV_100TX;
  2583. /* Advertise 1000-BaseT EEE ability */
  2584. if (advertise & ADVERTISED_1000baseT_Full)
  2585. val |= MDIO_AN_EEE_ADV_1000T;
  2586. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2587. if (err)
  2588. val = 0;
  2589. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2590. case ASIC_REV_5717:
  2591. case ASIC_REV_57765:
  2592. case ASIC_REV_5719:
  2593. /* If we advertised any eee advertisements above... */
  2594. if (val)
  2595. val = MII_TG3_DSP_TAP26_ALNOKO |
  2596. MII_TG3_DSP_TAP26_RMRXSTO |
  2597. MII_TG3_DSP_TAP26_OPCSINPT;
  2598. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2599. /* Fall through */
  2600. case ASIC_REV_5720:
  2601. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2602. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2603. MII_TG3_DSP_CH34TP2_HIBW01);
  2604. }
  2605. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2606. if (!err)
  2607. err = err2;
  2608. }
  2609. done:
  2610. return err;
  2611. }
  2612. static void tg3_phy_copper_begin(struct tg3 *tp)
  2613. {
  2614. u32 new_adv;
  2615. int i;
  2616. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2617. new_adv = ADVERTISED_10baseT_Half |
  2618. ADVERTISED_10baseT_Full;
  2619. if (tg3_flag(tp, WOL_SPEED_100MB))
  2620. new_adv |= ADVERTISED_100baseT_Half |
  2621. ADVERTISED_100baseT_Full;
  2622. tg3_phy_autoneg_cfg(tp, new_adv,
  2623. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2624. } else if (tp->link_config.speed == SPEED_INVALID) {
  2625. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2626. tp->link_config.advertising &=
  2627. ~(ADVERTISED_1000baseT_Half |
  2628. ADVERTISED_1000baseT_Full);
  2629. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2630. tp->link_config.flowctrl);
  2631. } else {
  2632. /* Asking for a specific link mode. */
  2633. if (tp->link_config.speed == SPEED_1000) {
  2634. if (tp->link_config.duplex == DUPLEX_FULL)
  2635. new_adv = ADVERTISED_1000baseT_Full;
  2636. else
  2637. new_adv = ADVERTISED_1000baseT_Half;
  2638. } else if (tp->link_config.speed == SPEED_100) {
  2639. if (tp->link_config.duplex == DUPLEX_FULL)
  2640. new_adv = ADVERTISED_100baseT_Full;
  2641. else
  2642. new_adv = ADVERTISED_100baseT_Half;
  2643. } else {
  2644. if (tp->link_config.duplex == DUPLEX_FULL)
  2645. new_adv = ADVERTISED_10baseT_Full;
  2646. else
  2647. new_adv = ADVERTISED_10baseT_Half;
  2648. }
  2649. tg3_phy_autoneg_cfg(tp, new_adv,
  2650. tp->link_config.flowctrl);
  2651. }
  2652. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2653. tp->link_config.speed != SPEED_INVALID) {
  2654. u32 bmcr, orig_bmcr;
  2655. tp->link_config.active_speed = tp->link_config.speed;
  2656. tp->link_config.active_duplex = tp->link_config.duplex;
  2657. bmcr = 0;
  2658. switch (tp->link_config.speed) {
  2659. default:
  2660. case SPEED_10:
  2661. break;
  2662. case SPEED_100:
  2663. bmcr |= BMCR_SPEED100;
  2664. break;
  2665. case SPEED_1000:
  2666. bmcr |= BMCR_SPEED1000;
  2667. break;
  2668. }
  2669. if (tp->link_config.duplex == DUPLEX_FULL)
  2670. bmcr |= BMCR_FULLDPLX;
  2671. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2672. (bmcr != orig_bmcr)) {
  2673. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2674. for (i = 0; i < 1500; i++) {
  2675. u32 tmp;
  2676. udelay(10);
  2677. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2678. tg3_readphy(tp, MII_BMSR, &tmp))
  2679. continue;
  2680. if (!(tmp & BMSR_LSTATUS)) {
  2681. udelay(40);
  2682. break;
  2683. }
  2684. }
  2685. tg3_writephy(tp, MII_BMCR, bmcr);
  2686. udelay(40);
  2687. }
  2688. } else {
  2689. tg3_writephy(tp, MII_BMCR,
  2690. BMCR_ANENABLE | BMCR_ANRESTART);
  2691. }
  2692. }
  2693. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2694. {
  2695. int err;
  2696. /* Turn off tap power management. */
  2697. /* Set Extended packet length bit */
  2698. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2699. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2700. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2701. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2702. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2703. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2704. udelay(40);
  2705. return err;
  2706. }
  2707. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2708. {
  2709. u32 adv_reg, all_mask = 0;
  2710. if (mask & ADVERTISED_10baseT_Half)
  2711. all_mask |= ADVERTISE_10HALF;
  2712. if (mask & ADVERTISED_10baseT_Full)
  2713. all_mask |= ADVERTISE_10FULL;
  2714. if (mask & ADVERTISED_100baseT_Half)
  2715. all_mask |= ADVERTISE_100HALF;
  2716. if (mask & ADVERTISED_100baseT_Full)
  2717. all_mask |= ADVERTISE_100FULL;
  2718. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2719. return 0;
  2720. if ((adv_reg & all_mask) != all_mask)
  2721. return 0;
  2722. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2723. u32 tg3_ctrl;
  2724. all_mask = 0;
  2725. if (mask & ADVERTISED_1000baseT_Half)
  2726. all_mask |= ADVERTISE_1000HALF;
  2727. if (mask & ADVERTISED_1000baseT_Full)
  2728. all_mask |= ADVERTISE_1000FULL;
  2729. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2730. return 0;
  2731. if ((tg3_ctrl & all_mask) != all_mask)
  2732. return 0;
  2733. }
  2734. return 1;
  2735. }
  2736. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2737. {
  2738. u32 curadv, reqadv;
  2739. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2740. return 1;
  2741. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2742. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2743. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2744. if (curadv != reqadv)
  2745. return 0;
  2746. if (tg3_flag(tp, PAUSE_AUTONEG))
  2747. tg3_readphy(tp, MII_LPA, rmtadv);
  2748. } else {
  2749. /* Reprogram the advertisement register, even if it
  2750. * does not affect the current link. If the link
  2751. * gets renegotiated in the future, we can save an
  2752. * additional renegotiation cycle by advertising
  2753. * it correctly in the first place.
  2754. */
  2755. if (curadv != reqadv) {
  2756. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2757. ADVERTISE_PAUSE_ASYM);
  2758. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2759. }
  2760. }
  2761. return 1;
  2762. }
  2763. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2764. {
  2765. int current_link_up;
  2766. u32 bmsr, val;
  2767. u32 lcl_adv, rmt_adv;
  2768. u16 current_speed;
  2769. u8 current_duplex;
  2770. int i, err;
  2771. tw32(MAC_EVENT, 0);
  2772. tw32_f(MAC_STATUS,
  2773. (MAC_STATUS_SYNC_CHANGED |
  2774. MAC_STATUS_CFG_CHANGED |
  2775. MAC_STATUS_MI_COMPLETION |
  2776. MAC_STATUS_LNKSTATE_CHANGED));
  2777. udelay(40);
  2778. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2779. tw32_f(MAC_MI_MODE,
  2780. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2781. udelay(80);
  2782. }
  2783. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2784. /* Some third-party PHYs need to be reset on link going
  2785. * down.
  2786. */
  2787. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2790. netif_carrier_ok(tp->dev)) {
  2791. tg3_readphy(tp, MII_BMSR, &bmsr);
  2792. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2793. !(bmsr & BMSR_LSTATUS))
  2794. force_reset = 1;
  2795. }
  2796. if (force_reset)
  2797. tg3_phy_reset(tp);
  2798. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2799. tg3_readphy(tp, MII_BMSR, &bmsr);
  2800. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2801. !tg3_flag(tp, INIT_COMPLETE))
  2802. bmsr = 0;
  2803. if (!(bmsr & BMSR_LSTATUS)) {
  2804. err = tg3_init_5401phy_dsp(tp);
  2805. if (err)
  2806. return err;
  2807. tg3_readphy(tp, MII_BMSR, &bmsr);
  2808. for (i = 0; i < 1000; i++) {
  2809. udelay(10);
  2810. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2811. (bmsr & BMSR_LSTATUS)) {
  2812. udelay(40);
  2813. break;
  2814. }
  2815. }
  2816. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2817. TG3_PHY_REV_BCM5401_B0 &&
  2818. !(bmsr & BMSR_LSTATUS) &&
  2819. tp->link_config.active_speed == SPEED_1000) {
  2820. err = tg3_phy_reset(tp);
  2821. if (!err)
  2822. err = tg3_init_5401phy_dsp(tp);
  2823. if (err)
  2824. return err;
  2825. }
  2826. }
  2827. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2828. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2829. /* 5701 {A0,B0} CRC bug workaround */
  2830. tg3_writephy(tp, 0x15, 0x0a75);
  2831. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2832. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2833. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2834. }
  2835. /* Clear pending interrupts... */
  2836. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2837. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2838. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2839. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2840. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2841. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2842. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2844. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2845. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2846. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2847. else
  2848. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2849. }
  2850. current_link_up = 0;
  2851. current_speed = SPEED_INVALID;
  2852. current_duplex = DUPLEX_INVALID;
  2853. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2854. err = tg3_phy_auxctl_read(tp,
  2855. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2856. &val);
  2857. if (!err && !(val & (1 << 10))) {
  2858. tg3_phy_auxctl_write(tp,
  2859. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2860. val | (1 << 10));
  2861. goto relink;
  2862. }
  2863. }
  2864. bmsr = 0;
  2865. for (i = 0; i < 100; i++) {
  2866. tg3_readphy(tp, MII_BMSR, &bmsr);
  2867. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2868. (bmsr & BMSR_LSTATUS))
  2869. break;
  2870. udelay(40);
  2871. }
  2872. if (bmsr & BMSR_LSTATUS) {
  2873. u32 aux_stat, bmcr;
  2874. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2875. for (i = 0; i < 2000; i++) {
  2876. udelay(10);
  2877. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2878. aux_stat)
  2879. break;
  2880. }
  2881. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2882. &current_speed,
  2883. &current_duplex);
  2884. bmcr = 0;
  2885. for (i = 0; i < 200; i++) {
  2886. tg3_readphy(tp, MII_BMCR, &bmcr);
  2887. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2888. continue;
  2889. if (bmcr && bmcr != 0x7fff)
  2890. break;
  2891. udelay(10);
  2892. }
  2893. lcl_adv = 0;
  2894. rmt_adv = 0;
  2895. tp->link_config.active_speed = current_speed;
  2896. tp->link_config.active_duplex = current_duplex;
  2897. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2898. if ((bmcr & BMCR_ANENABLE) &&
  2899. tg3_copper_is_advertising_all(tp,
  2900. tp->link_config.advertising)) {
  2901. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2902. &rmt_adv))
  2903. current_link_up = 1;
  2904. }
  2905. } else {
  2906. if (!(bmcr & BMCR_ANENABLE) &&
  2907. tp->link_config.speed == current_speed &&
  2908. tp->link_config.duplex == current_duplex &&
  2909. tp->link_config.flowctrl ==
  2910. tp->link_config.active_flowctrl) {
  2911. current_link_up = 1;
  2912. }
  2913. }
  2914. if (current_link_up == 1 &&
  2915. tp->link_config.active_duplex == DUPLEX_FULL)
  2916. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2917. }
  2918. relink:
  2919. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2920. tg3_phy_copper_begin(tp);
  2921. tg3_readphy(tp, MII_BMSR, &bmsr);
  2922. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2923. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2924. current_link_up = 1;
  2925. }
  2926. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2927. if (current_link_up == 1) {
  2928. if (tp->link_config.active_speed == SPEED_100 ||
  2929. tp->link_config.active_speed == SPEED_10)
  2930. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2931. else
  2932. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2933. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2934. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2935. else
  2936. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2937. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2938. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2939. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2941. if (current_link_up == 1 &&
  2942. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2943. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2944. else
  2945. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2946. }
  2947. /* ??? Without this setting Netgear GA302T PHY does not
  2948. * ??? send/receive packets...
  2949. */
  2950. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2951. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2952. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2953. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2954. udelay(80);
  2955. }
  2956. tw32_f(MAC_MODE, tp->mac_mode);
  2957. udelay(40);
  2958. tg3_phy_eee_adjust(tp, current_link_up);
  2959. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2960. /* Polled via timer. */
  2961. tw32_f(MAC_EVENT, 0);
  2962. } else {
  2963. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2964. }
  2965. udelay(40);
  2966. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2967. current_link_up == 1 &&
  2968. tp->link_config.active_speed == SPEED_1000 &&
  2969. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2970. udelay(120);
  2971. tw32_f(MAC_STATUS,
  2972. (MAC_STATUS_SYNC_CHANGED |
  2973. MAC_STATUS_CFG_CHANGED));
  2974. udelay(40);
  2975. tg3_write_mem(tp,
  2976. NIC_SRAM_FIRMWARE_MBOX,
  2977. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2978. }
  2979. /* Prevent send BD corruption. */
  2980. if (tg3_flag(tp, CLKREQ_BUG)) {
  2981. u16 oldlnkctl, newlnkctl;
  2982. pci_read_config_word(tp->pdev,
  2983. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2984. &oldlnkctl);
  2985. if (tp->link_config.active_speed == SPEED_100 ||
  2986. tp->link_config.active_speed == SPEED_10)
  2987. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2988. else
  2989. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2990. if (newlnkctl != oldlnkctl)
  2991. pci_write_config_word(tp->pdev,
  2992. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2993. newlnkctl);
  2994. }
  2995. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2996. if (current_link_up)
  2997. netif_carrier_on(tp->dev);
  2998. else
  2999. netif_carrier_off(tp->dev);
  3000. tg3_link_report(tp);
  3001. }
  3002. return 0;
  3003. }
  3004. struct tg3_fiber_aneginfo {
  3005. int state;
  3006. #define ANEG_STATE_UNKNOWN 0
  3007. #define ANEG_STATE_AN_ENABLE 1
  3008. #define ANEG_STATE_RESTART_INIT 2
  3009. #define ANEG_STATE_RESTART 3
  3010. #define ANEG_STATE_DISABLE_LINK_OK 4
  3011. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3012. #define ANEG_STATE_ABILITY_DETECT 6
  3013. #define ANEG_STATE_ACK_DETECT_INIT 7
  3014. #define ANEG_STATE_ACK_DETECT 8
  3015. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3016. #define ANEG_STATE_COMPLETE_ACK 10
  3017. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3018. #define ANEG_STATE_IDLE_DETECT 12
  3019. #define ANEG_STATE_LINK_OK 13
  3020. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3021. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3022. u32 flags;
  3023. #define MR_AN_ENABLE 0x00000001
  3024. #define MR_RESTART_AN 0x00000002
  3025. #define MR_AN_COMPLETE 0x00000004
  3026. #define MR_PAGE_RX 0x00000008
  3027. #define MR_NP_LOADED 0x00000010
  3028. #define MR_TOGGLE_TX 0x00000020
  3029. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3030. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3031. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3032. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3033. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3034. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3035. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3036. #define MR_TOGGLE_RX 0x00002000
  3037. #define MR_NP_RX 0x00004000
  3038. #define MR_LINK_OK 0x80000000
  3039. unsigned long link_time, cur_time;
  3040. u32 ability_match_cfg;
  3041. int ability_match_count;
  3042. char ability_match, idle_match, ack_match;
  3043. u32 txconfig, rxconfig;
  3044. #define ANEG_CFG_NP 0x00000080
  3045. #define ANEG_CFG_ACK 0x00000040
  3046. #define ANEG_CFG_RF2 0x00000020
  3047. #define ANEG_CFG_RF1 0x00000010
  3048. #define ANEG_CFG_PS2 0x00000001
  3049. #define ANEG_CFG_PS1 0x00008000
  3050. #define ANEG_CFG_HD 0x00004000
  3051. #define ANEG_CFG_FD 0x00002000
  3052. #define ANEG_CFG_INVAL 0x00001f06
  3053. };
  3054. #define ANEG_OK 0
  3055. #define ANEG_DONE 1
  3056. #define ANEG_TIMER_ENAB 2
  3057. #define ANEG_FAILED -1
  3058. #define ANEG_STATE_SETTLE_TIME 10000
  3059. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3060. struct tg3_fiber_aneginfo *ap)
  3061. {
  3062. u16 flowctrl;
  3063. unsigned long delta;
  3064. u32 rx_cfg_reg;
  3065. int ret;
  3066. if (ap->state == ANEG_STATE_UNKNOWN) {
  3067. ap->rxconfig = 0;
  3068. ap->link_time = 0;
  3069. ap->cur_time = 0;
  3070. ap->ability_match_cfg = 0;
  3071. ap->ability_match_count = 0;
  3072. ap->ability_match = 0;
  3073. ap->idle_match = 0;
  3074. ap->ack_match = 0;
  3075. }
  3076. ap->cur_time++;
  3077. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3078. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3079. if (rx_cfg_reg != ap->ability_match_cfg) {
  3080. ap->ability_match_cfg = rx_cfg_reg;
  3081. ap->ability_match = 0;
  3082. ap->ability_match_count = 0;
  3083. } else {
  3084. if (++ap->ability_match_count > 1) {
  3085. ap->ability_match = 1;
  3086. ap->ability_match_cfg = rx_cfg_reg;
  3087. }
  3088. }
  3089. if (rx_cfg_reg & ANEG_CFG_ACK)
  3090. ap->ack_match = 1;
  3091. else
  3092. ap->ack_match = 0;
  3093. ap->idle_match = 0;
  3094. } else {
  3095. ap->idle_match = 1;
  3096. ap->ability_match_cfg = 0;
  3097. ap->ability_match_count = 0;
  3098. ap->ability_match = 0;
  3099. ap->ack_match = 0;
  3100. rx_cfg_reg = 0;
  3101. }
  3102. ap->rxconfig = rx_cfg_reg;
  3103. ret = ANEG_OK;
  3104. switch (ap->state) {
  3105. case ANEG_STATE_UNKNOWN:
  3106. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3107. ap->state = ANEG_STATE_AN_ENABLE;
  3108. /* fallthru */
  3109. case ANEG_STATE_AN_ENABLE:
  3110. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3111. if (ap->flags & MR_AN_ENABLE) {
  3112. ap->link_time = 0;
  3113. ap->cur_time = 0;
  3114. ap->ability_match_cfg = 0;
  3115. ap->ability_match_count = 0;
  3116. ap->ability_match = 0;
  3117. ap->idle_match = 0;
  3118. ap->ack_match = 0;
  3119. ap->state = ANEG_STATE_RESTART_INIT;
  3120. } else {
  3121. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3122. }
  3123. break;
  3124. case ANEG_STATE_RESTART_INIT:
  3125. ap->link_time = ap->cur_time;
  3126. ap->flags &= ~(MR_NP_LOADED);
  3127. ap->txconfig = 0;
  3128. tw32(MAC_TX_AUTO_NEG, 0);
  3129. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3130. tw32_f(MAC_MODE, tp->mac_mode);
  3131. udelay(40);
  3132. ret = ANEG_TIMER_ENAB;
  3133. ap->state = ANEG_STATE_RESTART;
  3134. /* fallthru */
  3135. case ANEG_STATE_RESTART:
  3136. delta = ap->cur_time - ap->link_time;
  3137. if (delta > ANEG_STATE_SETTLE_TIME)
  3138. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3139. else
  3140. ret = ANEG_TIMER_ENAB;
  3141. break;
  3142. case ANEG_STATE_DISABLE_LINK_OK:
  3143. ret = ANEG_DONE;
  3144. break;
  3145. case ANEG_STATE_ABILITY_DETECT_INIT:
  3146. ap->flags &= ~(MR_TOGGLE_TX);
  3147. ap->txconfig = ANEG_CFG_FD;
  3148. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3149. if (flowctrl & ADVERTISE_1000XPAUSE)
  3150. ap->txconfig |= ANEG_CFG_PS1;
  3151. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3152. ap->txconfig |= ANEG_CFG_PS2;
  3153. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3154. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3155. tw32_f(MAC_MODE, tp->mac_mode);
  3156. udelay(40);
  3157. ap->state = ANEG_STATE_ABILITY_DETECT;
  3158. break;
  3159. case ANEG_STATE_ABILITY_DETECT:
  3160. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3161. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3162. break;
  3163. case ANEG_STATE_ACK_DETECT_INIT:
  3164. ap->txconfig |= ANEG_CFG_ACK;
  3165. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3166. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3167. tw32_f(MAC_MODE, tp->mac_mode);
  3168. udelay(40);
  3169. ap->state = ANEG_STATE_ACK_DETECT;
  3170. /* fallthru */
  3171. case ANEG_STATE_ACK_DETECT:
  3172. if (ap->ack_match != 0) {
  3173. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3174. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3175. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3176. } else {
  3177. ap->state = ANEG_STATE_AN_ENABLE;
  3178. }
  3179. } else if (ap->ability_match != 0 &&
  3180. ap->rxconfig == 0) {
  3181. ap->state = ANEG_STATE_AN_ENABLE;
  3182. }
  3183. break;
  3184. case ANEG_STATE_COMPLETE_ACK_INIT:
  3185. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3186. ret = ANEG_FAILED;
  3187. break;
  3188. }
  3189. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3190. MR_LP_ADV_HALF_DUPLEX |
  3191. MR_LP_ADV_SYM_PAUSE |
  3192. MR_LP_ADV_ASYM_PAUSE |
  3193. MR_LP_ADV_REMOTE_FAULT1 |
  3194. MR_LP_ADV_REMOTE_FAULT2 |
  3195. MR_LP_ADV_NEXT_PAGE |
  3196. MR_TOGGLE_RX |
  3197. MR_NP_RX);
  3198. if (ap->rxconfig & ANEG_CFG_FD)
  3199. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3200. if (ap->rxconfig & ANEG_CFG_HD)
  3201. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3202. if (ap->rxconfig & ANEG_CFG_PS1)
  3203. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3204. if (ap->rxconfig & ANEG_CFG_PS2)
  3205. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3206. if (ap->rxconfig & ANEG_CFG_RF1)
  3207. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3208. if (ap->rxconfig & ANEG_CFG_RF2)
  3209. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3210. if (ap->rxconfig & ANEG_CFG_NP)
  3211. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3212. ap->link_time = ap->cur_time;
  3213. ap->flags ^= (MR_TOGGLE_TX);
  3214. if (ap->rxconfig & 0x0008)
  3215. ap->flags |= MR_TOGGLE_RX;
  3216. if (ap->rxconfig & ANEG_CFG_NP)
  3217. ap->flags |= MR_NP_RX;
  3218. ap->flags |= MR_PAGE_RX;
  3219. ap->state = ANEG_STATE_COMPLETE_ACK;
  3220. ret = ANEG_TIMER_ENAB;
  3221. break;
  3222. case ANEG_STATE_COMPLETE_ACK:
  3223. if (ap->ability_match != 0 &&
  3224. ap->rxconfig == 0) {
  3225. ap->state = ANEG_STATE_AN_ENABLE;
  3226. break;
  3227. }
  3228. delta = ap->cur_time - ap->link_time;
  3229. if (delta > ANEG_STATE_SETTLE_TIME) {
  3230. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3231. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3232. } else {
  3233. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3234. !(ap->flags & MR_NP_RX)) {
  3235. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3236. } else {
  3237. ret = ANEG_FAILED;
  3238. }
  3239. }
  3240. }
  3241. break;
  3242. case ANEG_STATE_IDLE_DETECT_INIT:
  3243. ap->link_time = ap->cur_time;
  3244. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3245. tw32_f(MAC_MODE, tp->mac_mode);
  3246. udelay(40);
  3247. ap->state = ANEG_STATE_IDLE_DETECT;
  3248. ret = ANEG_TIMER_ENAB;
  3249. break;
  3250. case ANEG_STATE_IDLE_DETECT:
  3251. if (ap->ability_match != 0 &&
  3252. ap->rxconfig == 0) {
  3253. ap->state = ANEG_STATE_AN_ENABLE;
  3254. break;
  3255. }
  3256. delta = ap->cur_time - ap->link_time;
  3257. if (delta > ANEG_STATE_SETTLE_TIME) {
  3258. /* XXX another gem from the Broadcom driver :( */
  3259. ap->state = ANEG_STATE_LINK_OK;
  3260. }
  3261. break;
  3262. case ANEG_STATE_LINK_OK:
  3263. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3264. ret = ANEG_DONE;
  3265. break;
  3266. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3267. /* ??? unimplemented */
  3268. break;
  3269. case ANEG_STATE_NEXT_PAGE_WAIT:
  3270. /* ??? unimplemented */
  3271. break;
  3272. default:
  3273. ret = ANEG_FAILED;
  3274. break;
  3275. }
  3276. return ret;
  3277. }
  3278. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3279. {
  3280. int res = 0;
  3281. struct tg3_fiber_aneginfo aninfo;
  3282. int status = ANEG_FAILED;
  3283. unsigned int tick;
  3284. u32 tmp;
  3285. tw32_f(MAC_TX_AUTO_NEG, 0);
  3286. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3287. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3288. udelay(40);
  3289. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3290. udelay(40);
  3291. memset(&aninfo, 0, sizeof(aninfo));
  3292. aninfo.flags |= MR_AN_ENABLE;
  3293. aninfo.state = ANEG_STATE_UNKNOWN;
  3294. aninfo.cur_time = 0;
  3295. tick = 0;
  3296. while (++tick < 195000) {
  3297. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3298. if (status == ANEG_DONE || status == ANEG_FAILED)
  3299. break;
  3300. udelay(1);
  3301. }
  3302. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3303. tw32_f(MAC_MODE, tp->mac_mode);
  3304. udelay(40);
  3305. *txflags = aninfo.txconfig;
  3306. *rxflags = aninfo.flags;
  3307. if (status == ANEG_DONE &&
  3308. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3309. MR_LP_ADV_FULL_DUPLEX)))
  3310. res = 1;
  3311. return res;
  3312. }
  3313. static void tg3_init_bcm8002(struct tg3 *tp)
  3314. {
  3315. u32 mac_status = tr32(MAC_STATUS);
  3316. int i;
  3317. /* Reset when initting first time or we have a link. */
  3318. if (tg3_flag(tp, INIT_COMPLETE) &&
  3319. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3320. return;
  3321. /* Set PLL lock range. */
  3322. tg3_writephy(tp, 0x16, 0x8007);
  3323. /* SW reset */
  3324. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3325. /* Wait for reset to complete. */
  3326. /* XXX schedule_timeout() ... */
  3327. for (i = 0; i < 500; i++)
  3328. udelay(10);
  3329. /* Config mode; select PMA/Ch 1 regs. */
  3330. tg3_writephy(tp, 0x10, 0x8411);
  3331. /* Enable auto-lock and comdet, select txclk for tx. */
  3332. tg3_writephy(tp, 0x11, 0x0a10);
  3333. tg3_writephy(tp, 0x18, 0x00a0);
  3334. tg3_writephy(tp, 0x16, 0x41ff);
  3335. /* Assert and deassert POR. */
  3336. tg3_writephy(tp, 0x13, 0x0400);
  3337. udelay(40);
  3338. tg3_writephy(tp, 0x13, 0x0000);
  3339. tg3_writephy(tp, 0x11, 0x0a50);
  3340. udelay(40);
  3341. tg3_writephy(tp, 0x11, 0x0a10);
  3342. /* Wait for signal to stabilize */
  3343. /* XXX schedule_timeout() ... */
  3344. for (i = 0; i < 15000; i++)
  3345. udelay(10);
  3346. /* Deselect the channel register so we can read the PHYID
  3347. * later.
  3348. */
  3349. tg3_writephy(tp, 0x10, 0x8011);
  3350. }
  3351. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3352. {
  3353. u16 flowctrl;
  3354. u32 sg_dig_ctrl, sg_dig_status;
  3355. u32 serdes_cfg, expected_sg_dig_ctrl;
  3356. int workaround, port_a;
  3357. int current_link_up;
  3358. serdes_cfg = 0;
  3359. expected_sg_dig_ctrl = 0;
  3360. workaround = 0;
  3361. port_a = 1;
  3362. current_link_up = 0;
  3363. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3364. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3365. workaround = 1;
  3366. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3367. port_a = 0;
  3368. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3369. /* preserve bits 20-23 for voltage regulator */
  3370. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3371. }
  3372. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3373. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3374. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3375. if (workaround) {
  3376. u32 val = serdes_cfg;
  3377. if (port_a)
  3378. val |= 0xc010000;
  3379. else
  3380. val |= 0x4010000;
  3381. tw32_f(MAC_SERDES_CFG, val);
  3382. }
  3383. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3384. }
  3385. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3386. tg3_setup_flow_control(tp, 0, 0);
  3387. current_link_up = 1;
  3388. }
  3389. goto out;
  3390. }
  3391. /* Want auto-negotiation. */
  3392. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3393. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3394. if (flowctrl & ADVERTISE_1000XPAUSE)
  3395. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3396. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3397. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3398. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3399. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3400. tp->serdes_counter &&
  3401. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3402. MAC_STATUS_RCVD_CFG)) ==
  3403. MAC_STATUS_PCS_SYNCED)) {
  3404. tp->serdes_counter--;
  3405. current_link_up = 1;
  3406. goto out;
  3407. }
  3408. restart_autoneg:
  3409. if (workaround)
  3410. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3411. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3412. udelay(5);
  3413. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3414. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3415. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3416. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3417. MAC_STATUS_SIGNAL_DET)) {
  3418. sg_dig_status = tr32(SG_DIG_STATUS);
  3419. mac_status = tr32(MAC_STATUS);
  3420. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3421. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3422. u32 local_adv = 0, remote_adv = 0;
  3423. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3424. local_adv |= ADVERTISE_1000XPAUSE;
  3425. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3426. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3427. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3428. remote_adv |= LPA_1000XPAUSE;
  3429. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3430. remote_adv |= LPA_1000XPAUSE_ASYM;
  3431. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3432. current_link_up = 1;
  3433. tp->serdes_counter = 0;
  3434. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3435. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3436. if (tp->serdes_counter)
  3437. tp->serdes_counter--;
  3438. else {
  3439. if (workaround) {
  3440. u32 val = serdes_cfg;
  3441. if (port_a)
  3442. val |= 0xc010000;
  3443. else
  3444. val |= 0x4010000;
  3445. tw32_f(MAC_SERDES_CFG, val);
  3446. }
  3447. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3448. udelay(40);
  3449. /* Link parallel detection - link is up */
  3450. /* only if we have PCS_SYNC and not */
  3451. /* receiving config code words */
  3452. mac_status = tr32(MAC_STATUS);
  3453. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3454. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3455. tg3_setup_flow_control(tp, 0, 0);
  3456. current_link_up = 1;
  3457. tp->phy_flags |=
  3458. TG3_PHYFLG_PARALLEL_DETECT;
  3459. tp->serdes_counter =
  3460. SERDES_PARALLEL_DET_TIMEOUT;
  3461. } else
  3462. goto restart_autoneg;
  3463. }
  3464. }
  3465. } else {
  3466. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3467. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3468. }
  3469. out:
  3470. return current_link_up;
  3471. }
  3472. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3473. {
  3474. int current_link_up = 0;
  3475. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3476. goto out;
  3477. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3478. u32 txflags, rxflags;
  3479. int i;
  3480. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3481. u32 local_adv = 0, remote_adv = 0;
  3482. if (txflags & ANEG_CFG_PS1)
  3483. local_adv |= ADVERTISE_1000XPAUSE;
  3484. if (txflags & ANEG_CFG_PS2)
  3485. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3486. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3487. remote_adv |= LPA_1000XPAUSE;
  3488. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3489. remote_adv |= LPA_1000XPAUSE_ASYM;
  3490. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3491. current_link_up = 1;
  3492. }
  3493. for (i = 0; i < 30; i++) {
  3494. udelay(20);
  3495. tw32_f(MAC_STATUS,
  3496. (MAC_STATUS_SYNC_CHANGED |
  3497. MAC_STATUS_CFG_CHANGED));
  3498. udelay(40);
  3499. if ((tr32(MAC_STATUS) &
  3500. (MAC_STATUS_SYNC_CHANGED |
  3501. MAC_STATUS_CFG_CHANGED)) == 0)
  3502. break;
  3503. }
  3504. mac_status = tr32(MAC_STATUS);
  3505. if (current_link_up == 0 &&
  3506. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3507. !(mac_status & MAC_STATUS_RCVD_CFG))
  3508. current_link_up = 1;
  3509. } else {
  3510. tg3_setup_flow_control(tp, 0, 0);
  3511. /* Forcing 1000FD link up. */
  3512. current_link_up = 1;
  3513. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3514. udelay(40);
  3515. tw32_f(MAC_MODE, tp->mac_mode);
  3516. udelay(40);
  3517. }
  3518. out:
  3519. return current_link_up;
  3520. }
  3521. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3522. {
  3523. u32 orig_pause_cfg;
  3524. u16 orig_active_speed;
  3525. u8 orig_active_duplex;
  3526. u32 mac_status;
  3527. int current_link_up;
  3528. int i;
  3529. orig_pause_cfg = tp->link_config.active_flowctrl;
  3530. orig_active_speed = tp->link_config.active_speed;
  3531. orig_active_duplex = tp->link_config.active_duplex;
  3532. if (!tg3_flag(tp, HW_AUTONEG) &&
  3533. netif_carrier_ok(tp->dev) &&
  3534. tg3_flag(tp, INIT_COMPLETE)) {
  3535. mac_status = tr32(MAC_STATUS);
  3536. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3537. MAC_STATUS_SIGNAL_DET |
  3538. MAC_STATUS_CFG_CHANGED |
  3539. MAC_STATUS_RCVD_CFG);
  3540. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3541. MAC_STATUS_SIGNAL_DET)) {
  3542. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3543. MAC_STATUS_CFG_CHANGED));
  3544. return 0;
  3545. }
  3546. }
  3547. tw32_f(MAC_TX_AUTO_NEG, 0);
  3548. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3549. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3550. tw32_f(MAC_MODE, tp->mac_mode);
  3551. udelay(40);
  3552. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3553. tg3_init_bcm8002(tp);
  3554. /* Enable link change event even when serdes polling. */
  3555. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3556. udelay(40);
  3557. current_link_up = 0;
  3558. mac_status = tr32(MAC_STATUS);
  3559. if (tg3_flag(tp, HW_AUTONEG))
  3560. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3561. else
  3562. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3563. tp->napi[0].hw_status->status =
  3564. (SD_STATUS_UPDATED |
  3565. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3566. for (i = 0; i < 100; i++) {
  3567. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3568. MAC_STATUS_CFG_CHANGED));
  3569. udelay(5);
  3570. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3571. MAC_STATUS_CFG_CHANGED |
  3572. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3573. break;
  3574. }
  3575. mac_status = tr32(MAC_STATUS);
  3576. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3577. current_link_up = 0;
  3578. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3579. tp->serdes_counter == 0) {
  3580. tw32_f(MAC_MODE, (tp->mac_mode |
  3581. MAC_MODE_SEND_CONFIGS));
  3582. udelay(1);
  3583. tw32_f(MAC_MODE, tp->mac_mode);
  3584. }
  3585. }
  3586. if (current_link_up == 1) {
  3587. tp->link_config.active_speed = SPEED_1000;
  3588. tp->link_config.active_duplex = DUPLEX_FULL;
  3589. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3590. LED_CTRL_LNKLED_OVERRIDE |
  3591. LED_CTRL_1000MBPS_ON));
  3592. } else {
  3593. tp->link_config.active_speed = SPEED_INVALID;
  3594. tp->link_config.active_duplex = DUPLEX_INVALID;
  3595. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3596. LED_CTRL_LNKLED_OVERRIDE |
  3597. LED_CTRL_TRAFFIC_OVERRIDE));
  3598. }
  3599. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3600. if (current_link_up)
  3601. netif_carrier_on(tp->dev);
  3602. else
  3603. netif_carrier_off(tp->dev);
  3604. tg3_link_report(tp);
  3605. } else {
  3606. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3607. if (orig_pause_cfg != now_pause_cfg ||
  3608. orig_active_speed != tp->link_config.active_speed ||
  3609. orig_active_duplex != tp->link_config.active_duplex)
  3610. tg3_link_report(tp);
  3611. }
  3612. return 0;
  3613. }
  3614. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3615. {
  3616. int current_link_up, err = 0;
  3617. u32 bmsr, bmcr;
  3618. u16 current_speed;
  3619. u8 current_duplex;
  3620. u32 local_adv, remote_adv;
  3621. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3622. tw32_f(MAC_MODE, tp->mac_mode);
  3623. udelay(40);
  3624. tw32(MAC_EVENT, 0);
  3625. tw32_f(MAC_STATUS,
  3626. (MAC_STATUS_SYNC_CHANGED |
  3627. MAC_STATUS_CFG_CHANGED |
  3628. MAC_STATUS_MI_COMPLETION |
  3629. MAC_STATUS_LNKSTATE_CHANGED));
  3630. udelay(40);
  3631. if (force_reset)
  3632. tg3_phy_reset(tp);
  3633. current_link_up = 0;
  3634. current_speed = SPEED_INVALID;
  3635. current_duplex = DUPLEX_INVALID;
  3636. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3637. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3639. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3640. bmsr |= BMSR_LSTATUS;
  3641. else
  3642. bmsr &= ~BMSR_LSTATUS;
  3643. }
  3644. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3645. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3646. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3647. /* do nothing, just check for link up at the end */
  3648. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3649. u32 adv, new_adv;
  3650. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3651. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3652. ADVERTISE_1000XPAUSE |
  3653. ADVERTISE_1000XPSE_ASYM |
  3654. ADVERTISE_SLCT);
  3655. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3656. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3657. new_adv |= ADVERTISE_1000XHALF;
  3658. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3659. new_adv |= ADVERTISE_1000XFULL;
  3660. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3661. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3662. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3663. tg3_writephy(tp, MII_BMCR, bmcr);
  3664. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3665. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3666. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3667. return err;
  3668. }
  3669. } else {
  3670. u32 new_bmcr;
  3671. bmcr &= ~BMCR_SPEED1000;
  3672. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3673. if (tp->link_config.duplex == DUPLEX_FULL)
  3674. new_bmcr |= BMCR_FULLDPLX;
  3675. if (new_bmcr != bmcr) {
  3676. /* BMCR_SPEED1000 is a reserved bit that needs
  3677. * to be set on write.
  3678. */
  3679. new_bmcr |= BMCR_SPEED1000;
  3680. /* Force a linkdown */
  3681. if (netif_carrier_ok(tp->dev)) {
  3682. u32 adv;
  3683. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3684. adv &= ~(ADVERTISE_1000XFULL |
  3685. ADVERTISE_1000XHALF |
  3686. ADVERTISE_SLCT);
  3687. tg3_writephy(tp, MII_ADVERTISE, adv);
  3688. tg3_writephy(tp, MII_BMCR, bmcr |
  3689. BMCR_ANRESTART |
  3690. BMCR_ANENABLE);
  3691. udelay(10);
  3692. netif_carrier_off(tp->dev);
  3693. }
  3694. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3695. bmcr = new_bmcr;
  3696. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3697. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3698. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3699. ASIC_REV_5714) {
  3700. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3701. bmsr |= BMSR_LSTATUS;
  3702. else
  3703. bmsr &= ~BMSR_LSTATUS;
  3704. }
  3705. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3706. }
  3707. }
  3708. if (bmsr & BMSR_LSTATUS) {
  3709. current_speed = SPEED_1000;
  3710. current_link_up = 1;
  3711. if (bmcr & BMCR_FULLDPLX)
  3712. current_duplex = DUPLEX_FULL;
  3713. else
  3714. current_duplex = DUPLEX_HALF;
  3715. local_adv = 0;
  3716. remote_adv = 0;
  3717. if (bmcr & BMCR_ANENABLE) {
  3718. u32 common;
  3719. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3720. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3721. common = local_adv & remote_adv;
  3722. if (common & (ADVERTISE_1000XHALF |
  3723. ADVERTISE_1000XFULL)) {
  3724. if (common & ADVERTISE_1000XFULL)
  3725. current_duplex = DUPLEX_FULL;
  3726. else
  3727. current_duplex = DUPLEX_HALF;
  3728. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3729. /* Link is up via parallel detect */
  3730. } else {
  3731. current_link_up = 0;
  3732. }
  3733. }
  3734. }
  3735. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3736. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3737. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3738. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3739. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3740. tw32_f(MAC_MODE, tp->mac_mode);
  3741. udelay(40);
  3742. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3743. tp->link_config.active_speed = current_speed;
  3744. tp->link_config.active_duplex = current_duplex;
  3745. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3746. if (current_link_up)
  3747. netif_carrier_on(tp->dev);
  3748. else {
  3749. netif_carrier_off(tp->dev);
  3750. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3751. }
  3752. tg3_link_report(tp);
  3753. }
  3754. return err;
  3755. }
  3756. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3757. {
  3758. if (tp->serdes_counter) {
  3759. /* Give autoneg time to complete. */
  3760. tp->serdes_counter--;
  3761. return;
  3762. }
  3763. if (!netif_carrier_ok(tp->dev) &&
  3764. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3765. u32 bmcr;
  3766. tg3_readphy(tp, MII_BMCR, &bmcr);
  3767. if (bmcr & BMCR_ANENABLE) {
  3768. u32 phy1, phy2;
  3769. /* Select shadow register 0x1f */
  3770. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3771. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3772. /* Select expansion interrupt status register */
  3773. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3774. MII_TG3_DSP_EXP1_INT_STAT);
  3775. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3776. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3777. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3778. /* We have signal detect and not receiving
  3779. * config code words, link is up by parallel
  3780. * detection.
  3781. */
  3782. bmcr &= ~BMCR_ANENABLE;
  3783. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3784. tg3_writephy(tp, MII_BMCR, bmcr);
  3785. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3786. }
  3787. }
  3788. } else if (netif_carrier_ok(tp->dev) &&
  3789. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3790. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3791. u32 phy2;
  3792. /* Select expansion interrupt status register */
  3793. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3794. MII_TG3_DSP_EXP1_INT_STAT);
  3795. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3796. if (phy2 & 0x20) {
  3797. u32 bmcr;
  3798. /* Config code words received, turn on autoneg. */
  3799. tg3_readphy(tp, MII_BMCR, &bmcr);
  3800. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3801. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3802. }
  3803. }
  3804. }
  3805. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3806. {
  3807. u32 val;
  3808. int err;
  3809. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3810. err = tg3_setup_fiber_phy(tp, force_reset);
  3811. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3812. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3813. else
  3814. err = tg3_setup_copper_phy(tp, force_reset);
  3815. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3816. u32 scale;
  3817. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3818. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3819. scale = 65;
  3820. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3821. scale = 6;
  3822. else
  3823. scale = 12;
  3824. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3825. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3826. tw32(GRC_MISC_CFG, val);
  3827. }
  3828. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3829. (6 << TX_LENGTHS_IPG_SHIFT);
  3830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3831. val |= tr32(MAC_TX_LENGTHS) &
  3832. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3833. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3834. if (tp->link_config.active_speed == SPEED_1000 &&
  3835. tp->link_config.active_duplex == DUPLEX_HALF)
  3836. tw32(MAC_TX_LENGTHS, val |
  3837. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3838. else
  3839. tw32(MAC_TX_LENGTHS, val |
  3840. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3841. if (!tg3_flag(tp, 5705_PLUS)) {
  3842. if (netif_carrier_ok(tp->dev)) {
  3843. tw32(HOSTCC_STAT_COAL_TICKS,
  3844. tp->coal.stats_block_coalesce_usecs);
  3845. } else {
  3846. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3847. }
  3848. }
  3849. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3850. val = tr32(PCIE_PWR_MGMT_THRESH);
  3851. if (!netif_carrier_ok(tp->dev))
  3852. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3853. tp->pwrmgmt_thresh;
  3854. else
  3855. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3856. tw32(PCIE_PWR_MGMT_THRESH, val);
  3857. }
  3858. return err;
  3859. }
  3860. static inline int tg3_irq_sync(struct tg3 *tp)
  3861. {
  3862. return tp->irq_sync;
  3863. }
  3864. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3865. {
  3866. int i;
  3867. dst = (u32 *)((u8 *)dst + off);
  3868. for (i = 0; i < len; i += sizeof(u32))
  3869. *dst++ = tr32(off + i);
  3870. }
  3871. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3872. {
  3873. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3874. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3875. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3876. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3877. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3878. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3879. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3880. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3881. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3882. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3883. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3884. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3885. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3886. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3887. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3888. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3889. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3890. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3891. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3892. if (tg3_flag(tp, SUPPORT_MSIX))
  3893. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3894. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3895. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3896. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3897. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3898. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3899. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3900. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3901. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3902. if (!tg3_flag(tp, 5705_PLUS)) {
  3903. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3904. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3905. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3906. }
  3907. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3908. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3909. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3910. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3911. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3912. if (tg3_flag(tp, NVRAM))
  3913. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3914. }
  3915. static void tg3_dump_state(struct tg3 *tp)
  3916. {
  3917. int i;
  3918. u32 *regs;
  3919. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3920. if (!regs) {
  3921. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3922. return;
  3923. }
  3924. if (tg3_flag(tp, PCI_EXPRESS)) {
  3925. /* Read up to but not including private PCI registers */
  3926. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3927. regs[i / sizeof(u32)] = tr32(i);
  3928. } else
  3929. tg3_dump_legacy_regs(tp, regs);
  3930. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3931. if (!regs[i + 0] && !regs[i + 1] &&
  3932. !regs[i + 2] && !regs[i + 3])
  3933. continue;
  3934. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3935. i * 4,
  3936. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3937. }
  3938. kfree(regs);
  3939. for (i = 0; i < tp->irq_cnt; i++) {
  3940. struct tg3_napi *tnapi = &tp->napi[i];
  3941. /* SW status block */
  3942. netdev_err(tp->dev,
  3943. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3944. i,
  3945. tnapi->hw_status->status,
  3946. tnapi->hw_status->status_tag,
  3947. tnapi->hw_status->rx_jumbo_consumer,
  3948. tnapi->hw_status->rx_consumer,
  3949. tnapi->hw_status->rx_mini_consumer,
  3950. tnapi->hw_status->idx[0].rx_producer,
  3951. tnapi->hw_status->idx[0].tx_consumer);
  3952. netdev_err(tp->dev,
  3953. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3954. i,
  3955. tnapi->last_tag, tnapi->last_irq_tag,
  3956. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3957. tnapi->rx_rcb_ptr,
  3958. tnapi->prodring.rx_std_prod_idx,
  3959. tnapi->prodring.rx_std_cons_idx,
  3960. tnapi->prodring.rx_jmb_prod_idx,
  3961. tnapi->prodring.rx_jmb_cons_idx);
  3962. }
  3963. }
  3964. /* This is called whenever we suspect that the system chipset is re-
  3965. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3966. * is bogus tx completions. We try to recover by setting the
  3967. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3968. * in the workqueue.
  3969. */
  3970. static void tg3_tx_recover(struct tg3 *tp)
  3971. {
  3972. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3973. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3974. netdev_warn(tp->dev,
  3975. "The system may be re-ordering memory-mapped I/O "
  3976. "cycles to the network device, attempting to recover. "
  3977. "Please report the problem to the driver maintainer "
  3978. "and include system chipset information.\n");
  3979. spin_lock(&tp->lock);
  3980. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3981. spin_unlock(&tp->lock);
  3982. }
  3983. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3984. {
  3985. /* Tell compiler to fetch tx indices from memory. */
  3986. barrier();
  3987. return tnapi->tx_pending -
  3988. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3989. }
  3990. /* Tigon3 never reports partial packet sends. So we do not
  3991. * need special logic to handle SKBs that have not had all
  3992. * of their frags sent yet, like SunGEM does.
  3993. */
  3994. static void tg3_tx(struct tg3_napi *tnapi)
  3995. {
  3996. struct tg3 *tp = tnapi->tp;
  3997. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3998. u32 sw_idx = tnapi->tx_cons;
  3999. struct netdev_queue *txq;
  4000. int index = tnapi - tp->napi;
  4001. if (tg3_flag(tp, ENABLE_TSS))
  4002. index--;
  4003. txq = netdev_get_tx_queue(tp->dev, index);
  4004. while (sw_idx != hw_idx) {
  4005. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4006. struct sk_buff *skb = ri->skb;
  4007. int i, tx_bug = 0;
  4008. if (unlikely(skb == NULL)) {
  4009. tg3_tx_recover(tp);
  4010. return;
  4011. }
  4012. pci_unmap_single(tp->pdev,
  4013. dma_unmap_addr(ri, mapping),
  4014. skb_headlen(skb),
  4015. PCI_DMA_TODEVICE);
  4016. ri->skb = NULL;
  4017. while (ri->fragmented) {
  4018. ri->fragmented = false;
  4019. sw_idx = NEXT_TX(sw_idx);
  4020. ri = &tnapi->tx_buffers[sw_idx];
  4021. }
  4022. sw_idx = NEXT_TX(sw_idx);
  4023. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4024. ri = &tnapi->tx_buffers[sw_idx];
  4025. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4026. tx_bug = 1;
  4027. pci_unmap_page(tp->pdev,
  4028. dma_unmap_addr(ri, mapping),
  4029. skb_shinfo(skb)->frags[i].size,
  4030. PCI_DMA_TODEVICE);
  4031. while (ri->fragmented) {
  4032. ri->fragmented = false;
  4033. sw_idx = NEXT_TX(sw_idx);
  4034. ri = &tnapi->tx_buffers[sw_idx];
  4035. }
  4036. sw_idx = NEXT_TX(sw_idx);
  4037. }
  4038. dev_kfree_skb(skb);
  4039. if (unlikely(tx_bug)) {
  4040. tg3_tx_recover(tp);
  4041. return;
  4042. }
  4043. }
  4044. tnapi->tx_cons = sw_idx;
  4045. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4046. * before checking for netif_queue_stopped(). Without the
  4047. * memory barrier, there is a small possibility that tg3_start_xmit()
  4048. * will miss it and cause the queue to be stopped forever.
  4049. */
  4050. smp_mb();
  4051. if (unlikely(netif_tx_queue_stopped(txq) &&
  4052. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4053. __netif_tx_lock(txq, smp_processor_id());
  4054. if (netif_tx_queue_stopped(txq) &&
  4055. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4056. netif_tx_wake_queue(txq);
  4057. __netif_tx_unlock(txq);
  4058. }
  4059. }
  4060. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4061. {
  4062. if (!ri->skb)
  4063. return;
  4064. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4065. map_sz, PCI_DMA_FROMDEVICE);
  4066. dev_kfree_skb_any(ri->skb);
  4067. ri->skb = NULL;
  4068. }
  4069. /* Returns size of skb allocated or < 0 on error.
  4070. *
  4071. * We only need to fill in the address because the other members
  4072. * of the RX descriptor are invariant, see tg3_init_rings.
  4073. *
  4074. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4075. * posting buffers we only dirty the first cache line of the RX
  4076. * descriptor (containing the address). Whereas for the RX status
  4077. * buffers the cpu only reads the last cacheline of the RX descriptor
  4078. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4079. */
  4080. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4081. u32 opaque_key, u32 dest_idx_unmasked)
  4082. {
  4083. struct tg3_rx_buffer_desc *desc;
  4084. struct ring_info *map;
  4085. struct sk_buff *skb;
  4086. dma_addr_t mapping;
  4087. int skb_size, dest_idx;
  4088. switch (opaque_key) {
  4089. case RXD_OPAQUE_RING_STD:
  4090. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4091. desc = &tpr->rx_std[dest_idx];
  4092. map = &tpr->rx_std_buffers[dest_idx];
  4093. skb_size = tp->rx_pkt_map_sz;
  4094. break;
  4095. case RXD_OPAQUE_RING_JUMBO:
  4096. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4097. desc = &tpr->rx_jmb[dest_idx].std;
  4098. map = &tpr->rx_jmb_buffers[dest_idx];
  4099. skb_size = TG3_RX_JMB_MAP_SZ;
  4100. break;
  4101. default:
  4102. return -EINVAL;
  4103. }
  4104. /* Do not overwrite any of the map or rp information
  4105. * until we are sure we can commit to a new buffer.
  4106. *
  4107. * Callers depend upon this behavior and assume that
  4108. * we leave everything unchanged if we fail.
  4109. */
  4110. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4111. if (skb == NULL)
  4112. return -ENOMEM;
  4113. skb_reserve(skb, tp->rx_offset);
  4114. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4115. PCI_DMA_FROMDEVICE);
  4116. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4117. dev_kfree_skb(skb);
  4118. return -EIO;
  4119. }
  4120. map->skb = skb;
  4121. dma_unmap_addr_set(map, mapping, mapping);
  4122. desc->addr_hi = ((u64)mapping >> 32);
  4123. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4124. return skb_size;
  4125. }
  4126. /* We only need to move over in the address because the other
  4127. * members of the RX descriptor are invariant. See notes above
  4128. * tg3_alloc_rx_skb for full details.
  4129. */
  4130. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4131. struct tg3_rx_prodring_set *dpr,
  4132. u32 opaque_key, int src_idx,
  4133. u32 dest_idx_unmasked)
  4134. {
  4135. struct tg3 *tp = tnapi->tp;
  4136. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4137. struct ring_info *src_map, *dest_map;
  4138. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4139. int dest_idx;
  4140. switch (opaque_key) {
  4141. case RXD_OPAQUE_RING_STD:
  4142. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4143. dest_desc = &dpr->rx_std[dest_idx];
  4144. dest_map = &dpr->rx_std_buffers[dest_idx];
  4145. src_desc = &spr->rx_std[src_idx];
  4146. src_map = &spr->rx_std_buffers[src_idx];
  4147. break;
  4148. case RXD_OPAQUE_RING_JUMBO:
  4149. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4150. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4151. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4152. src_desc = &spr->rx_jmb[src_idx].std;
  4153. src_map = &spr->rx_jmb_buffers[src_idx];
  4154. break;
  4155. default:
  4156. return;
  4157. }
  4158. dest_map->skb = src_map->skb;
  4159. dma_unmap_addr_set(dest_map, mapping,
  4160. dma_unmap_addr(src_map, mapping));
  4161. dest_desc->addr_hi = src_desc->addr_hi;
  4162. dest_desc->addr_lo = src_desc->addr_lo;
  4163. /* Ensure that the update to the skb happens after the physical
  4164. * addresses have been transferred to the new BD location.
  4165. */
  4166. smp_wmb();
  4167. src_map->skb = NULL;
  4168. }
  4169. /* The RX ring scheme is composed of multiple rings which post fresh
  4170. * buffers to the chip, and one special ring the chip uses to report
  4171. * status back to the host.
  4172. *
  4173. * The special ring reports the status of received packets to the
  4174. * host. The chip does not write into the original descriptor the
  4175. * RX buffer was obtained from. The chip simply takes the original
  4176. * descriptor as provided by the host, updates the status and length
  4177. * field, then writes this into the next status ring entry.
  4178. *
  4179. * Each ring the host uses to post buffers to the chip is described
  4180. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4181. * it is first placed into the on-chip ram. When the packet's length
  4182. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4183. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4184. * which is within the range of the new packet's length is chosen.
  4185. *
  4186. * The "separate ring for rx status" scheme may sound queer, but it makes
  4187. * sense from a cache coherency perspective. If only the host writes
  4188. * to the buffer post rings, and only the chip writes to the rx status
  4189. * rings, then cache lines never move beyond shared-modified state.
  4190. * If both the host and chip were to write into the same ring, cache line
  4191. * eviction could occur since both entities want it in an exclusive state.
  4192. */
  4193. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4194. {
  4195. struct tg3 *tp = tnapi->tp;
  4196. u32 work_mask, rx_std_posted = 0;
  4197. u32 std_prod_idx, jmb_prod_idx;
  4198. u32 sw_idx = tnapi->rx_rcb_ptr;
  4199. u16 hw_idx;
  4200. int received;
  4201. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4202. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4203. /*
  4204. * We need to order the read of hw_idx and the read of
  4205. * the opaque cookie.
  4206. */
  4207. rmb();
  4208. work_mask = 0;
  4209. received = 0;
  4210. std_prod_idx = tpr->rx_std_prod_idx;
  4211. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4212. while (sw_idx != hw_idx && budget > 0) {
  4213. struct ring_info *ri;
  4214. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4215. unsigned int len;
  4216. struct sk_buff *skb;
  4217. dma_addr_t dma_addr;
  4218. u32 opaque_key, desc_idx, *post_ptr;
  4219. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4220. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4221. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4222. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4223. dma_addr = dma_unmap_addr(ri, mapping);
  4224. skb = ri->skb;
  4225. post_ptr = &std_prod_idx;
  4226. rx_std_posted++;
  4227. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4228. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4229. dma_addr = dma_unmap_addr(ri, mapping);
  4230. skb = ri->skb;
  4231. post_ptr = &jmb_prod_idx;
  4232. } else
  4233. goto next_pkt_nopost;
  4234. work_mask |= opaque_key;
  4235. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4236. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4237. drop_it:
  4238. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4239. desc_idx, *post_ptr);
  4240. drop_it_no_recycle:
  4241. /* Other statistics kept track of by card. */
  4242. tp->rx_dropped++;
  4243. goto next_pkt;
  4244. }
  4245. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4246. ETH_FCS_LEN;
  4247. if (len > TG3_RX_COPY_THRESH(tp)) {
  4248. int skb_size;
  4249. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4250. *post_ptr);
  4251. if (skb_size < 0)
  4252. goto drop_it;
  4253. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4254. PCI_DMA_FROMDEVICE);
  4255. /* Ensure that the update to the skb happens
  4256. * after the usage of the old DMA mapping.
  4257. */
  4258. smp_wmb();
  4259. ri->skb = NULL;
  4260. skb_put(skb, len);
  4261. } else {
  4262. struct sk_buff *copy_skb;
  4263. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4264. desc_idx, *post_ptr);
  4265. copy_skb = netdev_alloc_skb(tp->dev, len +
  4266. TG3_RAW_IP_ALIGN);
  4267. if (copy_skb == NULL)
  4268. goto drop_it_no_recycle;
  4269. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4270. skb_put(copy_skb, len);
  4271. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4272. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4273. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4274. /* We'll reuse the original ring buffer. */
  4275. skb = copy_skb;
  4276. }
  4277. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4278. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4279. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4280. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4281. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4282. else
  4283. skb_checksum_none_assert(skb);
  4284. skb->protocol = eth_type_trans(skb, tp->dev);
  4285. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4286. skb->protocol != htons(ETH_P_8021Q)) {
  4287. dev_kfree_skb(skb);
  4288. goto drop_it_no_recycle;
  4289. }
  4290. if (desc->type_flags & RXD_FLAG_VLAN &&
  4291. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4292. __vlan_hwaccel_put_tag(skb,
  4293. desc->err_vlan & RXD_VLAN_MASK);
  4294. napi_gro_receive(&tnapi->napi, skb);
  4295. received++;
  4296. budget--;
  4297. next_pkt:
  4298. (*post_ptr)++;
  4299. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4300. tpr->rx_std_prod_idx = std_prod_idx &
  4301. tp->rx_std_ring_mask;
  4302. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4303. tpr->rx_std_prod_idx);
  4304. work_mask &= ~RXD_OPAQUE_RING_STD;
  4305. rx_std_posted = 0;
  4306. }
  4307. next_pkt_nopost:
  4308. sw_idx++;
  4309. sw_idx &= tp->rx_ret_ring_mask;
  4310. /* Refresh hw_idx to see if there is new work */
  4311. if (sw_idx == hw_idx) {
  4312. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4313. rmb();
  4314. }
  4315. }
  4316. /* ACK the status ring. */
  4317. tnapi->rx_rcb_ptr = sw_idx;
  4318. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4319. /* Refill RX ring(s). */
  4320. if (!tg3_flag(tp, ENABLE_RSS)) {
  4321. if (work_mask & RXD_OPAQUE_RING_STD) {
  4322. tpr->rx_std_prod_idx = std_prod_idx &
  4323. tp->rx_std_ring_mask;
  4324. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4325. tpr->rx_std_prod_idx);
  4326. }
  4327. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4328. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4329. tp->rx_jmb_ring_mask;
  4330. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4331. tpr->rx_jmb_prod_idx);
  4332. }
  4333. mmiowb();
  4334. } else if (work_mask) {
  4335. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4336. * updated before the producer indices can be updated.
  4337. */
  4338. smp_wmb();
  4339. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4340. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4341. if (tnapi != &tp->napi[1])
  4342. napi_schedule(&tp->napi[1].napi);
  4343. }
  4344. return received;
  4345. }
  4346. static void tg3_poll_link(struct tg3 *tp)
  4347. {
  4348. /* handle link change and other phy events */
  4349. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4350. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4351. if (sblk->status & SD_STATUS_LINK_CHG) {
  4352. sblk->status = SD_STATUS_UPDATED |
  4353. (sblk->status & ~SD_STATUS_LINK_CHG);
  4354. spin_lock(&tp->lock);
  4355. if (tg3_flag(tp, USE_PHYLIB)) {
  4356. tw32_f(MAC_STATUS,
  4357. (MAC_STATUS_SYNC_CHANGED |
  4358. MAC_STATUS_CFG_CHANGED |
  4359. MAC_STATUS_MI_COMPLETION |
  4360. MAC_STATUS_LNKSTATE_CHANGED));
  4361. udelay(40);
  4362. } else
  4363. tg3_setup_phy(tp, 0);
  4364. spin_unlock(&tp->lock);
  4365. }
  4366. }
  4367. }
  4368. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4369. struct tg3_rx_prodring_set *dpr,
  4370. struct tg3_rx_prodring_set *spr)
  4371. {
  4372. u32 si, di, cpycnt, src_prod_idx;
  4373. int i, err = 0;
  4374. while (1) {
  4375. src_prod_idx = spr->rx_std_prod_idx;
  4376. /* Make sure updates to the rx_std_buffers[] entries and the
  4377. * standard producer index are seen in the correct order.
  4378. */
  4379. smp_rmb();
  4380. if (spr->rx_std_cons_idx == src_prod_idx)
  4381. break;
  4382. if (spr->rx_std_cons_idx < src_prod_idx)
  4383. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4384. else
  4385. cpycnt = tp->rx_std_ring_mask + 1 -
  4386. spr->rx_std_cons_idx;
  4387. cpycnt = min(cpycnt,
  4388. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4389. si = spr->rx_std_cons_idx;
  4390. di = dpr->rx_std_prod_idx;
  4391. for (i = di; i < di + cpycnt; i++) {
  4392. if (dpr->rx_std_buffers[i].skb) {
  4393. cpycnt = i - di;
  4394. err = -ENOSPC;
  4395. break;
  4396. }
  4397. }
  4398. if (!cpycnt)
  4399. break;
  4400. /* Ensure that updates to the rx_std_buffers ring and the
  4401. * shadowed hardware producer ring from tg3_recycle_skb() are
  4402. * ordered correctly WRT the skb check above.
  4403. */
  4404. smp_rmb();
  4405. memcpy(&dpr->rx_std_buffers[di],
  4406. &spr->rx_std_buffers[si],
  4407. cpycnt * sizeof(struct ring_info));
  4408. for (i = 0; i < cpycnt; i++, di++, si++) {
  4409. struct tg3_rx_buffer_desc *sbd, *dbd;
  4410. sbd = &spr->rx_std[si];
  4411. dbd = &dpr->rx_std[di];
  4412. dbd->addr_hi = sbd->addr_hi;
  4413. dbd->addr_lo = sbd->addr_lo;
  4414. }
  4415. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4416. tp->rx_std_ring_mask;
  4417. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4418. tp->rx_std_ring_mask;
  4419. }
  4420. while (1) {
  4421. src_prod_idx = spr->rx_jmb_prod_idx;
  4422. /* Make sure updates to the rx_jmb_buffers[] entries and
  4423. * the jumbo producer index are seen in the correct order.
  4424. */
  4425. smp_rmb();
  4426. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4427. break;
  4428. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4429. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4430. else
  4431. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4432. spr->rx_jmb_cons_idx;
  4433. cpycnt = min(cpycnt,
  4434. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4435. si = spr->rx_jmb_cons_idx;
  4436. di = dpr->rx_jmb_prod_idx;
  4437. for (i = di; i < di + cpycnt; i++) {
  4438. if (dpr->rx_jmb_buffers[i].skb) {
  4439. cpycnt = i - di;
  4440. err = -ENOSPC;
  4441. break;
  4442. }
  4443. }
  4444. if (!cpycnt)
  4445. break;
  4446. /* Ensure that updates to the rx_jmb_buffers ring and the
  4447. * shadowed hardware producer ring from tg3_recycle_skb() are
  4448. * ordered correctly WRT the skb check above.
  4449. */
  4450. smp_rmb();
  4451. memcpy(&dpr->rx_jmb_buffers[di],
  4452. &spr->rx_jmb_buffers[si],
  4453. cpycnt * sizeof(struct ring_info));
  4454. for (i = 0; i < cpycnt; i++, di++, si++) {
  4455. struct tg3_rx_buffer_desc *sbd, *dbd;
  4456. sbd = &spr->rx_jmb[si].std;
  4457. dbd = &dpr->rx_jmb[di].std;
  4458. dbd->addr_hi = sbd->addr_hi;
  4459. dbd->addr_lo = sbd->addr_lo;
  4460. }
  4461. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4462. tp->rx_jmb_ring_mask;
  4463. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4464. tp->rx_jmb_ring_mask;
  4465. }
  4466. return err;
  4467. }
  4468. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4469. {
  4470. struct tg3 *tp = tnapi->tp;
  4471. /* run TX completion thread */
  4472. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4473. tg3_tx(tnapi);
  4474. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4475. return work_done;
  4476. }
  4477. /* run RX thread, within the bounds set by NAPI.
  4478. * All RX "locking" is done by ensuring outside
  4479. * code synchronizes with tg3->napi.poll()
  4480. */
  4481. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4482. work_done += tg3_rx(tnapi, budget - work_done);
  4483. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4484. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4485. int i, err = 0;
  4486. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4487. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4488. for (i = 1; i < tp->irq_cnt; i++)
  4489. err |= tg3_rx_prodring_xfer(tp, dpr,
  4490. &tp->napi[i].prodring);
  4491. wmb();
  4492. if (std_prod_idx != dpr->rx_std_prod_idx)
  4493. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4494. dpr->rx_std_prod_idx);
  4495. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4496. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4497. dpr->rx_jmb_prod_idx);
  4498. mmiowb();
  4499. if (err)
  4500. tw32_f(HOSTCC_MODE, tp->coal_now);
  4501. }
  4502. return work_done;
  4503. }
  4504. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4505. {
  4506. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4507. struct tg3 *tp = tnapi->tp;
  4508. int work_done = 0;
  4509. struct tg3_hw_status *sblk = tnapi->hw_status;
  4510. while (1) {
  4511. work_done = tg3_poll_work(tnapi, work_done, budget);
  4512. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4513. goto tx_recovery;
  4514. if (unlikely(work_done >= budget))
  4515. break;
  4516. /* tp->last_tag is used in tg3_int_reenable() below
  4517. * to tell the hw how much work has been processed,
  4518. * so we must read it before checking for more work.
  4519. */
  4520. tnapi->last_tag = sblk->status_tag;
  4521. tnapi->last_irq_tag = tnapi->last_tag;
  4522. rmb();
  4523. /* check for RX/TX work to do */
  4524. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4525. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4526. napi_complete(napi);
  4527. /* Reenable interrupts. */
  4528. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4529. mmiowb();
  4530. break;
  4531. }
  4532. }
  4533. return work_done;
  4534. tx_recovery:
  4535. /* work_done is guaranteed to be less than budget. */
  4536. napi_complete(napi);
  4537. schedule_work(&tp->reset_task);
  4538. return work_done;
  4539. }
  4540. static void tg3_process_error(struct tg3 *tp)
  4541. {
  4542. u32 val;
  4543. bool real_error = false;
  4544. if (tg3_flag(tp, ERROR_PROCESSED))
  4545. return;
  4546. /* Check Flow Attention register */
  4547. val = tr32(HOSTCC_FLOW_ATTN);
  4548. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4549. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4550. real_error = true;
  4551. }
  4552. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4553. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4554. real_error = true;
  4555. }
  4556. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4557. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4558. real_error = true;
  4559. }
  4560. if (!real_error)
  4561. return;
  4562. tg3_dump_state(tp);
  4563. tg3_flag_set(tp, ERROR_PROCESSED);
  4564. schedule_work(&tp->reset_task);
  4565. }
  4566. static int tg3_poll(struct napi_struct *napi, int budget)
  4567. {
  4568. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4569. struct tg3 *tp = tnapi->tp;
  4570. int work_done = 0;
  4571. struct tg3_hw_status *sblk = tnapi->hw_status;
  4572. while (1) {
  4573. if (sblk->status & SD_STATUS_ERROR)
  4574. tg3_process_error(tp);
  4575. tg3_poll_link(tp);
  4576. work_done = tg3_poll_work(tnapi, work_done, budget);
  4577. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4578. goto tx_recovery;
  4579. if (unlikely(work_done >= budget))
  4580. break;
  4581. if (tg3_flag(tp, TAGGED_STATUS)) {
  4582. /* tp->last_tag is used in tg3_int_reenable() below
  4583. * to tell the hw how much work has been processed,
  4584. * so we must read it before checking for more work.
  4585. */
  4586. tnapi->last_tag = sblk->status_tag;
  4587. tnapi->last_irq_tag = tnapi->last_tag;
  4588. rmb();
  4589. } else
  4590. sblk->status &= ~SD_STATUS_UPDATED;
  4591. if (likely(!tg3_has_work(tnapi))) {
  4592. napi_complete(napi);
  4593. tg3_int_reenable(tnapi);
  4594. break;
  4595. }
  4596. }
  4597. return work_done;
  4598. tx_recovery:
  4599. /* work_done is guaranteed to be less than budget. */
  4600. napi_complete(napi);
  4601. schedule_work(&tp->reset_task);
  4602. return work_done;
  4603. }
  4604. static void tg3_napi_disable(struct tg3 *tp)
  4605. {
  4606. int i;
  4607. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4608. napi_disable(&tp->napi[i].napi);
  4609. }
  4610. static void tg3_napi_enable(struct tg3 *tp)
  4611. {
  4612. int i;
  4613. for (i = 0; i < tp->irq_cnt; i++)
  4614. napi_enable(&tp->napi[i].napi);
  4615. }
  4616. static void tg3_napi_init(struct tg3 *tp)
  4617. {
  4618. int i;
  4619. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4620. for (i = 1; i < tp->irq_cnt; i++)
  4621. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4622. }
  4623. static void tg3_napi_fini(struct tg3 *tp)
  4624. {
  4625. int i;
  4626. for (i = 0; i < tp->irq_cnt; i++)
  4627. netif_napi_del(&tp->napi[i].napi);
  4628. }
  4629. static inline void tg3_netif_stop(struct tg3 *tp)
  4630. {
  4631. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4632. tg3_napi_disable(tp);
  4633. netif_tx_disable(tp->dev);
  4634. }
  4635. static inline void tg3_netif_start(struct tg3 *tp)
  4636. {
  4637. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4638. * appropriate so long as all callers are assured to
  4639. * have free tx slots (such as after tg3_init_hw)
  4640. */
  4641. netif_tx_wake_all_queues(tp->dev);
  4642. tg3_napi_enable(tp);
  4643. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4644. tg3_enable_ints(tp);
  4645. }
  4646. static void tg3_irq_quiesce(struct tg3 *tp)
  4647. {
  4648. int i;
  4649. BUG_ON(tp->irq_sync);
  4650. tp->irq_sync = 1;
  4651. smp_mb();
  4652. for (i = 0; i < tp->irq_cnt; i++)
  4653. synchronize_irq(tp->napi[i].irq_vec);
  4654. }
  4655. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4656. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4657. * with as well. Most of the time, this is not necessary except when
  4658. * shutting down the device.
  4659. */
  4660. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4661. {
  4662. spin_lock_bh(&tp->lock);
  4663. if (irq_sync)
  4664. tg3_irq_quiesce(tp);
  4665. }
  4666. static inline void tg3_full_unlock(struct tg3 *tp)
  4667. {
  4668. spin_unlock_bh(&tp->lock);
  4669. }
  4670. /* One-shot MSI handler - Chip automatically disables interrupt
  4671. * after sending MSI so driver doesn't have to do it.
  4672. */
  4673. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4674. {
  4675. struct tg3_napi *tnapi = dev_id;
  4676. struct tg3 *tp = tnapi->tp;
  4677. prefetch(tnapi->hw_status);
  4678. if (tnapi->rx_rcb)
  4679. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4680. if (likely(!tg3_irq_sync(tp)))
  4681. napi_schedule(&tnapi->napi);
  4682. return IRQ_HANDLED;
  4683. }
  4684. /* MSI ISR - No need to check for interrupt sharing and no need to
  4685. * flush status block and interrupt mailbox. PCI ordering rules
  4686. * guarantee that MSI will arrive after the status block.
  4687. */
  4688. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4689. {
  4690. struct tg3_napi *tnapi = dev_id;
  4691. struct tg3 *tp = tnapi->tp;
  4692. prefetch(tnapi->hw_status);
  4693. if (tnapi->rx_rcb)
  4694. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4695. /*
  4696. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4697. * chip-internal interrupt pending events.
  4698. * Writing non-zero to intr-mbox-0 additional tells the
  4699. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4700. * event coalescing.
  4701. */
  4702. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4703. if (likely(!tg3_irq_sync(tp)))
  4704. napi_schedule(&tnapi->napi);
  4705. return IRQ_RETVAL(1);
  4706. }
  4707. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4708. {
  4709. struct tg3_napi *tnapi = dev_id;
  4710. struct tg3 *tp = tnapi->tp;
  4711. struct tg3_hw_status *sblk = tnapi->hw_status;
  4712. unsigned int handled = 1;
  4713. /* In INTx mode, it is possible for the interrupt to arrive at
  4714. * the CPU before the status block posted prior to the interrupt.
  4715. * Reading the PCI State register will confirm whether the
  4716. * interrupt is ours and will flush the status block.
  4717. */
  4718. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4719. if (tg3_flag(tp, CHIP_RESETTING) ||
  4720. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4721. handled = 0;
  4722. goto out;
  4723. }
  4724. }
  4725. /*
  4726. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4727. * chip-internal interrupt pending events.
  4728. * Writing non-zero to intr-mbox-0 additional tells the
  4729. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4730. * event coalescing.
  4731. *
  4732. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4733. * spurious interrupts. The flush impacts performance but
  4734. * excessive spurious interrupts can be worse in some cases.
  4735. */
  4736. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4737. if (tg3_irq_sync(tp))
  4738. goto out;
  4739. sblk->status &= ~SD_STATUS_UPDATED;
  4740. if (likely(tg3_has_work(tnapi))) {
  4741. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4742. napi_schedule(&tnapi->napi);
  4743. } else {
  4744. /* No work, shared interrupt perhaps? re-enable
  4745. * interrupts, and flush that PCI write
  4746. */
  4747. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4748. 0x00000000);
  4749. }
  4750. out:
  4751. return IRQ_RETVAL(handled);
  4752. }
  4753. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4754. {
  4755. struct tg3_napi *tnapi = dev_id;
  4756. struct tg3 *tp = tnapi->tp;
  4757. struct tg3_hw_status *sblk = tnapi->hw_status;
  4758. unsigned int handled = 1;
  4759. /* In INTx mode, it is possible for the interrupt to arrive at
  4760. * the CPU before the status block posted prior to the interrupt.
  4761. * Reading the PCI State register will confirm whether the
  4762. * interrupt is ours and will flush the status block.
  4763. */
  4764. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4765. if (tg3_flag(tp, CHIP_RESETTING) ||
  4766. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4767. handled = 0;
  4768. goto out;
  4769. }
  4770. }
  4771. /*
  4772. * writing any value to intr-mbox-0 clears PCI INTA# and
  4773. * chip-internal interrupt pending events.
  4774. * writing non-zero to intr-mbox-0 additional tells the
  4775. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4776. * event coalescing.
  4777. *
  4778. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4779. * spurious interrupts. The flush impacts performance but
  4780. * excessive spurious interrupts can be worse in some cases.
  4781. */
  4782. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4783. /*
  4784. * In a shared interrupt configuration, sometimes other devices'
  4785. * interrupts will scream. We record the current status tag here
  4786. * so that the above check can report that the screaming interrupts
  4787. * are unhandled. Eventually they will be silenced.
  4788. */
  4789. tnapi->last_irq_tag = sblk->status_tag;
  4790. if (tg3_irq_sync(tp))
  4791. goto out;
  4792. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4793. napi_schedule(&tnapi->napi);
  4794. out:
  4795. return IRQ_RETVAL(handled);
  4796. }
  4797. /* ISR for interrupt test */
  4798. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4799. {
  4800. struct tg3_napi *tnapi = dev_id;
  4801. struct tg3 *tp = tnapi->tp;
  4802. struct tg3_hw_status *sblk = tnapi->hw_status;
  4803. if ((sblk->status & SD_STATUS_UPDATED) ||
  4804. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4805. tg3_disable_ints(tp);
  4806. return IRQ_RETVAL(1);
  4807. }
  4808. return IRQ_RETVAL(0);
  4809. }
  4810. static int tg3_init_hw(struct tg3 *, int);
  4811. static int tg3_halt(struct tg3 *, int, int);
  4812. /* Restart hardware after configuration changes, self-test, etc.
  4813. * Invoked with tp->lock held.
  4814. */
  4815. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4816. __releases(tp->lock)
  4817. __acquires(tp->lock)
  4818. {
  4819. int err;
  4820. err = tg3_init_hw(tp, reset_phy);
  4821. if (err) {
  4822. netdev_err(tp->dev,
  4823. "Failed to re-initialize device, aborting\n");
  4824. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4825. tg3_full_unlock(tp);
  4826. del_timer_sync(&tp->timer);
  4827. tp->irq_sync = 0;
  4828. tg3_napi_enable(tp);
  4829. dev_close(tp->dev);
  4830. tg3_full_lock(tp, 0);
  4831. }
  4832. return err;
  4833. }
  4834. #ifdef CONFIG_NET_POLL_CONTROLLER
  4835. static void tg3_poll_controller(struct net_device *dev)
  4836. {
  4837. int i;
  4838. struct tg3 *tp = netdev_priv(dev);
  4839. for (i = 0; i < tp->irq_cnt; i++)
  4840. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4841. }
  4842. #endif
  4843. static void tg3_reset_task(struct work_struct *work)
  4844. {
  4845. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4846. int err;
  4847. unsigned int restart_timer;
  4848. tg3_full_lock(tp, 0);
  4849. if (!netif_running(tp->dev)) {
  4850. tg3_full_unlock(tp);
  4851. return;
  4852. }
  4853. tg3_full_unlock(tp);
  4854. tg3_phy_stop(tp);
  4855. tg3_netif_stop(tp);
  4856. tg3_full_lock(tp, 1);
  4857. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4858. tg3_flag_clear(tp, RESTART_TIMER);
  4859. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4860. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4861. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4862. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4863. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4864. }
  4865. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4866. err = tg3_init_hw(tp, 1);
  4867. if (err)
  4868. goto out;
  4869. tg3_netif_start(tp);
  4870. if (restart_timer)
  4871. mod_timer(&tp->timer, jiffies + 1);
  4872. out:
  4873. tg3_full_unlock(tp);
  4874. if (!err)
  4875. tg3_phy_start(tp);
  4876. }
  4877. static void tg3_tx_timeout(struct net_device *dev)
  4878. {
  4879. struct tg3 *tp = netdev_priv(dev);
  4880. if (netif_msg_tx_err(tp)) {
  4881. netdev_err(dev, "transmit timed out, resetting\n");
  4882. tg3_dump_state(tp);
  4883. }
  4884. schedule_work(&tp->reset_task);
  4885. }
  4886. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4887. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4888. {
  4889. u32 base = (u32) mapping & 0xffffffff;
  4890. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4891. }
  4892. /* Test for DMA addresses > 40-bit */
  4893. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4894. int len)
  4895. {
  4896. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4897. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4898. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4899. return 0;
  4900. #else
  4901. return 0;
  4902. #endif
  4903. }
  4904. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  4905. dma_addr_t mapping, u32 len, u32 flags,
  4906. u32 mss, u32 vlan)
  4907. {
  4908. txbd->addr_hi = ((u64) mapping >> 32);
  4909. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  4910. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  4911. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  4912. }
  4913. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  4914. dma_addr_t map, u32 len, u32 flags,
  4915. u32 mss, u32 vlan)
  4916. {
  4917. struct tg3 *tp = tnapi->tp;
  4918. bool hwbug = false;
  4919. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4920. hwbug = 1;
  4921. if (tg3_4g_overflow_test(map, len))
  4922. hwbug = 1;
  4923. if (tg3_40bit_overflow_test(tp, map, len))
  4924. hwbug = 1;
  4925. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  4926. u32 tmp_flag = flags & ~TXD_FLAG_END;
  4927. while (len > TG3_TX_BD_DMA_MAX) {
  4928. u32 frag_len = TG3_TX_BD_DMA_MAX;
  4929. len -= TG3_TX_BD_DMA_MAX;
  4930. if (len) {
  4931. tnapi->tx_buffers[*entry].fragmented = true;
  4932. /* Avoid the 8byte DMA problem */
  4933. if (len <= 8) {
  4934. len += TG3_TX_BD_DMA_MAX / 2;
  4935. frag_len = TG3_TX_BD_DMA_MAX / 2;
  4936. }
  4937. } else
  4938. tmp_flag = flags;
  4939. if (*budget) {
  4940. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4941. frag_len, tmp_flag, mss, vlan);
  4942. (*budget)--;
  4943. *entry = NEXT_TX(*entry);
  4944. } else {
  4945. hwbug = 1;
  4946. break;
  4947. }
  4948. map += frag_len;
  4949. }
  4950. if (len) {
  4951. if (*budget) {
  4952. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4953. len, flags, mss, vlan);
  4954. (*budget)--;
  4955. *entry = NEXT_TX(*entry);
  4956. } else {
  4957. hwbug = 1;
  4958. }
  4959. }
  4960. } else {
  4961. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  4962. len, flags, mss, vlan);
  4963. *entry = NEXT_TX(*entry);
  4964. }
  4965. return hwbug;
  4966. }
  4967. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  4968. {
  4969. int i;
  4970. struct sk_buff *skb;
  4971. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  4972. skb = txb->skb;
  4973. txb->skb = NULL;
  4974. pci_unmap_single(tnapi->tp->pdev,
  4975. dma_unmap_addr(txb, mapping),
  4976. skb_headlen(skb),
  4977. PCI_DMA_TODEVICE);
  4978. while (txb->fragmented) {
  4979. txb->fragmented = false;
  4980. entry = NEXT_TX(entry);
  4981. txb = &tnapi->tx_buffers[entry];
  4982. }
  4983. for (i = 0; i < last; i++) {
  4984. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4985. entry = NEXT_TX(entry);
  4986. txb = &tnapi->tx_buffers[entry];
  4987. pci_unmap_page(tnapi->tp->pdev,
  4988. dma_unmap_addr(txb, mapping),
  4989. frag->size, PCI_DMA_TODEVICE);
  4990. while (txb->fragmented) {
  4991. txb->fragmented = false;
  4992. entry = NEXT_TX(entry);
  4993. txb = &tnapi->tx_buffers[entry];
  4994. }
  4995. }
  4996. }
  4997. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4998. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4999. struct sk_buff *skb,
  5000. u32 *entry, u32 *budget,
  5001. u32 base_flags, u32 mss, u32 vlan)
  5002. {
  5003. struct tg3 *tp = tnapi->tp;
  5004. struct sk_buff *new_skb;
  5005. dma_addr_t new_addr = 0;
  5006. int ret = 0;
  5007. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5008. new_skb = skb_copy(skb, GFP_ATOMIC);
  5009. else {
  5010. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5011. new_skb = skb_copy_expand(skb,
  5012. skb_headroom(skb) + more_headroom,
  5013. skb_tailroom(skb), GFP_ATOMIC);
  5014. }
  5015. if (!new_skb) {
  5016. ret = -1;
  5017. } else {
  5018. /* New SKB is guaranteed to be linear. */
  5019. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5020. PCI_DMA_TODEVICE);
  5021. /* Make sure the mapping succeeded */
  5022. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5023. dev_kfree_skb(new_skb);
  5024. ret = -1;
  5025. } else {
  5026. base_flags |= TXD_FLAG_END;
  5027. tnapi->tx_buffers[*entry].skb = new_skb;
  5028. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5029. mapping, new_addr);
  5030. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5031. new_skb->len, base_flags,
  5032. mss, vlan)) {
  5033. tg3_tx_skb_unmap(tnapi, *entry, 0);
  5034. dev_kfree_skb(new_skb);
  5035. ret = -1;
  5036. }
  5037. }
  5038. }
  5039. dev_kfree_skb(skb);
  5040. return ret;
  5041. }
  5042. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5043. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5044. * TSO header is greater than 80 bytes.
  5045. */
  5046. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5047. {
  5048. struct sk_buff *segs, *nskb;
  5049. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5050. /* Estimate the number of fragments in the worst case */
  5051. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5052. netif_stop_queue(tp->dev);
  5053. /* netif_tx_stop_queue() must be done before checking
  5054. * checking tx index in tg3_tx_avail() below, because in
  5055. * tg3_tx(), we update tx index before checking for
  5056. * netif_tx_queue_stopped().
  5057. */
  5058. smp_mb();
  5059. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5060. return NETDEV_TX_BUSY;
  5061. netif_wake_queue(tp->dev);
  5062. }
  5063. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5064. if (IS_ERR(segs))
  5065. goto tg3_tso_bug_end;
  5066. do {
  5067. nskb = segs;
  5068. segs = segs->next;
  5069. nskb->next = NULL;
  5070. tg3_start_xmit(nskb, tp->dev);
  5071. } while (segs);
  5072. tg3_tso_bug_end:
  5073. dev_kfree_skb(skb);
  5074. return NETDEV_TX_OK;
  5075. }
  5076. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5077. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5078. */
  5079. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5080. {
  5081. struct tg3 *tp = netdev_priv(dev);
  5082. u32 len, entry, base_flags, mss, vlan = 0;
  5083. u32 budget;
  5084. int i = -1, would_hit_hwbug;
  5085. dma_addr_t mapping;
  5086. struct tg3_napi *tnapi;
  5087. struct netdev_queue *txq;
  5088. unsigned int last;
  5089. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5090. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5091. if (tg3_flag(tp, ENABLE_TSS))
  5092. tnapi++;
  5093. budget = tg3_tx_avail(tnapi);
  5094. /* We are running in BH disabled context with netif_tx_lock
  5095. * and TX reclaim runs via tp->napi.poll inside of a software
  5096. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5097. * no IRQ context deadlocks to worry about either. Rejoice!
  5098. */
  5099. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5100. if (!netif_tx_queue_stopped(txq)) {
  5101. netif_tx_stop_queue(txq);
  5102. /* This is a hard error, log it. */
  5103. netdev_err(dev,
  5104. "BUG! Tx Ring full when queue awake!\n");
  5105. }
  5106. return NETDEV_TX_BUSY;
  5107. }
  5108. entry = tnapi->tx_prod;
  5109. base_flags = 0;
  5110. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5111. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5112. mss = skb_shinfo(skb)->gso_size;
  5113. if (mss) {
  5114. struct iphdr *iph;
  5115. u32 tcp_opt_len, hdr_len;
  5116. if (skb_header_cloned(skb) &&
  5117. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5118. dev_kfree_skb(skb);
  5119. goto out_unlock;
  5120. }
  5121. iph = ip_hdr(skb);
  5122. tcp_opt_len = tcp_optlen(skb);
  5123. if (skb_is_gso_v6(skb)) {
  5124. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5125. } else {
  5126. u32 ip_tcp_len;
  5127. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5128. hdr_len = ip_tcp_len + tcp_opt_len;
  5129. iph->check = 0;
  5130. iph->tot_len = htons(mss + hdr_len);
  5131. }
  5132. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5133. tg3_flag(tp, TSO_BUG))
  5134. return tg3_tso_bug(tp, skb);
  5135. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5136. TXD_FLAG_CPU_POST_DMA);
  5137. if (tg3_flag(tp, HW_TSO_1) ||
  5138. tg3_flag(tp, HW_TSO_2) ||
  5139. tg3_flag(tp, HW_TSO_3)) {
  5140. tcp_hdr(skb)->check = 0;
  5141. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5142. } else
  5143. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5144. iph->daddr, 0,
  5145. IPPROTO_TCP,
  5146. 0);
  5147. if (tg3_flag(tp, HW_TSO_3)) {
  5148. mss |= (hdr_len & 0xc) << 12;
  5149. if (hdr_len & 0x10)
  5150. base_flags |= 0x00000010;
  5151. base_flags |= (hdr_len & 0x3e0) << 5;
  5152. } else if (tg3_flag(tp, HW_TSO_2))
  5153. mss |= hdr_len << 9;
  5154. else if (tg3_flag(tp, HW_TSO_1) ||
  5155. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5156. if (tcp_opt_len || iph->ihl > 5) {
  5157. int tsflags;
  5158. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5159. mss |= (tsflags << 11);
  5160. }
  5161. } else {
  5162. if (tcp_opt_len || iph->ihl > 5) {
  5163. int tsflags;
  5164. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5165. base_flags |= tsflags << 12;
  5166. }
  5167. }
  5168. }
  5169. #ifdef BCM_KERNEL_SUPPORTS_8021Q
  5170. if (vlan_tx_tag_present(skb)) {
  5171. base_flags |= TXD_FLAG_VLAN;
  5172. vlan = vlan_tx_tag_get(skb);
  5173. }
  5174. #endif
  5175. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5176. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5177. base_flags |= TXD_FLAG_JMB_PKT;
  5178. len = skb_headlen(skb);
  5179. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5180. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5181. dev_kfree_skb(skb);
  5182. goto out_unlock;
  5183. }
  5184. tnapi->tx_buffers[entry].skb = skb;
  5185. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5186. would_hit_hwbug = 0;
  5187. if (tg3_flag(tp, 5701_DMA_BUG))
  5188. would_hit_hwbug = 1;
  5189. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5190. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5191. mss, vlan))
  5192. would_hit_hwbug = 1;
  5193. /* Now loop through additional data fragments, and queue them. */
  5194. if (skb_shinfo(skb)->nr_frags > 0) {
  5195. u32 tmp_mss = mss;
  5196. if (!tg3_flag(tp, HW_TSO_1) &&
  5197. !tg3_flag(tp, HW_TSO_2) &&
  5198. !tg3_flag(tp, HW_TSO_3))
  5199. tmp_mss = 0;
  5200. last = skb_shinfo(skb)->nr_frags - 1;
  5201. for (i = 0; i <= last; i++) {
  5202. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5203. len = frag->size;
  5204. mapping = pci_map_page(tp->pdev,
  5205. frag->page,
  5206. frag->page_offset,
  5207. len, PCI_DMA_TODEVICE);
  5208. tnapi->tx_buffers[entry].skb = NULL;
  5209. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5210. mapping);
  5211. if (pci_dma_mapping_error(tp->pdev, mapping))
  5212. goto dma_error;
  5213. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5214. len, base_flags |
  5215. ((i == last) ? TXD_FLAG_END : 0),
  5216. tmp_mss, vlan))
  5217. would_hit_hwbug = 1;
  5218. }
  5219. }
  5220. if (would_hit_hwbug) {
  5221. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5222. /* If the workaround fails due to memory/mapping
  5223. * failure, silently drop this packet.
  5224. */
  5225. entry = tnapi->tx_prod;
  5226. budget = tg3_tx_avail(tnapi);
  5227. if (tigon3_dma_hwbug_workaround(tnapi, skb, &entry, &budget,
  5228. base_flags, mss, vlan))
  5229. goto out_unlock;
  5230. }
  5231. skb_tx_timestamp(skb);
  5232. /* Packets are ready, update Tx producer idx local and on card. */
  5233. tw32_tx_mbox(tnapi->prodmbox, entry);
  5234. tnapi->tx_prod = entry;
  5235. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5236. netif_tx_stop_queue(txq);
  5237. /* netif_tx_stop_queue() must be done before checking
  5238. * checking tx index in tg3_tx_avail() below, because in
  5239. * tg3_tx(), we update tx index before checking for
  5240. * netif_tx_queue_stopped().
  5241. */
  5242. smp_mb();
  5243. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5244. netif_tx_wake_queue(txq);
  5245. }
  5246. out_unlock:
  5247. mmiowb();
  5248. return NETDEV_TX_OK;
  5249. dma_error:
  5250. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5251. dev_kfree_skb(skb);
  5252. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5253. return NETDEV_TX_OK;
  5254. }
  5255. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5256. {
  5257. struct tg3 *tp = netdev_priv(dev);
  5258. if (features & NETIF_F_LOOPBACK) {
  5259. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5260. return;
  5261. /*
  5262. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5263. * loopback mode if Half-Duplex mode was negotiated earlier.
  5264. */
  5265. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5266. /* Enable internal MAC loopback mode */
  5267. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5268. spin_lock_bh(&tp->lock);
  5269. tw32(MAC_MODE, tp->mac_mode);
  5270. netif_carrier_on(tp->dev);
  5271. spin_unlock_bh(&tp->lock);
  5272. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5273. } else {
  5274. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5275. return;
  5276. /* Disable internal MAC loopback mode */
  5277. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5278. spin_lock_bh(&tp->lock);
  5279. tw32(MAC_MODE, tp->mac_mode);
  5280. /* Force link status check */
  5281. tg3_setup_phy(tp, 1);
  5282. spin_unlock_bh(&tp->lock);
  5283. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5284. }
  5285. }
  5286. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5287. {
  5288. struct tg3 *tp = netdev_priv(dev);
  5289. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5290. features &= ~NETIF_F_ALL_TSO;
  5291. return features;
  5292. }
  5293. static int tg3_set_features(struct net_device *dev, u32 features)
  5294. {
  5295. u32 changed = dev->features ^ features;
  5296. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5297. tg3_set_loopback(dev, features);
  5298. return 0;
  5299. }
  5300. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5301. int new_mtu)
  5302. {
  5303. dev->mtu = new_mtu;
  5304. if (new_mtu > ETH_DATA_LEN) {
  5305. if (tg3_flag(tp, 5780_CLASS)) {
  5306. netdev_update_features(dev);
  5307. tg3_flag_clear(tp, TSO_CAPABLE);
  5308. } else {
  5309. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5310. }
  5311. } else {
  5312. if (tg3_flag(tp, 5780_CLASS)) {
  5313. tg3_flag_set(tp, TSO_CAPABLE);
  5314. netdev_update_features(dev);
  5315. }
  5316. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5317. }
  5318. }
  5319. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5320. {
  5321. struct tg3 *tp = netdev_priv(dev);
  5322. int err;
  5323. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5324. return -EINVAL;
  5325. if (!netif_running(dev)) {
  5326. /* We'll just catch it later when the
  5327. * device is up'd.
  5328. */
  5329. tg3_set_mtu(dev, tp, new_mtu);
  5330. return 0;
  5331. }
  5332. tg3_phy_stop(tp);
  5333. tg3_netif_stop(tp);
  5334. tg3_full_lock(tp, 1);
  5335. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5336. tg3_set_mtu(dev, tp, new_mtu);
  5337. err = tg3_restart_hw(tp, 0);
  5338. if (!err)
  5339. tg3_netif_start(tp);
  5340. tg3_full_unlock(tp);
  5341. if (!err)
  5342. tg3_phy_start(tp);
  5343. return err;
  5344. }
  5345. static void tg3_rx_prodring_free(struct tg3 *tp,
  5346. struct tg3_rx_prodring_set *tpr)
  5347. {
  5348. int i;
  5349. if (tpr != &tp->napi[0].prodring) {
  5350. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5351. i = (i + 1) & tp->rx_std_ring_mask)
  5352. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5353. tp->rx_pkt_map_sz);
  5354. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5355. for (i = tpr->rx_jmb_cons_idx;
  5356. i != tpr->rx_jmb_prod_idx;
  5357. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5358. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5359. TG3_RX_JMB_MAP_SZ);
  5360. }
  5361. }
  5362. return;
  5363. }
  5364. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5365. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5366. tp->rx_pkt_map_sz);
  5367. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5368. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5369. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5370. TG3_RX_JMB_MAP_SZ);
  5371. }
  5372. }
  5373. /* Initialize rx rings for packet processing.
  5374. *
  5375. * The chip has been shut down and the driver detached from
  5376. * the networking, so no interrupts or new tx packets will
  5377. * end up in the driver. tp->{tx,}lock are held and thus
  5378. * we may not sleep.
  5379. */
  5380. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5381. struct tg3_rx_prodring_set *tpr)
  5382. {
  5383. u32 i, rx_pkt_dma_sz;
  5384. tpr->rx_std_cons_idx = 0;
  5385. tpr->rx_std_prod_idx = 0;
  5386. tpr->rx_jmb_cons_idx = 0;
  5387. tpr->rx_jmb_prod_idx = 0;
  5388. if (tpr != &tp->napi[0].prodring) {
  5389. memset(&tpr->rx_std_buffers[0], 0,
  5390. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5391. if (tpr->rx_jmb_buffers)
  5392. memset(&tpr->rx_jmb_buffers[0], 0,
  5393. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5394. goto done;
  5395. }
  5396. /* Zero out all descriptors. */
  5397. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5398. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5399. if (tg3_flag(tp, 5780_CLASS) &&
  5400. tp->dev->mtu > ETH_DATA_LEN)
  5401. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5402. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5403. /* Initialize invariants of the rings, we only set this
  5404. * stuff once. This works because the card does not
  5405. * write into the rx buffer posting rings.
  5406. */
  5407. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5408. struct tg3_rx_buffer_desc *rxd;
  5409. rxd = &tpr->rx_std[i];
  5410. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5411. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5412. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5413. (i << RXD_OPAQUE_INDEX_SHIFT));
  5414. }
  5415. /* Now allocate fresh SKBs for each rx ring. */
  5416. for (i = 0; i < tp->rx_pending; i++) {
  5417. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5418. netdev_warn(tp->dev,
  5419. "Using a smaller RX standard ring. Only "
  5420. "%d out of %d buffers were allocated "
  5421. "successfully\n", i, tp->rx_pending);
  5422. if (i == 0)
  5423. goto initfail;
  5424. tp->rx_pending = i;
  5425. break;
  5426. }
  5427. }
  5428. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5429. goto done;
  5430. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5431. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5432. goto done;
  5433. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5434. struct tg3_rx_buffer_desc *rxd;
  5435. rxd = &tpr->rx_jmb[i].std;
  5436. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5437. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5438. RXD_FLAG_JUMBO;
  5439. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5440. (i << RXD_OPAQUE_INDEX_SHIFT));
  5441. }
  5442. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5443. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5444. netdev_warn(tp->dev,
  5445. "Using a smaller RX jumbo ring. Only %d "
  5446. "out of %d buffers were allocated "
  5447. "successfully\n", i, tp->rx_jumbo_pending);
  5448. if (i == 0)
  5449. goto initfail;
  5450. tp->rx_jumbo_pending = i;
  5451. break;
  5452. }
  5453. }
  5454. done:
  5455. return 0;
  5456. initfail:
  5457. tg3_rx_prodring_free(tp, tpr);
  5458. return -ENOMEM;
  5459. }
  5460. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5461. struct tg3_rx_prodring_set *tpr)
  5462. {
  5463. kfree(tpr->rx_std_buffers);
  5464. tpr->rx_std_buffers = NULL;
  5465. kfree(tpr->rx_jmb_buffers);
  5466. tpr->rx_jmb_buffers = NULL;
  5467. if (tpr->rx_std) {
  5468. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5469. tpr->rx_std, tpr->rx_std_mapping);
  5470. tpr->rx_std = NULL;
  5471. }
  5472. if (tpr->rx_jmb) {
  5473. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5474. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5475. tpr->rx_jmb = NULL;
  5476. }
  5477. }
  5478. static int tg3_rx_prodring_init(struct tg3 *tp,
  5479. struct tg3_rx_prodring_set *tpr)
  5480. {
  5481. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5482. GFP_KERNEL);
  5483. if (!tpr->rx_std_buffers)
  5484. return -ENOMEM;
  5485. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5486. TG3_RX_STD_RING_BYTES(tp),
  5487. &tpr->rx_std_mapping,
  5488. GFP_KERNEL);
  5489. if (!tpr->rx_std)
  5490. goto err_out;
  5491. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5492. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5493. GFP_KERNEL);
  5494. if (!tpr->rx_jmb_buffers)
  5495. goto err_out;
  5496. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5497. TG3_RX_JMB_RING_BYTES(tp),
  5498. &tpr->rx_jmb_mapping,
  5499. GFP_KERNEL);
  5500. if (!tpr->rx_jmb)
  5501. goto err_out;
  5502. }
  5503. return 0;
  5504. err_out:
  5505. tg3_rx_prodring_fini(tp, tpr);
  5506. return -ENOMEM;
  5507. }
  5508. /* Free up pending packets in all rx/tx rings.
  5509. *
  5510. * The chip has been shut down and the driver detached from
  5511. * the networking, so no interrupts or new tx packets will
  5512. * end up in the driver. tp->{tx,}lock is not held and we are not
  5513. * in an interrupt context and thus may sleep.
  5514. */
  5515. static void tg3_free_rings(struct tg3 *tp)
  5516. {
  5517. int i, j;
  5518. for (j = 0; j < tp->irq_cnt; j++) {
  5519. struct tg3_napi *tnapi = &tp->napi[j];
  5520. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5521. if (!tnapi->tx_buffers)
  5522. continue;
  5523. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  5524. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  5525. if (!skb)
  5526. continue;
  5527. tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
  5528. dev_kfree_skb_any(skb);
  5529. }
  5530. }
  5531. }
  5532. /* Initialize tx/rx rings for packet processing.
  5533. *
  5534. * The chip has been shut down and the driver detached from
  5535. * the networking, so no interrupts or new tx packets will
  5536. * end up in the driver. tp->{tx,}lock are held and thus
  5537. * we may not sleep.
  5538. */
  5539. static int tg3_init_rings(struct tg3 *tp)
  5540. {
  5541. int i;
  5542. /* Free up all the SKBs. */
  5543. tg3_free_rings(tp);
  5544. for (i = 0; i < tp->irq_cnt; i++) {
  5545. struct tg3_napi *tnapi = &tp->napi[i];
  5546. tnapi->last_tag = 0;
  5547. tnapi->last_irq_tag = 0;
  5548. tnapi->hw_status->status = 0;
  5549. tnapi->hw_status->status_tag = 0;
  5550. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5551. tnapi->tx_prod = 0;
  5552. tnapi->tx_cons = 0;
  5553. if (tnapi->tx_ring)
  5554. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5555. tnapi->rx_rcb_ptr = 0;
  5556. if (tnapi->rx_rcb)
  5557. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5558. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5559. tg3_free_rings(tp);
  5560. return -ENOMEM;
  5561. }
  5562. }
  5563. return 0;
  5564. }
  5565. /*
  5566. * Must not be invoked with interrupt sources disabled and
  5567. * the hardware shutdown down.
  5568. */
  5569. static void tg3_free_consistent(struct tg3 *tp)
  5570. {
  5571. int i;
  5572. for (i = 0; i < tp->irq_cnt; i++) {
  5573. struct tg3_napi *tnapi = &tp->napi[i];
  5574. if (tnapi->tx_ring) {
  5575. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5576. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5577. tnapi->tx_ring = NULL;
  5578. }
  5579. kfree(tnapi->tx_buffers);
  5580. tnapi->tx_buffers = NULL;
  5581. if (tnapi->rx_rcb) {
  5582. dma_free_coherent(&tp->pdev->dev,
  5583. TG3_RX_RCB_RING_BYTES(tp),
  5584. tnapi->rx_rcb,
  5585. tnapi->rx_rcb_mapping);
  5586. tnapi->rx_rcb = NULL;
  5587. }
  5588. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5589. if (tnapi->hw_status) {
  5590. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5591. tnapi->hw_status,
  5592. tnapi->status_mapping);
  5593. tnapi->hw_status = NULL;
  5594. }
  5595. }
  5596. if (tp->hw_stats) {
  5597. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5598. tp->hw_stats, tp->stats_mapping);
  5599. tp->hw_stats = NULL;
  5600. }
  5601. }
  5602. /*
  5603. * Must not be invoked with interrupt sources disabled and
  5604. * the hardware shutdown down. Can sleep.
  5605. */
  5606. static int tg3_alloc_consistent(struct tg3 *tp)
  5607. {
  5608. int i;
  5609. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5610. sizeof(struct tg3_hw_stats),
  5611. &tp->stats_mapping,
  5612. GFP_KERNEL);
  5613. if (!tp->hw_stats)
  5614. goto err_out;
  5615. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5616. for (i = 0; i < tp->irq_cnt; i++) {
  5617. struct tg3_napi *tnapi = &tp->napi[i];
  5618. struct tg3_hw_status *sblk;
  5619. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5620. TG3_HW_STATUS_SIZE,
  5621. &tnapi->status_mapping,
  5622. GFP_KERNEL);
  5623. if (!tnapi->hw_status)
  5624. goto err_out;
  5625. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5626. sblk = tnapi->hw_status;
  5627. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5628. goto err_out;
  5629. /* If multivector TSS is enabled, vector 0 does not handle
  5630. * tx interrupts. Don't allocate any resources for it.
  5631. */
  5632. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5633. (i && tg3_flag(tp, ENABLE_TSS))) {
  5634. tnapi->tx_buffers = kzalloc(
  5635. sizeof(struct tg3_tx_ring_info) *
  5636. TG3_TX_RING_SIZE, GFP_KERNEL);
  5637. if (!tnapi->tx_buffers)
  5638. goto err_out;
  5639. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5640. TG3_TX_RING_BYTES,
  5641. &tnapi->tx_desc_mapping,
  5642. GFP_KERNEL);
  5643. if (!tnapi->tx_ring)
  5644. goto err_out;
  5645. }
  5646. /*
  5647. * When RSS is enabled, the status block format changes
  5648. * slightly. The "rx_jumbo_consumer", "reserved",
  5649. * and "rx_mini_consumer" members get mapped to the
  5650. * other three rx return ring producer indexes.
  5651. */
  5652. switch (i) {
  5653. default:
  5654. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5655. break;
  5656. case 2:
  5657. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5658. break;
  5659. case 3:
  5660. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5661. break;
  5662. case 4:
  5663. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5664. break;
  5665. }
  5666. /*
  5667. * If multivector RSS is enabled, vector 0 does not handle
  5668. * rx or tx interrupts. Don't allocate any resources for it.
  5669. */
  5670. if (!i && tg3_flag(tp, ENABLE_RSS))
  5671. continue;
  5672. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5673. TG3_RX_RCB_RING_BYTES(tp),
  5674. &tnapi->rx_rcb_mapping,
  5675. GFP_KERNEL);
  5676. if (!tnapi->rx_rcb)
  5677. goto err_out;
  5678. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5679. }
  5680. return 0;
  5681. err_out:
  5682. tg3_free_consistent(tp);
  5683. return -ENOMEM;
  5684. }
  5685. #define MAX_WAIT_CNT 1000
  5686. /* To stop a block, clear the enable bit and poll till it
  5687. * clears. tp->lock is held.
  5688. */
  5689. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5690. {
  5691. unsigned int i;
  5692. u32 val;
  5693. if (tg3_flag(tp, 5705_PLUS)) {
  5694. switch (ofs) {
  5695. case RCVLSC_MODE:
  5696. case DMAC_MODE:
  5697. case MBFREE_MODE:
  5698. case BUFMGR_MODE:
  5699. case MEMARB_MODE:
  5700. /* We can't enable/disable these bits of the
  5701. * 5705/5750, just say success.
  5702. */
  5703. return 0;
  5704. default:
  5705. break;
  5706. }
  5707. }
  5708. val = tr32(ofs);
  5709. val &= ~enable_bit;
  5710. tw32_f(ofs, val);
  5711. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5712. udelay(100);
  5713. val = tr32(ofs);
  5714. if ((val & enable_bit) == 0)
  5715. break;
  5716. }
  5717. if (i == MAX_WAIT_CNT && !silent) {
  5718. dev_err(&tp->pdev->dev,
  5719. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5720. ofs, enable_bit);
  5721. return -ENODEV;
  5722. }
  5723. return 0;
  5724. }
  5725. /* tp->lock is held. */
  5726. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5727. {
  5728. int i, err;
  5729. tg3_disable_ints(tp);
  5730. tp->rx_mode &= ~RX_MODE_ENABLE;
  5731. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5732. udelay(10);
  5733. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5734. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5735. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5736. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5737. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5738. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5739. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5740. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5741. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5742. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5743. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5744. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5745. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5746. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5747. tw32_f(MAC_MODE, tp->mac_mode);
  5748. udelay(40);
  5749. tp->tx_mode &= ~TX_MODE_ENABLE;
  5750. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5751. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5752. udelay(100);
  5753. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5754. break;
  5755. }
  5756. if (i >= MAX_WAIT_CNT) {
  5757. dev_err(&tp->pdev->dev,
  5758. "%s timed out, TX_MODE_ENABLE will not clear "
  5759. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5760. err |= -ENODEV;
  5761. }
  5762. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5763. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5764. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5765. tw32(FTQ_RESET, 0xffffffff);
  5766. tw32(FTQ_RESET, 0x00000000);
  5767. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5768. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5769. for (i = 0; i < tp->irq_cnt; i++) {
  5770. struct tg3_napi *tnapi = &tp->napi[i];
  5771. if (tnapi->hw_status)
  5772. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5773. }
  5774. if (tp->hw_stats)
  5775. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5776. return err;
  5777. }
  5778. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5779. {
  5780. int i;
  5781. u32 apedata;
  5782. /* NCSI does not support APE events */
  5783. if (tg3_flag(tp, APE_HAS_NCSI))
  5784. return;
  5785. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5786. if (apedata != APE_SEG_SIG_MAGIC)
  5787. return;
  5788. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5789. if (!(apedata & APE_FW_STATUS_READY))
  5790. return;
  5791. /* Wait for up to 1 millisecond for APE to service previous event. */
  5792. for (i = 0; i < 10; i++) {
  5793. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5794. return;
  5795. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5796. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5797. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5798. event | APE_EVENT_STATUS_EVENT_PENDING);
  5799. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5800. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5801. break;
  5802. udelay(100);
  5803. }
  5804. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5805. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5806. }
  5807. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5808. {
  5809. u32 event;
  5810. u32 apedata;
  5811. if (!tg3_flag(tp, ENABLE_APE))
  5812. return;
  5813. switch (kind) {
  5814. case RESET_KIND_INIT:
  5815. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5816. APE_HOST_SEG_SIG_MAGIC);
  5817. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5818. APE_HOST_SEG_LEN_MAGIC);
  5819. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5820. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5821. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5822. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5823. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5824. APE_HOST_BEHAV_NO_PHYLOCK);
  5825. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5826. TG3_APE_HOST_DRVR_STATE_START);
  5827. event = APE_EVENT_STATUS_STATE_START;
  5828. break;
  5829. case RESET_KIND_SHUTDOWN:
  5830. /* With the interface we are currently using,
  5831. * APE does not track driver state. Wiping
  5832. * out the HOST SEGMENT SIGNATURE forces
  5833. * the APE to assume OS absent status.
  5834. */
  5835. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5836. if (device_may_wakeup(&tp->pdev->dev) &&
  5837. tg3_flag(tp, WOL_ENABLE)) {
  5838. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5839. TG3_APE_HOST_WOL_SPEED_AUTO);
  5840. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5841. } else
  5842. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5843. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5844. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5845. break;
  5846. case RESET_KIND_SUSPEND:
  5847. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5848. break;
  5849. default:
  5850. return;
  5851. }
  5852. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5853. tg3_ape_send_event(tp, event);
  5854. }
  5855. /* tp->lock is held. */
  5856. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5857. {
  5858. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5859. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5860. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5861. switch (kind) {
  5862. case RESET_KIND_INIT:
  5863. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5864. DRV_STATE_START);
  5865. break;
  5866. case RESET_KIND_SHUTDOWN:
  5867. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5868. DRV_STATE_UNLOAD);
  5869. break;
  5870. case RESET_KIND_SUSPEND:
  5871. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5872. DRV_STATE_SUSPEND);
  5873. break;
  5874. default:
  5875. break;
  5876. }
  5877. }
  5878. if (kind == RESET_KIND_INIT ||
  5879. kind == RESET_KIND_SUSPEND)
  5880. tg3_ape_driver_state_change(tp, kind);
  5881. }
  5882. /* tp->lock is held. */
  5883. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5884. {
  5885. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5886. switch (kind) {
  5887. case RESET_KIND_INIT:
  5888. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5889. DRV_STATE_START_DONE);
  5890. break;
  5891. case RESET_KIND_SHUTDOWN:
  5892. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5893. DRV_STATE_UNLOAD_DONE);
  5894. break;
  5895. default:
  5896. break;
  5897. }
  5898. }
  5899. if (kind == RESET_KIND_SHUTDOWN)
  5900. tg3_ape_driver_state_change(tp, kind);
  5901. }
  5902. /* tp->lock is held. */
  5903. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5904. {
  5905. if (tg3_flag(tp, ENABLE_ASF)) {
  5906. switch (kind) {
  5907. case RESET_KIND_INIT:
  5908. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5909. DRV_STATE_START);
  5910. break;
  5911. case RESET_KIND_SHUTDOWN:
  5912. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5913. DRV_STATE_UNLOAD);
  5914. break;
  5915. case RESET_KIND_SUSPEND:
  5916. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5917. DRV_STATE_SUSPEND);
  5918. break;
  5919. default:
  5920. break;
  5921. }
  5922. }
  5923. }
  5924. static int tg3_poll_fw(struct tg3 *tp)
  5925. {
  5926. int i;
  5927. u32 val;
  5928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5929. /* Wait up to 20ms for init done. */
  5930. for (i = 0; i < 200; i++) {
  5931. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5932. return 0;
  5933. udelay(100);
  5934. }
  5935. return -ENODEV;
  5936. }
  5937. /* Wait for firmware initialization to complete. */
  5938. for (i = 0; i < 100000; i++) {
  5939. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5940. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5941. break;
  5942. udelay(10);
  5943. }
  5944. /* Chip might not be fitted with firmware. Some Sun onboard
  5945. * parts are configured like that. So don't signal the timeout
  5946. * of the above loop as an error, but do report the lack of
  5947. * running firmware once.
  5948. */
  5949. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5950. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5951. netdev_info(tp->dev, "No firmware running\n");
  5952. }
  5953. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5954. /* The 57765 A0 needs a little more
  5955. * time to do some important work.
  5956. */
  5957. mdelay(10);
  5958. }
  5959. return 0;
  5960. }
  5961. /* Save PCI command register before chip reset */
  5962. static void tg3_save_pci_state(struct tg3 *tp)
  5963. {
  5964. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5965. }
  5966. /* Restore PCI state after chip reset */
  5967. static void tg3_restore_pci_state(struct tg3 *tp)
  5968. {
  5969. u32 val;
  5970. /* Re-enable indirect register accesses. */
  5971. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5972. tp->misc_host_ctrl);
  5973. /* Set MAX PCI retry to zero. */
  5974. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5975. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5976. tg3_flag(tp, PCIX_MODE))
  5977. val |= PCISTATE_RETRY_SAME_DMA;
  5978. /* Allow reads and writes to the APE register and memory space. */
  5979. if (tg3_flag(tp, ENABLE_APE))
  5980. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5981. PCISTATE_ALLOW_APE_SHMEM_WR |
  5982. PCISTATE_ALLOW_APE_PSPACE_WR;
  5983. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5984. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5985. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5986. if (tg3_flag(tp, PCI_EXPRESS))
  5987. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5988. else {
  5989. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5990. tp->pci_cacheline_sz);
  5991. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5992. tp->pci_lat_timer);
  5993. }
  5994. }
  5995. /* Make sure PCI-X relaxed ordering bit is clear. */
  5996. if (tg3_flag(tp, PCIX_MODE)) {
  5997. u16 pcix_cmd;
  5998. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5999. &pcix_cmd);
  6000. pcix_cmd &= ~PCI_X_CMD_ERO;
  6001. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6002. pcix_cmd);
  6003. }
  6004. if (tg3_flag(tp, 5780_CLASS)) {
  6005. /* Chip reset on 5780 will reset MSI enable bit,
  6006. * so need to restore it.
  6007. */
  6008. if (tg3_flag(tp, USING_MSI)) {
  6009. u16 ctrl;
  6010. pci_read_config_word(tp->pdev,
  6011. tp->msi_cap + PCI_MSI_FLAGS,
  6012. &ctrl);
  6013. pci_write_config_word(tp->pdev,
  6014. tp->msi_cap + PCI_MSI_FLAGS,
  6015. ctrl | PCI_MSI_FLAGS_ENABLE);
  6016. val = tr32(MSGINT_MODE);
  6017. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6018. }
  6019. }
  6020. }
  6021. static void tg3_stop_fw(struct tg3 *);
  6022. /* tp->lock is held. */
  6023. static int tg3_chip_reset(struct tg3 *tp)
  6024. {
  6025. u32 val;
  6026. void (*write_op)(struct tg3 *, u32, u32);
  6027. int i, err;
  6028. tg3_nvram_lock(tp);
  6029. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6030. /* No matching tg3_nvram_unlock() after this because
  6031. * chip reset below will undo the nvram lock.
  6032. */
  6033. tp->nvram_lock_cnt = 0;
  6034. /* GRC_MISC_CFG core clock reset will clear the memory
  6035. * enable bit in PCI register 4 and the MSI enable bit
  6036. * on some chips, so we save relevant registers here.
  6037. */
  6038. tg3_save_pci_state(tp);
  6039. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6040. tg3_flag(tp, 5755_PLUS))
  6041. tw32(GRC_FASTBOOT_PC, 0);
  6042. /*
  6043. * We must avoid the readl() that normally takes place.
  6044. * It locks machines, causes machine checks, and other
  6045. * fun things. So, temporarily disable the 5701
  6046. * hardware workaround, while we do the reset.
  6047. */
  6048. write_op = tp->write32;
  6049. if (write_op == tg3_write_flush_reg32)
  6050. tp->write32 = tg3_write32;
  6051. /* Prevent the irq handler from reading or writing PCI registers
  6052. * during chip reset when the memory enable bit in the PCI command
  6053. * register may be cleared. The chip does not generate interrupt
  6054. * at this time, but the irq handler may still be called due to irq
  6055. * sharing or irqpoll.
  6056. */
  6057. tg3_flag_set(tp, CHIP_RESETTING);
  6058. for (i = 0; i < tp->irq_cnt; i++) {
  6059. struct tg3_napi *tnapi = &tp->napi[i];
  6060. if (tnapi->hw_status) {
  6061. tnapi->hw_status->status = 0;
  6062. tnapi->hw_status->status_tag = 0;
  6063. }
  6064. tnapi->last_tag = 0;
  6065. tnapi->last_irq_tag = 0;
  6066. }
  6067. smp_mb();
  6068. for (i = 0; i < tp->irq_cnt; i++)
  6069. synchronize_irq(tp->napi[i].irq_vec);
  6070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6071. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6072. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6073. }
  6074. /* do the reset */
  6075. val = GRC_MISC_CFG_CORECLK_RESET;
  6076. if (tg3_flag(tp, PCI_EXPRESS)) {
  6077. /* Force PCIe 1.0a mode */
  6078. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6079. !tg3_flag(tp, 57765_PLUS) &&
  6080. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6081. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6082. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6083. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6084. tw32(GRC_MISC_CFG, (1 << 29));
  6085. val |= (1 << 29);
  6086. }
  6087. }
  6088. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6089. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6090. tw32(GRC_VCPU_EXT_CTRL,
  6091. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6092. }
  6093. /* Manage gphy power for all CPMU absent PCIe devices. */
  6094. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6095. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6096. tw32(GRC_MISC_CFG, val);
  6097. /* restore 5701 hardware bug workaround write method */
  6098. tp->write32 = write_op;
  6099. /* Unfortunately, we have to delay before the PCI read back.
  6100. * Some 575X chips even will not respond to a PCI cfg access
  6101. * when the reset command is given to the chip.
  6102. *
  6103. * How do these hardware designers expect things to work
  6104. * properly if the PCI write is posted for a long period
  6105. * of time? It is always necessary to have some method by
  6106. * which a register read back can occur to push the write
  6107. * out which does the reset.
  6108. *
  6109. * For most tg3 variants the trick below was working.
  6110. * Ho hum...
  6111. */
  6112. udelay(120);
  6113. /* Flush PCI posted writes. The normal MMIO registers
  6114. * are inaccessible at this time so this is the only
  6115. * way to make this reliably (actually, this is no longer
  6116. * the case, see above). I tried to use indirect
  6117. * register read/write but this upset some 5701 variants.
  6118. */
  6119. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6120. udelay(120);
  6121. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6122. u16 val16;
  6123. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6124. int i;
  6125. u32 cfg_val;
  6126. /* Wait for link training to complete. */
  6127. for (i = 0; i < 5000; i++)
  6128. udelay(100);
  6129. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6130. pci_write_config_dword(tp->pdev, 0xc4,
  6131. cfg_val | (1 << 15));
  6132. }
  6133. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6134. pci_read_config_word(tp->pdev,
  6135. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6136. &val16);
  6137. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6138. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6139. /*
  6140. * Older PCIe devices only support the 128 byte
  6141. * MPS setting. Enforce the restriction.
  6142. */
  6143. if (!tg3_flag(tp, CPMU_PRESENT))
  6144. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6145. pci_write_config_word(tp->pdev,
  6146. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6147. val16);
  6148. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6149. /* Clear error status */
  6150. pci_write_config_word(tp->pdev,
  6151. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6152. PCI_EXP_DEVSTA_CED |
  6153. PCI_EXP_DEVSTA_NFED |
  6154. PCI_EXP_DEVSTA_FED |
  6155. PCI_EXP_DEVSTA_URD);
  6156. }
  6157. tg3_restore_pci_state(tp);
  6158. tg3_flag_clear(tp, CHIP_RESETTING);
  6159. tg3_flag_clear(tp, ERROR_PROCESSED);
  6160. val = 0;
  6161. if (tg3_flag(tp, 5780_CLASS))
  6162. val = tr32(MEMARB_MODE);
  6163. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6164. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6165. tg3_stop_fw(tp);
  6166. tw32(0x5000, 0x400);
  6167. }
  6168. tw32(GRC_MODE, tp->grc_mode);
  6169. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6170. val = tr32(0xc4);
  6171. tw32(0xc4, val | (1 << 15));
  6172. }
  6173. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6174. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6175. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6176. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6177. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6178. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6179. }
  6180. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6181. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6182. val = tp->mac_mode;
  6183. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6184. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6185. val = tp->mac_mode;
  6186. } else
  6187. val = 0;
  6188. tw32_f(MAC_MODE, val);
  6189. udelay(40);
  6190. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6191. err = tg3_poll_fw(tp);
  6192. if (err)
  6193. return err;
  6194. tg3_mdio_start(tp);
  6195. if (tg3_flag(tp, PCI_EXPRESS) &&
  6196. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6197. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6198. !tg3_flag(tp, 57765_PLUS)) {
  6199. val = tr32(0x7c00);
  6200. tw32(0x7c00, val | (1 << 25));
  6201. }
  6202. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6203. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6204. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6205. }
  6206. /* Reprobe ASF enable state. */
  6207. tg3_flag_clear(tp, ENABLE_ASF);
  6208. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6209. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6210. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6211. u32 nic_cfg;
  6212. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6213. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6214. tg3_flag_set(tp, ENABLE_ASF);
  6215. tp->last_event_jiffies = jiffies;
  6216. if (tg3_flag(tp, 5750_PLUS))
  6217. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6218. }
  6219. }
  6220. return 0;
  6221. }
  6222. /* tp->lock is held. */
  6223. static void tg3_stop_fw(struct tg3 *tp)
  6224. {
  6225. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6226. /* Wait for RX cpu to ACK the previous event. */
  6227. tg3_wait_for_event_ack(tp);
  6228. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6229. tg3_generate_fw_event(tp);
  6230. /* Wait for RX cpu to ACK this event. */
  6231. tg3_wait_for_event_ack(tp);
  6232. }
  6233. }
  6234. /* tp->lock is held. */
  6235. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6236. {
  6237. int err;
  6238. tg3_stop_fw(tp);
  6239. tg3_write_sig_pre_reset(tp, kind);
  6240. tg3_abort_hw(tp, silent);
  6241. err = tg3_chip_reset(tp);
  6242. __tg3_set_mac_addr(tp, 0);
  6243. tg3_write_sig_legacy(tp, kind);
  6244. tg3_write_sig_post_reset(tp, kind);
  6245. if (err)
  6246. return err;
  6247. return 0;
  6248. }
  6249. #define RX_CPU_SCRATCH_BASE 0x30000
  6250. #define RX_CPU_SCRATCH_SIZE 0x04000
  6251. #define TX_CPU_SCRATCH_BASE 0x34000
  6252. #define TX_CPU_SCRATCH_SIZE 0x04000
  6253. /* tp->lock is held. */
  6254. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6255. {
  6256. int i;
  6257. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6259. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6260. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6261. return 0;
  6262. }
  6263. if (offset == RX_CPU_BASE) {
  6264. for (i = 0; i < 10000; i++) {
  6265. tw32(offset + CPU_STATE, 0xffffffff);
  6266. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6267. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6268. break;
  6269. }
  6270. tw32(offset + CPU_STATE, 0xffffffff);
  6271. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6272. udelay(10);
  6273. } else {
  6274. for (i = 0; i < 10000; i++) {
  6275. tw32(offset + CPU_STATE, 0xffffffff);
  6276. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6277. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6278. break;
  6279. }
  6280. }
  6281. if (i >= 10000) {
  6282. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6283. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6284. return -ENODEV;
  6285. }
  6286. /* Clear firmware's nvram arbitration. */
  6287. if (tg3_flag(tp, NVRAM))
  6288. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6289. return 0;
  6290. }
  6291. struct fw_info {
  6292. unsigned int fw_base;
  6293. unsigned int fw_len;
  6294. const __be32 *fw_data;
  6295. };
  6296. /* tp->lock is held. */
  6297. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6298. int cpu_scratch_size, struct fw_info *info)
  6299. {
  6300. int err, lock_err, i;
  6301. void (*write_op)(struct tg3 *, u32, u32);
  6302. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6303. netdev_err(tp->dev,
  6304. "%s: Trying to load TX cpu firmware which is 5705\n",
  6305. __func__);
  6306. return -EINVAL;
  6307. }
  6308. if (tg3_flag(tp, 5705_PLUS))
  6309. write_op = tg3_write_mem;
  6310. else
  6311. write_op = tg3_write_indirect_reg32;
  6312. /* It is possible that bootcode is still loading at this point.
  6313. * Get the nvram lock first before halting the cpu.
  6314. */
  6315. lock_err = tg3_nvram_lock(tp);
  6316. err = tg3_halt_cpu(tp, cpu_base);
  6317. if (!lock_err)
  6318. tg3_nvram_unlock(tp);
  6319. if (err)
  6320. goto out;
  6321. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6322. write_op(tp, cpu_scratch_base + i, 0);
  6323. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6324. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6325. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6326. write_op(tp, (cpu_scratch_base +
  6327. (info->fw_base & 0xffff) +
  6328. (i * sizeof(u32))),
  6329. be32_to_cpu(info->fw_data[i]));
  6330. err = 0;
  6331. out:
  6332. return err;
  6333. }
  6334. /* tp->lock is held. */
  6335. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6336. {
  6337. struct fw_info info;
  6338. const __be32 *fw_data;
  6339. int err, i;
  6340. fw_data = (void *)tp->fw->data;
  6341. /* Firmware blob starts with version numbers, followed by
  6342. start address and length. We are setting complete length.
  6343. length = end_address_of_bss - start_address_of_text.
  6344. Remainder is the blob to be loaded contiguously
  6345. from start address. */
  6346. info.fw_base = be32_to_cpu(fw_data[1]);
  6347. info.fw_len = tp->fw->size - 12;
  6348. info.fw_data = &fw_data[3];
  6349. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6350. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6351. &info);
  6352. if (err)
  6353. return err;
  6354. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6355. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6356. &info);
  6357. if (err)
  6358. return err;
  6359. /* Now startup only the RX cpu. */
  6360. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6361. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6362. for (i = 0; i < 5; i++) {
  6363. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6364. break;
  6365. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6366. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6367. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6368. udelay(1000);
  6369. }
  6370. if (i >= 5) {
  6371. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6372. "should be %08x\n", __func__,
  6373. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6374. return -ENODEV;
  6375. }
  6376. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6377. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6378. return 0;
  6379. }
  6380. /* tp->lock is held. */
  6381. static int tg3_load_tso_firmware(struct tg3 *tp)
  6382. {
  6383. struct fw_info info;
  6384. const __be32 *fw_data;
  6385. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6386. int err, i;
  6387. if (tg3_flag(tp, HW_TSO_1) ||
  6388. tg3_flag(tp, HW_TSO_2) ||
  6389. tg3_flag(tp, HW_TSO_3))
  6390. return 0;
  6391. fw_data = (void *)tp->fw->data;
  6392. /* Firmware blob starts with version numbers, followed by
  6393. start address and length. We are setting complete length.
  6394. length = end_address_of_bss - start_address_of_text.
  6395. Remainder is the blob to be loaded contiguously
  6396. from start address. */
  6397. info.fw_base = be32_to_cpu(fw_data[1]);
  6398. cpu_scratch_size = tp->fw_len;
  6399. info.fw_len = tp->fw->size - 12;
  6400. info.fw_data = &fw_data[3];
  6401. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6402. cpu_base = RX_CPU_BASE;
  6403. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6404. } else {
  6405. cpu_base = TX_CPU_BASE;
  6406. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6407. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6408. }
  6409. err = tg3_load_firmware_cpu(tp, cpu_base,
  6410. cpu_scratch_base, cpu_scratch_size,
  6411. &info);
  6412. if (err)
  6413. return err;
  6414. /* Now startup the cpu. */
  6415. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6416. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6417. for (i = 0; i < 5; i++) {
  6418. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6419. break;
  6420. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6421. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6422. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6423. udelay(1000);
  6424. }
  6425. if (i >= 5) {
  6426. netdev_err(tp->dev,
  6427. "%s fails to set CPU PC, is %08x should be %08x\n",
  6428. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6429. return -ENODEV;
  6430. }
  6431. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6432. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6433. return 0;
  6434. }
  6435. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6436. {
  6437. struct tg3 *tp = netdev_priv(dev);
  6438. struct sockaddr *addr = p;
  6439. int err = 0, skip_mac_1 = 0;
  6440. if (!is_valid_ether_addr(addr->sa_data))
  6441. return -EINVAL;
  6442. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6443. if (!netif_running(dev))
  6444. return 0;
  6445. if (tg3_flag(tp, ENABLE_ASF)) {
  6446. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6447. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6448. addr0_low = tr32(MAC_ADDR_0_LOW);
  6449. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6450. addr1_low = tr32(MAC_ADDR_1_LOW);
  6451. /* Skip MAC addr 1 if ASF is using it. */
  6452. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6453. !(addr1_high == 0 && addr1_low == 0))
  6454. skip_mac_1 = 1;
  6455. }
  6456. spin_lock_bh(&tp->lock);
  6457. __tg3_set_mac_addr(tp, skip_mac_1);
  6458. spin_unlock_bh(&tp->lock);
  6459. return err;
  6460. }
  6461. /* tp->lock is held. */
  6462. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6463. dma_addr_t mapping, u32 maxlen_flags,
  6464. u32 nic_addr)
  6465. {
  6466. tg3_write_mem(tp,
  6467. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6468. ((u64) mapping >> 32));
  6469. tg3_write_mem(tp,
  6470. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6471. ((u64) mapping & 0xffffffff));
  6472. tg3_write_mem(tp,
  6473. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6474. maxlen_flags);
  6475. if (!tg3_flag(tp, 5705_PLUS))
  6476. tg3_write_mem(tp,
  6477. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6478. nic_addr);
  6479. }
  6480. static void __tg3_set_rx_mode(struct net_device *);
  6481. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6482. {
  6483. int i;
  6484. if (!tg3_flag(tp, ENABLE_TSS)) {
  6485. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6486. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6487. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6488. } else {
  6489. tw32(HOSTCC_TXCOL_TICKS, 0);
  6490. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6491. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6492. }
  6493. if (!tg3_flag(tp, ENABLE_RSS)) {
  6494. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6495. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6496. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6497. } else {
  6498. tw32(HOSTCC_RXCOL_TICKS, 0);
  6499. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6500. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6501. }
  6502. if (!tg3_flag(tp, 5705_PLUS)) {
  6503. u32 val = ec->stats_block_coalesce_usecs;
  6504. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6505. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6506. if (!netif_carrier_ok(tp->dev))
  6507. val = 0;
  6508. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6509. }
  6510. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6511. u32 reg;
  6512. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6513. tw32(reg, ec->rx_coalesce_usecs);
  6514. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6515. tw32(reg, ec->rx_max_coalesced_frames);
  6516. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6517. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6518. if (tg3_flag(tp, ENABLE_TSS)) {
  6519. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6520. tw32(reg, ec->tx_coalesce_usecs);
  6521. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6522. tw32(reg, ec->tx_max_coalesced_frames);
  6523. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6524. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6525. }
  6526. }
  6527. for (; i < tp->irq_max - 1; i++) {
  6528. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6529. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6530. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6531. if (tg3_flag(tp, ENABLE_TSS)) {
  6532. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6533. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6534. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6535. }
  6536. }
  6537. }
  6538. /* tp->lock is held. */
  6539. static void tg3_rings_reset(struct tg3 *tp)
  6540. {
  6541. int i;
  6542. u32 stblk, txrcb, rxrcb, limit;
  6543. struct tg3_napi *tnapi = &tp->napi[0];
  6544. /* Disable all transmit rings but the first. */
  6545. if (!tg3_flag(tp, 5705_PLUS))
  6546. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6547. else if (tg3_flag(tp, 5717_PLUS))
  6548. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6549. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6550. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6551. else
  6552. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6553. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6554. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6555. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6556. BDINFO_FLAGS_DISABLED);
  6557. /* Disable all receive return rings but the first. */
  6558. if (tg3_flag(tp, 5717_PLUS))
  6559. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6560. else if (!tg3_flag(tp, 5705_PLUS))
  6561. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6562. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6564. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6565. else
  6566. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6567. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6568. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6569. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6570. BDINFO_FLAGS_DISABLED);
  6571. /* Disable interrupts */
  6572. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6573. tp->napi[0].chk_msi_cnt = 0;
  6574. tp->napi[0].last_rx_cons = 0;
  6575. tp->napi[0].last_tx_cons = 0;
  6576. /* Zero mailbox registers. */
  6577. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6578. for (i = 1; i < tp->irq_max; i++) {
  6579. tp->napi[i].tx_prod = 0;
  6580. tp->napi[i].tx_cons = 0;
  6581. if (tg3_flag(tp, ENABLE_TSS))
  6582. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6583. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6584. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6585. tp->napi[0].chk_msi_cnt = 0;
  6586. tp->napi[i].last_rx_cons = 0;
  6587. tp->napi[i].last_tx_cons = 0;
  6588. }
  6589. if (!tg3_flag(tp, ENABLE_TSS))
  6590. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6591. } else {
  6592. tp->napi[0].tx_prod = 0;
  6593. tp->napi[0].tx_cons = 0;
  6594. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6595. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6596. }
  6597. /* Make sure the NIC-based send BD rings are disabled. */
  6598. if (!tg3_flag(tp, 5705_PLUS)) {
  6599. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6600. for (i = 0; i < 16; i++)
  6601. tw32_tx_mbox(mbox + i * 8, 0);
  6602. }
  6603. txrcb = NIC_SRAM_SEND_RCB;
  6604. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6605. /* Clear status block in ram. */
  6606. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6607. /* Set status block DMA address */
  6608. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6609. ((u64) tnapi->status_mapping >> 32));
  6610. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6611. ((u64) tnapi->status_mapping & 0xffffffff));
  6612. if (tnapi->tx_ring) {
  6613. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6614. (TG3_TX_RING_SIZE <<
  6615. BDINFO_FLAGS_MAXLEN_SHIFT),
  6616. NIC_SRAM_TX_BUFFER_DESC);
  6617. txrcb += TG3_BDINFO_SIZE;
  6618. }
  6619. if (tnapi->rx_rcb) {
  6620. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6621. (tp->rx_ret_ring_mask + 1) <<
  6622. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6623. rxrcb += TG3_BDINFO_SIZE;
  6624. }
  6625. stblk = HOSTCC_STATBLCK_RING1;
  6626. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6627. u64 mapping = (u64)tnapi->status_mapping;
  6628. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6629. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6630. /* Clear status block in ram. */
  6631. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6632. if (tnapi->tx_ring) {
  6633. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6634. (TG3_TX_RING_SIZE <<
  6635. BDINFO_FLAGS_MAXLEN_SHIFT),
  6636. NIC_SRAM_TX_BUFFER_DESC);
  6637. txrcb += TG3_BDINFO_SIZE;
  6638. }
  6639. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6640. ((tp->rx_ret_ring_mask + 1) <<
  6641. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6642. stblk += 8;
  6643. rxrcb += TG3_BDINFO_SIZE;
  6644. }
  6645. }
  6646. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6647. {
  6648. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6649. if (!tg3_flag(tp, 5750_PLUS) ||
  6650. tg3_flag(tp, 5780_CLASS) ||
  6651. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6653. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6654. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6655. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6656. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6657. else
  6658. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6659. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6660. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6661. val = min(nic_rep_thresh, host_rep_thresh);
  6662. tw32(RCVBDI_STD_THRESH, val);
  6663. if (tg3_flag(tp, 57765_PLUS))
  6664. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6665. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6666. return;
  6667. if (!tg3_flag(tp, 5705_PLUS))
  6668. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6669. else
  6670. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6671. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6672. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6673. tw32(RCVBDI_JUMBO_THRESH, val);
  6674. if (tg3_flag(tp, 57765_PLUS))
  6675. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6676. }
  6677. /* tp->lock is held. */
  6678. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6679. {
  6680. u32 val, rdmac_mode;
  6681. int i, err, limit;
  6682. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6683. tg3_disable_ints(tp);
  6684. tg3_stop_fw(tp);
  6685. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6686. if (tg3_flag(tp, INIT_COMPLETE))
  6687. tg3_abort_hw(tp, 1);
  6688. /* Enable MAC control of LPI */
  6689. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6690. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6691. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6692. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6693. tw32_f(TG3_CPMU_EEE_CTRL,
  6694. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6695. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6696. TG3_CPMU_EEEMD_LPI_IN_TX |
  6697. TG3_CPMU_EEEMD_LPI_IN_RX |
  6698. TG3_CPMU_EEEMD_EEE_ENABLE;
  6699. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6700. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6701. if (tg3_flag(tp, ENABLE_APE))
  6702. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6703. tw32_f(TG3_CPMU_EEE_MODE, val);
  6704. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6705. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6706. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6707. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6708. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6709. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6710. }
  6711. if (reset_phy)
  6712. tg3_phy_reset(tp);
  6713. err = tg3_chip_reset(tp);
  6714. if (err)
  6715. return err;
  6716. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6717. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6718. val = tr32(TG3_CPMU_CTRL);
  6719. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6720. tw32(TG3_CPMU_CTRL, val);
  6721. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6722. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6723. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6724. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6725. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6726. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6727. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6728. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6729. val = tr32(TG3_CPMU_HST_ACC);
  6730. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6731. val |= CPMU_HST_ACC_MACCLK_6_25;
  6732. tw32(TG3_CPMU_HST_ACC, val);
  6733. }
  6734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6735. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6736. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6737. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6738. tw32(PCIE_PWR_MGMT_THRESH, val);
  6739. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6740. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6741. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6742. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6743. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6744. }
  6745. if (tg3_flag(tp, L1PLLPD_EN)) {
  6746. u32 grc_mode = tr32(GRC_MODE);
  6747. /* Access the lower 1K of PL PCIE block registers. */
  6748. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6749. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6750. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6751. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6752. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6753. tw32(GRC_MODE, grc_mode);
  6754. }
  6755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6756. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6757. u32 grc_mode = tr32(GRC_MODE);
  6758. /* Access the lower 1K of PL PCIE block registers. */
  6759. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6760. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6761. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6762. TG3_PCIE_PL_LO_PHYCTL5);
  6763. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6764. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6765. tw32(GRC_MODE, grc_mode);
  6766. }
  6767. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6768. u32 grc_mode = tr32(GRC_MODE);
  6769. /* Access the lower 1K of DL PCIE block registers. */
  6770. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6771. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6772. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6773. TG3_PCIE_DL_LO_FTSMAX);
  6774. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6775. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6776. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6777. tw32(GRC_MODE, grc_mode);
  6778. }
  6779. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6780. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6781. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6782. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6783. }
  6784. /* This works around an issue with Athlon chipsets on
  6785. * B3 tigon3 silicon. This bit has no effect on any
  6786. * other revision. But do not set this on PCI Express
  6787. * chips and don't even touch the clocks if the CPMU is present.
  6788. */
  6789. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6790. if (!tg3_flag(tp, PCI_EXPRESS))
  6791. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6792. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6793. }
  6794. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6795. tg3_flag(tp, PCIX_MODE)) {
  6796. val = tr32(TG3PCI_PCISTATE);
  6797. val |= PCISTATE_RETRY_SAME_DMA;
  6798. tw32(TG3PCI_PCISTATE, val);
  6799. }
  6800. if (tg3_flag(tp, ENABLE_APE)) {
  6801. /* Allow reads and writes to the
  6802. * APE register and memory space.
  6803. */
  6804. val = tr32(TG3PCI_PCISTATE);
  6805. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6806. PCISTATE_ALLOW_APE_SHMEM_WR |
  6807. PCISTATE_ALLOW_APE_PSPACE_WR;
  6808. tw32(TG3PCI_PCISTATE, val);
  6809. }
  6810. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6811. /* Enable some hw fixes. */
  6812. val = tr32(TG3PCI_MSI_DATA);
  6813. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6814. tw32(TG3PCI_MSI_DATA, val);
  6815. }
  6816. /* Descriptor ring init may make accesses to the
  6817. * NIC SRAM area to setup the TX descriptors, so we
  6818. * can only do this after the hardware has been
  6819. * successfully reset.
  6820. */
  6821. err = tg3_init_rings(tp);
  6822. if (err)
  6823. return err;
  6824. if (tg3_flag(tp, 57765_PLUS)) {
  6825. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6826. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6827. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6828. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6829. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6830. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6831. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6832. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6833. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6834. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6835. /* This value is determined during the probe time DMA
  6836. * engine test, tg3_test_dma.
  6837. */
  6838. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6839. }
  6840. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6841. GRC_MODE_4X_NIC_SEND_RINGS |
  6842. GRC_MODE_NO_TX_PHDR_CSUM |
  6843. GRC_MODE_NO_RX_PHDR_CSUM);
  6844. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6845. /* Pseudo-header checksum is done by hardware logic and not
  6846. * the offload processers, so make the chip do the pseudo-
  6847. * header checksums on receive. For transmit it is more
  6848. * convenient to do the pseudo-header checksum in software
  6849. * as Linux does that on transmit for us in all cases.
  6850. */
  6851. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6852. tw32(GRC_MODE,
  6853. tp->grc_mode |
  6854. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6855. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6856. val = tr32(GRC_MISC_CFG);
  6857. val &= ~0xff;
  6858. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6859. tw32(GRC_MISC_CFG, val);
  6860. /* Initialize MBUF/DESC pool. */
  6861. if (tg3_flag(tp, 5750_PLUS)) {
  6862. /* Do nothing. */
  6863. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6864. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6866. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6867. else
  6868. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6869. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6870. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6871. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6872. int fw_len;
  6873. fw_len = tp->fw_len;
  6874. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6875. tw32(BUFMGR_MB_POOL_ADDR,
  6876. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6877. tw32(BUFMGR_MB_POOL_SIZE,
  6878. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6879. }
  6880. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6881. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6882. tp->bufmgr_config.mbuf_read_dma_low_water);
  6883. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6884. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6885. tw32(BUFMGR_MB_HIGH_WATER,
  6886. tp->bufmgr_config.mbuf_high_water);
  6887. } else {
  6888. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6889. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6890. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6891. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6892. tw32(BUFMGR_MB_HIGH_WATER,
  6893. tp->bufmgr_config.mbuf_high_water_jumbo);
  6894. }
  6895. tw32(BUFMGR_DMA_LOW_WATER,
  6896. tp->bufmgr_config.dma_low_water);
  6897. tw32(BUFMGR_DMA_HIGH_WATER,
  6898. tp->bufmgr_config.dma_high_water);
  6899. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6901. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6903. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6904. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6905. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6906. tw32(BUFMGR_MODE, val);
  6907. for (i = 0; i < 2000; i++) {
  6908. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6909. break;
  6910. udelay(10);
  6911. }
  6912. if (i >= 2000) {
  6913. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6914. return -ENODEV;
  6915. }
  6916. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6917. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6918. tg3_setup_rxbd_thresholds(tp);
  6919. /* Initialize TG3_BDINFO's at:
  6920. * RCVDBDI_STD_BD: standard eth size rx ring
  6921. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6922. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6923. *
  6924. * like so:
  6925. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6926. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6927. * ring attribute flags
  6928. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6929. *
  6930. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6931. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6932. *
  6933. * The size of each ring is fixed in the firmware, but the location is
  6934. * configurable.
  6935. */
  6936. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6937. ((u64) tpr->rx_std_mapping >> 32));
  6938. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6939. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6940. if (!tg3_flag(tp, 5717_PLUS))
  6941. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6942. NIC_SRAM_RX_BUFFER_DESC);
  6943. /* Disable the mini ring */
  6944. if (!tg3_flag(tp, 5705_PLUS))
  6945. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6946. BDINFO_FLAGS_DISABLED);
  6947. /* Program the jumbo buffer descriptor ring control
  6948. * blocks on those devices that have them.
  6949. */
  6950. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6951. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6952. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6953. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6954. ((u64) tpr->rx_jmb_mapping >> 32));
  6955. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6956. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6957. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6958. BDINFO_FLAGS_MAXLEN_SHIFT;
  6959. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6960. val | BDINFO_FLAGS_USE_EXT_RECV);
  6961. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6962. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6963. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6964. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6965. } else {
  6966. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6967. BDINFO_FLAGS_DISABLED);
  6968. }
  6969. if (tg3_flag(tp, 57765_PLUS)) {
  6970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6971. val = TG3_RX_STD_MAX_SIZE_5700;
  6972. else
  6973. val = TG3_RX_STD_MAX_SIZE_5717;
  6974. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6975. val |= (TG3_RX_STD_DMA_SZ << 2);
  6976. } else
  6977. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6978. } else
  6979. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6980. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6981. tpr->rx_std_prod_idx = tp->rx_pending;
  6982. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6983. tpr->rx_jmb_prod_idx =
  6984. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6985. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6986. tg3_rings_reset(tp);
  6987. /* Initialize MAC address and backoff seed. */
  6988. __tg3_set_mac_addr(tp, 0);
  6989. /* MTU + ethernet header + FCS + optional VLAN tag */
  6990. tw32(MAC_RX_MTU_SIZE,
  6991. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6992. /* The slot time is changed by tg3_setup_phy if we
  6993. * run at gigabit with half duplex.
  6994. */
  6995. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6996. (6 << TX_LENGTHS_IPG_SHIFT) |
  6997. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6999. val |= tr32(MAC_TX_LENGTHS) &
  7000. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7001. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7002. tw32(MAC_TX_LENGTHS, val);
  7003. /* Receive rules. */
  7004. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7005. tw32(RCVLPC_CONFIG, 0x0181);
  7006. /* Calculate RDMAC_MODE setting early, we need it to determine
  7007. * the RCVLPC_STATE_ENABLE mask.
  7008. */
  7009. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7010. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7011. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7012. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7013. RDMAC_MODE_LNGREAD_ENAB);
  7014. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7015. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7016. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7019. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7020. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7021. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7023. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7024. if (tg3_flag(tp, TSO_CAPABLE) &&
  7025. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7026. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7027. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7028. !tg3_flag(tp, IS_5788)) {
  7029. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7030. }
  7031. }
  7032. if (tg3_flag(tp, PCI_EXPRESS))
  7033. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7034. if (tg3_flag(tp, HW_TSO_1) ||
  7035. tg3_flag(tp, HW_TSO_2) ||
  7036. tg3_flag(tp, HW_TSO_3))
  7037. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7038. if (tg3_flag(tp, 57765_PLUS) ||
  7039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7041. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7043. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7045. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7048. tg3_flag(tp, 57765_PLUS)) {
  7049. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7051. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7052. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7053. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7054. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7055. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7056. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7057. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7058. }
  7059. tw32(TG3_RDMA_RSRVCTRL_REG,
  7060. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7061. }
  7062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7064. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7065. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7066. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7067. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7068. }
  7069. /* Receive/send statistics. */
  7070. if (tg3_flag(tp, 5750_PLUS)) {
  7071. val = tr32(RCVLPC_STATS_ENABLE);
  7072. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7073. tw32(RCVLPC_STATS_ENABLE, val);
  7074. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7075. tg3_flag(tp, TSO_CAPABLE)) {
  7076. val = tr32(RCVLPC_STATS_ENABLE);
  7077. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7078. tw32(RCVLPC_STATS_ENABLE, val);
  7079. } else {
  7080. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7081. }
  7082. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7083. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7084. tw32(SNDDATAI_STATSCTRL,
  7085. (SNDDATAI_SCTRL_ENABLE |
  7086. SNDDATAI_SCTRL_FASTUPD));
  7087. /* Setup host coalescing engine. */
  7088. tw32(HOSTCC_MODE, 0);
  7089. for (i = 0; i < 2000; i++) {
  7090. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7091. break;
  7092. udelay(10);
  7093. }
  7094. __tg3_set_coalesce(tp, &tp->coal);
  7095. if (!tg3_flag(tp, 5705_PLUS)) {
  7096. /* Status/statistics block address. See tg3_timer,
  7097. * the tg3_periodic_fetch_stats call there, and
  7098. * tg3_get_stats to see how this works for 5705/5750 chips.
  7099. */
  7100. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7101. ((u64) tp->stats_mapping >> 32));
  7102. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7103. ((u64) tp->stats_mapping & 0xffffffff));
  7104. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7105. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7106. /* Clear statistics and status block memory areas */
  7107. for (i = NIC_SRAM_STATS_BLK;
  7108. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7109. i += sizeof(u32)) {
  7110. tg3_write_mem(tp, i, 0);
  7111. udelay(40);
  7112. }
  7113. }
  7114. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7115. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7116. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7117. if (!tg3_flag(tp, 5705_PLUS))
  7118. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7119. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7120. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7121. /* reset to prevent losing 1st rx packet intermittently */
  7122. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7123. udelay(10);
  7124. }
  7125. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7126. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7127. MAC_MODE_FHDE_ENABLE;
  7128. if (tg3_flag(tp, ENABLE_APE))
  7129. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7130. if (!tg3_flag(tp, 5705_PLUS) &&
  7131. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7132. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7133. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7134. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7135. udelay(40);
  7136. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7137. * If TG3_FLAG_IS_NIC is zero, we should read the
  7138. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7139. * whether used as inputs or outputs, are set by boot code after
  7140. * reset.
  7141. */
  7142. if (!tg3_flag(tp, IS_NIC)) {
  7143. u32 gpio_mask;
  7144. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7145. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7146. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7147. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7148. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7149. GRC_LCLCTRL_GPIO_OUTPUT3;
  7150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7151. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7152. tp->grc_local_ctrl &= ~gpio_mask;
  7153. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7154. /* GPIO1 must be driven high for eeprom write protect */
  7155. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7156. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7157. GRC_LCLCTRL_GPIO_OUTPUT1);
  7158. }
  7159. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7160. udelay(100);
  7161. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7162. val = tr32(MSGINT_MODE);
  7163. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7164. tw32(MSGINT_MODE, val);
  7165. }
  7166. if (!tg3_flag(tp, 5705_PLUS)) {
  7167. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7168. udelay(40);
  7169. }
  7170. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7171. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7172. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7173. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7174. WDMAC_MODE_LNGREAD_ENAB);
  7175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7176. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7177. if (tg3_flag(tp, TSO_CAPABLE) &&
  7178. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7179. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7180. /* nothing */
  7181. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7182. !tg3_flag(tp, IS_5788)) {
  7183. val |= WDMAC_MODE_RX_ACCEL;
  7184. }
  7185. }
  7186. /* Enable host coalescing bug fix */
  7187. if (tg3_flag(tp, 5755_PLUS))
  7188. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7190. val |= WDMAC_MODE_BURST_ALL_DATA;
  7191. tw32_f(WDMAC_MODE, val);
  7192. udelay(40);
  7193. if (tg3_flag(tp, PCIX_MODE)) {
  7194. u16 pcix_cmd;
  7195. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7196. &pcix_cmd);
  7197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7198. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7199. pcix_cmd |= PCI_X_CMD_READ_2K;
  7200. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7201. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7202. pcix_cmd |= PCI_X_CMD_READ_2K;
  7203. }
  7204. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7205. pcix_cmd);
  7206. }
  7207. tw32_f(RDMAC_MODE, rdmac_mode);
  7208. udelay(40);
  7209. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7210. if (!tg3_flag(tp, 5705_PLUS))
  7211. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7213. tw32(SNDDATAC_MODE,
  7214. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7215. else
  7216. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7217. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7218. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7219. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7220. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7221. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7222. tw32(RCVDBDI_MODE, val);
  7223. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7224. if (tg3_flag(tp, HW_TSO_1) ||
  7225. tg3_flag(tp, HW_TSO_2) ||
  7226. tg3_flag(tp, HW_TSO_3))
  7227. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7228. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7229. if (tg3_flag(tp, ENABLE_TSS))
  7230. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7231. tw32(SNDBDI_MODE, val);
  7232. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7233. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7234. err = tg3_load_5701_a0_firmware_fix(tp);
  7235. if (err)
  7236. return err;
  7237. }
  7238. if (tg3_flag(tp, TSO_CAPABLE)) {
  7239. err = tg3_load_tso_firmware(tp);
  7240. if (err)
  7241. return err;
  7242. }
  7243. tp->tx_mode = TX_MODE_ENABLE;
  7244. if (tg3_flag(tp, 5755_PLUS) ||
  7245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7246. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7248. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7249. tp->tx_mode &= ~val;
  7250. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7251. }
  7252. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7253. udelay(100);
  7254. if (tg3_flag(tp, ENABLE_RSS)) {
  7255. int i = 0;
  7256. u32 reg = MAC_RSS_INDIR_TBL_0;
  7257. if (tp->irq_cnt == 2) {
  7258. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7259. tw32(reg, 0x0);
  7260. reg += 4;
  7261. }
  7262. } else {
  7263. u32 val;
  7264. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7265. val = i % (tp->irq_cnt - 1);
  7266. i++;
  7267. for (; i % 8; i++) {
  7268. val <<= 4;
  7269. val |= (i % (tp->irq_cnt - 1));
  7270. }
  7271. tw32(reg, val);
  7272. reg += 4;
  7273. }
  7274. }
  7275. /* Setup the "secret" hash key. */
  7276. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7277. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7278. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7279. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7280. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7281. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7282. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7283. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7284. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7285. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7286. }
  7287. tp->rx_mode = RX_MODE_ENABLE;
  7288. if (tg3_flag(tp, 5755_PLUS))
  7289. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7290. if (tg3_flag(tp, ENABLE_RSS))
  7291. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7292. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7293. RX_MODE_RSS_IPV6_HASH_EN |
  7294. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7295. RX_MODE_RSS_IPV4_HASH_EN |
  7296. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7297. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7298. udelay(10);
  7299. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7300. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7301. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7302. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7303. udelay(10);
  7304. }
  7305. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7306. udelay(10);
  7307. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7308. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7309. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7310. /* Set drive transmission level to 1.2V */
  7311. /* only if the signal pre-emphasis bit is not set */
  7312. val = tr32(MAC_SERDES_CFG);
  7313. val &= 0xfffff000;
  7314. val |= 0x880;
  7315. tw32(MAC_SERDES_CFG, val);
  7316. }
  7317. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7318. tw32(MAC_SERDES_CFG, 0x616000);
  7319. }
  7320. /* Prevent chip from dropping frames when flow control
  7321. * is enabled.
  7322. */
  7323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7324. val = 1;
  7325. else
  7326. val = 2;
  7327. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7329. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7330. /* Use hardware link auto-negotiation */
  7331. tg3_flag_set(tp, HW_AUTONEG);
  7332. }
  7333. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7335. u32 tmp;
  7336. tmp = tr32(SERDES_RX_CTRL);
  7337. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7338. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7339. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7340. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7341. }
  7342. if (!tg3_flag(tp, USE_PHYLIB)) {
  7343. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7344. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7345. tp->link_config.speed = tp->link_config.orig_speed;
  7346. tp->link_config.duplex = tp->link_config.orig_duplex;
  7347. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7348. }
  7349. err = tg3_setup_phy(tp, 0);
  7350. if (err)
  7351. return err;
  7352. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7353. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7354. u32 tmp;
  7355. /* Clear CRC stats. */
  7356. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7357. tg3_writephy(tp, MII_TG3_TEST1,
  7358. tmp | MII_TG3_TEST1_CRC_EN);
  7359. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7360. }
  7361. }
  7362. }
  7363. __tg3_set_rx_mode(tp->dev);
  7364. /* Initialize receive rules. */
  7365. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7366. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7367. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7368. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7369. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7370. limit = 8;
  7371. else
  7372. limit = 16;
  7373. if (tg3_flag(tp, ENABLE_ASF))
  7374. limit -= 4;
  7375. switch (limit) {
  7376. case 16:
  7377. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7378. case 15:
  7379. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7380. case 14:
  7381. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7382. case 13:
  7383. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7384. case 12:
  7385. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7386. case 11:
  7387. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7388. case 10:
  7389. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7390. case 9:
  7391. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7392. case 8:
  7393. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7394. case 7:
  7395. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7396. case 6:
  7397. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7398. case 5:
  7399. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7400. case 4:
  7401. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7402. case 3:
  7403. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7404. case 2:
  7405. case 1:
  7406. default:
  7407. break;
  7408. }
  7409. if (tg3_flag(tp, ENABLE_APE))
  7410. /* Write our heartbeat update interval to APE. */
  7411. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7412. APE_HOST_HEARTBEAT_INT_DISABLE);
  7413. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7414. return 0;
  7415. }
  7416. /* Called at device open time to get the chip ready for
  7417. * packet processing. Invoked with tp->lock held.
  7418. */
  7419. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7420. {
  7421. tg3_switch_clocks(tp);
  7422. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7423. return tg3_reset_hw(tp, reset_phy);
  7424. }
  7425. #define TG3_STAT_ADD32(PSTAT, REG) \
  7426. do { u32 __val = tr32(REG); \
  7427. (PSTAT)->low += __val; \
  7428. if ((PSTAT)->low < __val) \
  7429. (PSTAT)->high += 1; \
  7430. } while (0)
  7431. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7432. {
  7433. struct tg3_hw_stats *sp = tp->hw_stats;
  7434. if (!netif_carrier_ok(tp->dev))
  7435. return;
  7436. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7437. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7438. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7439. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7440. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7441. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7442. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7443. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7444. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7445. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7446. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7447. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7448. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7449. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7450. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7451. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7452. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7453. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7454. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7455. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7456. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7457. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7458. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7459. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7460. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7461. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7462. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7463. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7464. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7465. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7466. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7467. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7468. } else {
  7469. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7470. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7471. if (val) {
  7472. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7473. sp->rx_discards.low += val;
  7474. if (sp->rx_discards.low < val)
  7475. sp->rx_discards.high += 1;
  7476. }
  7477. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7478. }
  7479. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7480. }
  7481. static void tg3_chk_missed_msi(struct tg3 *tp)
  7482. {
  7483. u32 i;
  7484. for (i = 0; i < tp->irq_cnt; i++) {
  7485. struct tg3_napi *tnapi = &tp->napi[i];
  7486. if (tg3_has_work(tnapi)) {
  7487. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7488. tnapi->last_tx_cons == tnapi->tx_cons) {
  7489. if (tnapi->chk_msi_cnt < 1) {
  7490. tnapi->chk_msi_cnt++;
  7491. return;
  7492. }
  7493. tw32_mailbox(tnapi->int_mbox,
  7494. tnapi->last_tag << 24);
  7495. }
  7496. }
  7497. tnapi->chk_msi_cnt = 0;
  7498. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7499. tnapi->last_tx_cons = tnapi->tx_cons;
  7500. }
  7501. }
  7502. static void tg3_timer(unsigned long __opaque)
  7503. {
  7504. struct tg3 *tp = (struct tg3 *) __opaque;
  7505. if (tp->irq_sync)
  7506. goto restart_timer;
  7507. spin_lock(&tp->lock);
  7508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7510. tg3_chk_missed_msi(tp);
  7511. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7512. /* All of this garbage is because when using non-tagged
  7513. * IRQ status the mailbox/status_block protocol the chip
  7514. * uses with the cpu is race prone.
  7515. */
  7516. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7517. tw32(GRC_LOCAL_CTRL,
  7518. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7519. } else {
  7520. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7521. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7522. }
  7523. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7524. tg3_flag_set(tp, RESTART_TIMER);
  7525. spin_unlock(&tp->lock);
  7526. schedule_work(&tp->reset_task);
  7527. return;
  7528. }
  7529. }
  7530. /* This part only runs once per second. */
  7531. if (!--tp->timer_counter) {
  7532. if (tg3_flag(tp, 5705_PLUS))
  7533. tg3_periodic_fetch_stats(tp);
  7534. if (tp->setlpicnt && !--tp->setlpicnt)
  7535. tg3_phy_eee_enable(tp);
  7536. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7537. u32 mac_stat;
  7538. int phy_event;
  7539. mac_stat = tr32(MAC_STATUS);
  7540. phy_event = 0;
  7541. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7542. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7543. phy_event = 1;
  7544. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7545. phy_event = 1;
  7546. if (phy_event)
  7547. tg3_setup_phy(tp, 0);
  7548. } else if (tg3_flag(tp, POLL_SERDES)) {
  7549. u32 mac_stat = tr32(MAC_STATUS);
  7550. int need_setup = 0;
  7551. if (netif_carrier_ok(tp->dev) &&
  7552. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7553. need_setup = 1;
  7554. }
  7555. if (!netif_carrier_ok(tp->dev) &&
  7556. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7557. MAC_STATUS_SIGNAL_DET))) {
  7558. need_setup = 1;
  7559. }
  7560. if (need_setup) {
  7561. if (!tp->serdes_counter) {
  7562. tw32_f(MAC_MODE,
  7563. (tp->mac_mode &
  7564. ~MAC_MODE_PORT_MODE_MASK));
  7565. udelay(40);
  7566. tw32_f(MAC_MODE, tp->mac_mode);
  7567. udelay(40);
  7568. }
  7569. tg3_setup_phy(tp, 0);
  7570. }
  7571. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7572. tg3_flag(tp, 5780_CLASS)) {
  7573. tg3_serdes_parallel_detect(tp);
  7574. }
  7575. tp->timer_counter = tp->timer_multiplier;
  7576. }
  7577. /* Heartbeat is only sent once every 2 seconds.
  7578. *
  7579. * The heartbeat is to tell the ASF firmware that the host
  7580. * driver is still alive. In the event that the OS crashes,
  7581. * ASF needs to reset the hardware to free up the FIFO space
  7582. * that may be filled with rx packets destined for the host.
  7583. * If the FIFO is full, ASF will no longer function properly.
  7584. *
  7585. * Unintended resets have been reported on real time kernels
  7586. * where the timer doesn't run on time. Netpoll will also have
  7587. * same problem.
  7588. *
  7589. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7590. * to check the ring condition when the heartbeat is expiring
  7591. * before doing the reset. This will prevent most unintended
  7592. * resets.
  7593. */
  7594. if (!--tp->asf_counter) {
  7595. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7596. tg3_wait_for_event_ack(tp);
  7597. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7598. FWCMD_NICDRV_ALIVE3);
  7599. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7600. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7601. TG3_FW_UPDATE_TIMEOUT_SEC);
  7602. tg3_generate_fw_event(tp);
  7603. }
  7604. tp->asf_counter = tp->asf_multiplier;
  7605. }
  7606. spin_unlock(&tp->lock);
  7607. restart_timer:
  7608. tp->timer.expires = jiffies + tp->timer_offset;
  7609. add_timer(&tp->timer);
  7610. }
  7611. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7612. {
  7613. irq_handler_t fn;
  7614. unsigned long flags;
  7615. char *name;
  7616. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7617. if (tp->irq_cnt == 1)
  7618. name = tp->dev->name;
  7619. else {
  7620. name = &tnapi->irq_lbl[0];
  7621. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7622. name[IFNAMSIZ-1] = 0;
  7623. }
  7624. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7625. fn = tg3_msi;
  7626. if (tg3_flag(tp, 1SHOT_MSI))
  7627. fn = tg3_msi_1shot;
  7628. flags = 0;
  7629. } else {
  7630. fn = tg3_interrupt;
  7631. if (tg3_flag(tp, TAGGED_STATUS))
  7632. fn = tg3_interrupt_tagged;
  7633. flags = IRQF_SHARED;
  7634. }
  7635. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7636. }
  7637. static int tg3_test_interrupt(struct tg3 *tp)
  7638. {
  7639. struct tg3_napi *tnapi = &tp->napi[0];
  7640. struct net_device *dev = tp->dev;
  7641. int err, i, intr_ok = 0;
  7642. u32 val;
  7643. if (!netif_running(dev))
  7644. return -ENODEV;
  7645. tg3_disable_ints(tp);
  7646. free_irq(tnapi->irq_vec, tnapi);
  7647. /*
  7648. * Turn off MSI one shot mode. Otherwise this test has no
  7649. * observable way to know whether the interrupt was delivered.
  7650. */
  7651. if (tg3_flag(tp, 57765_PLUS)) {
  7652. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7653. tw32(MSGINT_MODE, val);
  7654. }
  7655. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7656. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7657. if (err)
  7658. return err;
  7659. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7660. tg3_enable_ints(tp);
  7661. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7662. tnapi->coal_now);
  7663. for (i = 0; i < 5; i++) {
  7664. u32 int_mbox, misc_host_ctrl;
  7665. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7666. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7667. if ((int_mbox != 0) ||
  7668. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7669. intr_ok = 1;
  7670. break;
  7671. }
  7672. if (tg3_flag(tp, 57765_PLUS) &&
  7673. tnapi->hw_status->status_tag != tnapi->last_tag)
  7674. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7675. msleep(10);
  7676. }
  7677. tg3_disable_ints(tp);
  7678. free_irq(tnapi->irq_vec, tnapi);
  7679. err = tg3_request_irq(tp, 0);
  7680. if (err)
  7681. return err;
  7682. if (intr_ok) {
  7683. /* Reenable MSI one shot mode. */
  7684. if (tg3_flag(tp, 57765_PLUS)) {
  7685. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7686. tw32(MSGINT_MODE, val);
  7687. }
  7688. return 0;
  7689. }
  7690. return -EIO;
  7691. }
  7692. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7693. * successfully restored
  7694. */
  7695. static int tg3_test_msi(struct tg3 *tp)
  7696. {
  7697. int err;
  7698. u16 pci_cmd;
  7699. if (!tg3_flag(tp, USING_MSI))
  7700. return 0;
  7701. /* Turn off SERR reporting in case MSI terminates with Master
  7702. * Abort.
  7703. */
  7704. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7705. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7706. pci_cmd & ~PCI_COMMAND_SERR);
  7707. err = tg3_test_interrupt(tp);
  7708. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7709. if (!err)
  7710. return 0;
  7711. /* other failures */
  7712. if (err != -EIO)
  7713. return err;
  7714. /* MSI test failed, go back to INTx mode */
  7715. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7716. "to INTx mode. Please report this failure to the PCI "
  7717. "maintainer and include system chipset information\n");
  7718. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7719. pci_disable_msi(tp->pdev);
  7720. tg3_flag_clear(tp, USING_MSI);
  7721. tp->napi[0].irq_vec = tp->pdev->irq;
  7722. err = tg3_request_irq(tp, 0);
  7723. if (err)
  7724. return err;
  7725. /* Need to reset the chip because the MSI cycle may have terminated
  7726. * with Master Abort.
  7727. */
  7728. tg3_full_lock(tp, 1);
  7729. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7730. err = tg3_init_hw(tp, 1);
  7731. tg3_full_unlock(tp);
  7732. if (err)
  7733. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7734. return err;
  7735. }
  7736. static int tg3_request_firmware(struct tg3 *tp)
  7737. {
  7738. const __be32 *fw_data;
  7739. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7740. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7741. tp->fw_needed);
  7742. return -ENOENT;
  7743. }
  7744. fw_data = (void *)tp->fw->data;
  7745. /* Firmware blob starts with version numbers, followed by
  7746. * start address and _full_ length including BSS sections
  7747. * (which must be longer than the actual data, of course
  7748. */
  7749. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7750. if (tp->fw_len < (tp->fw->size - 12)) {
  7751. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7752. tp->fw_len, tp->fw_needed);
  7753. release_firmware(tp->fw);
  7754. tp->fw = NULL;
  7755. return -EINVAL;
  7756. }
  7757. /* We no longer need firmware; we have it. */
  7758. tp->fw_needed = NULL;
  7759. return 0;
  7760. }
  7761. static bool tg3_enable_msix(struct tg3 *tp)
  7762. {
  7763. int i, rc, cpus = num_online_cpus();
  7764. struct msix_entry msix_ent[tp->irq_max];
  7765. if (cpus == 1)
  7766. /* Just fallback to the simpler MSI mode. */
  7767. return false;
  7768. /*
  7769. * We want as many rx rings enabled as there are cpus.
  7770. * The first MSIX vector only deals with link interrupts, etc,
  7771. * so we add one to the number of vectors we are requesting.
  7772. */
  7773. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7774. for (i = 0; i < tp->irq_max; i++) {
  7775. msix_ent[i].entry = i;
  7776. msix_ent[i].vector = 0;
  7777. }
  7778. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7779. if (rc < 0) {
  7780. return false;
  7781. } else if (rc != 0) {
  7782. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7783. return false;
  7784. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7785. tp->irq_cnt, rc);
  7786. tp->irq_cnt = rc;
  7787. }
  7788. for (i = 0; i < tp->irq_max; i++)
  7789. tp->napi[i].irq_vec = msix_ent[i].vector;
  7790. netif_set_real_num_tx_queues(tp->dev, 1);
  7791. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7792. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7793. pci_disable_msix(tp->pdev);
  7794. return false;
  7795. }
  7796. if (tp->irq_cnt > 1) {
  7797. tg3_flag_set(tp, ENABLE_RSS);
  7798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7799. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7800. tg3_flag_set(tp, ENABLE_TSS);
  7801. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7802. }
  7803. }
  7804. return true;
  7805. }
  7806. static void tg3_ints_init(struct tg3 *tp)
  7807. {
  7808. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7809. !tg3_flag(tp, TAGGED_STATUS)) {
  7810. /* All MSI supporting chips should support tagged
  7811. * status. Assert that this is the case.
  7812. */
  7813. netdev_warn(tp->dev,
  7814. "MSI without TAGGED_STATUS? Not using MSI\n");
  7815. goto defcfg;
  7816. }
  7817. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7818. tg3_flag_set(tp, USING_MSIX);
  7819. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7820. tg3_flag_set(tp, USING_MSI);
  7821. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7822. u32 msi_mode = tr32(MSGINT_MODE);
  7823. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7824. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7825. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7826. }
  7827. defcfg:
  7828. if (!tg3_flag(tp, USING_MSIX)) {
  7829. tp->irq_cnt = 1;
  7830. tp->napi[0].irq_vec = tp->pdev->irq;
  7831. netif_set_real_num_tx_queues(tp->dev, 1);
  7832. netif_set_real_num_rx_queues(tp->dev, 1);
  7833. }
  7834. }
  7835. static void tg3_ints_fini(struct tg3 *tp)
  7836. {
  7837. if (tg3_flag(tp, USING_MSIX))
  7838. pci_disable_msix(tp->pdev);
  7839. else if (tg3_flag(tp, USING_MSI))
  7840. pci_disable_msi(tp->pdev);
  7841. tg3_flag_clear(tp, USING_MSI);
  7842. tg3_flag_clear(tp, USING_MSIX);
  7843. tg3_flag_clear(tp, ENABLE_RSS);
  7844. tg3_flag_clear(tp, ENABLE_TSS);
  7845. }
  7846. static int tg3_open(struct net_device *dev)
  7847. {
  7848. struct tg3 *tp = netdev_priv(dev);
  7849. int i, err;
  7850. if (tp->fw_needed) {
  7851. err = tg3_request_firmware(tp);
  7852. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7853. if (err)
  7854. return err;
  7855. } else if (err) {
  7856. netdev_warn(tp->dev, "TSO capability disabled\n");
  7857. tg3_flag_clear(tp, TSO_CAPABLE);
  7858. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7859. netdev_notice(tp->dev, "TSO capability restored\n");
  7860. tg3_flag_set(tp, TSO_CAPABLE);
  7861. }
  7862. }
  7863. netif_carrier_off(tp->dev);
  7864. err = tg3_power_up(tp);
  7865. if (err)
  7866. return err;
  7867. tg3_full_lock(tp, 0);
  7868. tg3_disable_ints(tp);
  7869. tg3_flag_clear(tp, INIT_COMPLETE);
  7870. tg3_full_unlock(tp);
  7871. /*
  7872. * Setup interrupts first so we know how
  7873. * many NAPI resources to allocate
  7874. */
  7875. tg3_ints_init(tp);
  7876. /* The placement of this call is tied
  7877. * to the setup and use of Host TX descriptors.
  7878. */
  7879. err = tg3_alloc_consistent(tp);
  7880. if (err)
  7881. goto err_out1;
  7882. tg3_napi_init(tp);
  7883. tg3_napi_enable(tp);
  7884. for (i = 0; i < tp->irq_cnt; i++) {
  7885. struct tg3_napi *tnapi = &tp->napi[i];
  7886. err = tg3_request_irq(tp, i);
  7887. if (err) {
  7888. for (i--; i >= 0; i--)
  7889. free_irq(tnapi->irq_vec, tnapi);
  7890. break;
  7891. }
  7892. }
  7893. if (err)
  7894. goto err_out2;
  7895. tg3_full_lock(tp, 0);
  7896. err = tg3_init_hw(tp, 1);
  7897. if (err) {
  7898. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7899. tg3_free_rings(tp);
  7900. } else {
  7901. if (tg3_flag(tp, TAGGED_STATUS) &&
  7902. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7903. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7904. tp->timer_offset = HZ;
  7905. else
  7906. tp->timer_offset = HZ / 10;
  7907. BUG_ON(tp->timer_offset > HZ);
  7908. tp->timer_counter = tp->timer_multiplier =
  7909. (HZ / tp->timer_offset);
  7910. tp->asf_counter = tp->asf_multiplier =
  7911. ((HZ / tp->timer_offset) * 2);
  7912. init_timer(&tp->timer);
  7913. tp->timer.expires = jiffies + tp->timer_offset;
  7914. tp->timer.data = (unsigned long) tp;
  7915. tp->timer.function = tg3_timer;
  7916. }
  7917. tg3_full_unlock(tp);
  7918. if (err)
  7919. goto err_out3;
  7920. if (tg3_flag(tp, USING_MSI)) {
  7921. err = tg3_test_msi(tp);
  7922. if (err) {
  7923. tg3_full_lock(tp, 0);
  7924. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7925. tg3_free_rings(tp);
  7926. tg3_full_unlock(tp);
  7927. goto err_out2;
  7928. }
  7929. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7930. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7931. tw32(PCIE_TRANSACTION_CFG,
  7932. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7933. }
  7934. }
  7935. tg3_phy_start(tp);
  7936. tg3_full_lock(tp, 0);
  7937. add_timer(&tp->timer);
  7938. tg3_flag_set(tp, INIT_COMPLETE);
  7939. tg3_enable_ints(tp);
  7940. tg3_full_unlock(tp);
  7941. netif_tx_start_all_queues(dev);
  7942. /*
  7943. * Reset loopback feature if it was turned on while the device was down
  7944. * make sure that it's installed properly now.
  7945. */
  7946. if (dev->features & NETIF_F_LOOPBACK)
  7947. tg3_set_loopback(dev, dev->features);
  7948. return 0;
  7949. err_out3:
  7950. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7951. struct tg3_napi *tnapi = &tp->napi[i];
  7952. free_irq(tnapi->irq_vec, tnapi);
  7953. }
  7954. err_out2:
  7955. tg3_napi_disable(tp);
  7956. tg3_napi_fini(tp);
  7957. tg3_free_consistent(tp);
  7958. err_out1:
  7959. tg3_ints_fini(tp);
  7960. tg3_frob_aux_power(tp, false);
  7961. pci_set_power_state(tp->pdev, PCI_D3hot);
  7962. return err;
  7963. }
  7964. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7965. struct rtnl_link_stats64 *);
  7966. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7967. static int tg3_close(struct net_device *dev)
  7968. {
  7969. int i;
  7970. struct tg3 *tp = netdev_priv(dev);
  7971. tg3_napi_disable(tp);
  7972. cancel_work_sync(&tp->reset_task);
  7973. netif_tx_stop_all_queues(dev);
  7974. del_timer_sync(&tp->timer);
  7975. tg3_phy_stop(tp);
  7976. tg3_full_lock(tp, 1);
  7977. tg3_disable_ints(tp);
  7978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7979. tg3_free_rings(tp);
  7980. tg3_flag_clear(tp, INIT_COMPLETE);
  7981. tg3_full_unlock(tp);
  7982. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7983. struct tg3_napi *tnapi = &tp->napi[i];
  7984. free_irq(tnapi->irq_vec, tnapi);
  7985. }
  7986. tg3_ints_fini(tp);
  7987. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7988. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7989. sizeof(tp->estats_prev));
  7990. tg3_napi_fini(tp);
  7991. tg3_free_consistent(tp);
  7992. tg3_power_down(tp);
  7993. netif_carrier_off(tp->dev);
  7994. return 0;
  7995. }
  7996. static inline u64 get_stat64(tg3_stat64_t *val)
  7997. {
  7998. return ((u64)val->high << 32) | ((u64)val->low);
  7999. }
  8000. static u64 calc_crc_errors(struct tg3 *tp)
  8001. {
  8002. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8003. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8004. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8006. u32 val;
  8007. spin_lock_bh(&tp->lock);
  8008. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8009. tg3_writephy(tp, MII_TG3_TEST1,
  8010. val | MII_TG3_TEST1_CRC_EN);
  8011. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8012. } else
  8013. val = 0;
  8014. spin_unlock_bh(&tp->lock);
  8015. tp->phy_crc_errors += val;
  8016. return tp->phy_crc_errors;
  8017. }
  8018. return get_stat64(&hw_stats->rx_fcs_errors);
  8019. }
  8020. #define ESTAT_ADD(member) \
  8021. estats->member = old_estats->member + \
  8022. get_stat64(&hw_stats->member)
  8023. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8024. {
  8025. struct tg3_ethtool_stats *estats = &tp->estats;
  8026. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8027. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8028. if (!hw_stats)
  8029. return old_estats;
  8030. ESTAT_ADD(rx_octets);
  8031. ESTAT_ADD(rx_fragments);
  8032. ESTAT_ADD(rx_ucast_packets);
  8033. ESTAT_ADD(rx_mcast_packets);
  8034. ESTAT_ADD(rx_bcast_packets);
  8035. ESTAT_ADD(rx_fcs_errors);
  8036. ESTAT_ADD(rx_align_errors);
  8037. ESTAT_ADD(rx_xon_pause_rcvd);
  8038. ESTAT_ADD(rx_xoff_pause_rcvd);
  8039. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8040. ESTAT_ADD(rx_xoff_entered);
  8041. ESTAT_ADD(rx_frame_too_long_errors);
  8042. ESTAT_ADD(rx_jabbers);
  8043. ESTAT_ADD(rx_undersize_packets);
  8044. ESTAT_ADD(rx_in_length_errors);
  8045. ESTAT_ADD(rx_out_length_errors);
  8046. ESTAT_ADD(rx_64_or_less_octet_packets);
  8047. ESTAT_ADD(rx_65_to_127_octet_packets);
  8048. ESTAT_ADD(rx_128_to_255_octet_packets);
  8049. ESTAT_ADD(rx_256_to_511_octet_packets);
  8050. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8051. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8052. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8053. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8054. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8055. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8056. ESTAT_ADD(tx_octets);
  8057. ESTAT_ADD(tx_collisions);
  8058. ESTAT_ADD(tx_xon_sent);
  8059. ESTAT_ADD(tx_xoff_sent);
  8060. ESTAT_ADD(tx_flow_control);
  8061. ESTAT_ADD(tx_mac_errors);
  8062. ESTAT_ADD(tx_single_collisions);
  8063. ESTAT_ADD(tx_mult_collisions);
  8064. ESTAT_ADD(tx_deferred);
  8065. ESTAT_ADD(tx_excessive_collisions);
  8066. ESTAT_ADD(tx_late_collisions);
  8067. ESTAT_ADD(tx_collide_2times);
  8068. ESTAT_ADD(tx_collide_3times);
  8069. ESTAT_ADD(tx_collide_4times);
  8070. ESTAT_ADD(tx_collide_5times);
  8071. ESTAT_ADD(tx_collide_6times);
  8072. ESTAT_ADD(tx_collide_7times);
  8073. ESTAT_ADD(tx_collide_8times);
  8074. ESTAT_ADD(tx_collide_9times);
  8075. ESTAT_ADD(tx_collide_10times);
  8076. ESTAT_ADD(tx_collide_11times);
  8077. ESTAT_ADD(tx_collide_12times);
  8078. ESTAT_ADD(tx_collide_13times);
  8079. ESTAT_ADD(tx_collide_14times);
  8080. ESTAT_ADD(tx_collide_15times);
  8081. ESTAT_ADD(tx_ucast_packets);
  8082. ESTAT_ADD(tx_mcast_packets);
  8083. ESTAT_ADD(tx_bcast_packets);
  8084. ESTAT_ADD(tx_carrier_sense_errors);
  8085. ESTAT_ADD(tx_discards);
  8086. ESTAT_ADD(tx_errors);
  8087. ESTAT_ADD(dma_writeq_full);
  8088. ESTAT_ADD(dma_write_prioq_full);
  8089. ESTAT_ADD(rxbds_empty);
  8090. ESTAT_ADD(rx_discards);
  8091. ESTAT_ADD(rx_errors);
  8092. ESTAT_ADD(rx_threshold_hit);
  8093. ESTAT_ADD(dma_readq_full);
  8094. ESTAT_ADD(dma_read_prioq_full);
  8095. ESTAT_ADD(tx_comp_queue_full);
  8096. ESTAT_ADD(ring_set_send_prod_index);
  8097. ESTAT_ADD(ring_status_update);
  8098. ESTAT_ADD(nic_irqs);
  8099. ESTAT_ADD(nic_avoided_irqs);
  8100. ESTAT_ADD(nic_tx_threshold_hit);
  8101. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8102. return estats;
  8103. }
  8104. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8105. struct rtnl_link_stats64 *stats)
  8106. {
  8107. struct tg3 *tp = netdev_priv(dev);
  8108. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8109. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8110. if (!hw_stats)
  8111. return old_stats;
  8112. stats->rx_packets = old_stats->rx_packets +
  8113. get_stat64(&hw_stats->rx_ucast_packets) +
  8114. get_stat64(&hw_stats->rx_mcast_packets) +
  8115. get_stat64(&hw_stats->rx_bcast_packets);
  8116. stats->tx_packets = old_stats->tx_packets +
  8117. get_stat64(&hw_stats->tx_ucast_packets) +
  8118. get_stat64(&hw_stats->tx_mcast_packets) +
  8119. get_stat64(&hw_stats->tx_bcast_packets);
  8120. stats->rx_bytes = old_stats->rx_bytes +
  8121. get_stat64(&hw_stats->rx_octets);
  8122. stats->tx_bytes = old_stats->tx_bytes +
  8123. get_stat64(&hw_stats->tx_octets);
  8124. stats->rx_errors = old_stats->rx_errors +
  8125. get_stat64(&hw_stats->rx_errors);
  8126. stats->tx_errors = old_stats->tx_errors +
  8127. get_stat64(&hw_stats->tx_errors) +
  8128. get_stat64(&hw_stats->tx_mac_errors) +
  8129. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8130. get_stat64(&hw_stats->tx_discards);
  8131. stats->multicast = old_stats->multicast +
  8132. get_stat64(&hw_stats->rx_mcast_packets);
  8133. stats->collisions = old_stats->collisions +
  8134. get_stat64(&hw_stats->tx_collisions);
  8135. stats->rx_length_errors = old_stats->rx_length_errors +
  8136. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8137. get_stat64(&hw_stats->rx_undersize_packets);
  8138. stats->rx_over_errors = old_stats->rx_over_errors +
  8139. get_stat64(&hw_stats->rxbds_empty);
  8140. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8141. get_stat64(&hw_stats->rx_align_errors);
  8142. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8143. get_stat64(&hw_stats->tx_discards);
  8144. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8145. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8146. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8147. calc_crc_errors(tp);
  8148. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8149. get_stat64(&hw_stats->rx_discards);
  8150. stats->rx_dropped = tp->rx_dropped;
  8151. return stats;
  8152. }
  8153. static inline u32 calc_crc(unsigned char *buf, int len)
  8154. {
  8155. u32 reg;
  8156. u32 tmp;
  8157. int j, k;
  8158. reg = 0xffffffff;
  8159. for (j = 0; j < len; j++) {
  8160. reg ^= buf[j];
  8161. for (k = 0; k < 8; k++) {
  8162. tmp = reg & 0x01;
  8163. reg >>= 1;
  8164. if (tmp)
  8165. reg ^= 0xedb88320;
  8166. }
  8167. }
  8168. return ~reg;
  8169. }
  8170. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8171. {
  8172. /* accept or reject all multicast frames */
  8173. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8174. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8175. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8176. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8177. }
  8178. static void __tg3_set_rx_mode(struct net_device *dev)
  8179. {
  8180. struct tg3 *tp = netdev_priv(dev);
  8181. u32 rx_mode;
  8182. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8183. RX_MODE_KEEP_VLAN_TAG);
  8184. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8185. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8186. * flag clear.
  8187. */
  8188. if (!tg3_flag(tp, ENABLE_ASF))
  8189. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8190. #endif
  8191. if (dev->flags & IFF_PROMISC) {
  8192. /* Promiscuous mode. */
  8193. rx_mode |= RX_MODE_PROMISC;
  8194. } else if (dev->flags & IFF_ALLMULTI) {
  8195. /* Accept all multicast. */
  8196. tg3_set_multi(tp, 1);
  8197. } else if (netdev_mc_empty(dev)) {
  8198. /* Reject all multicast. */
  8199. tg3_set_multi(tp, 0);
  8200. } else {
  8201. /* Accept one or more multicast(s). */
  8202. struct netdev_hw_addr *ha;
  8203. u32 mc_filter[4] = { 0, };
  8204. u32 regidx;
  8205. u32 bit;
  8206. u32 crc;
  8207. netdev_for_each_mc_addr(ha, dev) {
  8208. crc = calc_crc(ha->addr, ETH_ALEN);
  8209. bit = ~crc & 0x7f;
  8210. regidx = (bit & 0x60) >> 5;
  8211. bit &= 0x1f;
  8212. mc_filter[regidx] |= (1 << bit);
  8213. }
  8214. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8215. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8216. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8217. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8218. }
  8219. if (rx_mode != tp->rx_mode) {
  8220. tp->rx_mode = rx_mode;
  8221. tw32_f(MAC_RX_MODE, rx_mode);
  8222. udelay(10);
  8223. }
  8224. }
  8225. static void tg3_set_rx_mode(struct net_device *dev)
  8226. {
  8227. struct tg3 *tp = netdev_priv(dev);
  8228. if (!netif_running(dev))
  8229. return;
  8230. tg3_full_lock(tp, 0);
  8231. __tg3_set_rx_mode(dev);
  8232. tg3_full_unlock(tp);
  8233. }
  8234. static int tg3_get_regs_len(struct net_device *dev)
  8235. {
  8236. return TG3_REG_BLK_SIZE;
  8237. }
  8238. static void tg3_get_regs(struct net_device *dev,
  8239. struct ethtool_regs *regs, void *_p)
  8240. {
  8241. struct tg3 *tp = netdev_priv(dev);
  8242. regs->version = 0;
  8243. memset(_p, 0, TG3_REG_BLK_SIZE);
  8244. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8245. return;
  8246. tg3_full_lock(tp, 0);
  8247. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8248. tg3_full_unlock(tp);
  8249. }
  8250. static int tg3_get_eeprom_len(struct net_device *dev)
  8251. {
  8252. struct tg3 *tp = netdev_priv(dev);
  8253. return tp->nvram_size;
  8254. }
  8255. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8256. {
  8257. struct tg3 *tp = netdev_priv(dev);
  8258. int ret;
  8259. u8 *pd;
  8260. u32 i, offset, len, b_offset, b_count;
  8261. __be32 val;
  8262. if (tg3_flag(tp, NO_NVRAM))
  8263. return -EINVAL;
  8264. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8265. return -EAGAIN;
  8266. offset = eeprom->offset;
  8267. len = eeprom->len;
  8268. eeprom->len = 0;
  8269. eeprom->magic = TG3_EEPROM_MAGIC;
  8270. if (offset & 3) {
  8271. /* adjustments to start on required 4 byte boundary */
  8272. b_offset = offset & 3;
  8273. b_count = 4 - b_offset;
  8274. if (b_count > len) {
  8275. /* i.e. offset=1 len=2 */
  8276. b_count = len;
  8277. }
  8278. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8279. if (ret)
  8280. return ret;
  8281. memcpy(data, ((char *)&val) + b_offset, b_count);
  8282. len -= b_count;
  8283. offset += b_count;
  8284. eeprom->len += b_count;
  8285. }
  8286. /* read bytes up to the last 4 byte boundary */
  8287. pd = &data[eeprom->len];
  8288. for (i = 0; i < (len - (len & 3)); i += 4) {
  8289. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8290. if (ret) {
  8291. eeprom->len += i;
  8292. return ret;
  8293. }
  8294. memcpy(pd + i, &val, 4);
  8295. }
  8296. eeprom->len += i;
  8297. if (len & 3) {
  8298. /* read last bytes not ending on 4 byte boundary */
  8299. pd = &data[eeprom->len];
  8300. b_count = len & 3;
  8301. b_offset = offset + len - b_count;
  8302. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8303. if (ret)
  8304. return ret;
  8305. memcpy(pd, &val, b_count);
  8306. eeprom->len += b_count;
  8307. }
  8308. return 0;
  8309. }
  8310. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8311. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8312. {
  8313. struct tg3 *tp = netdev_priv(dev);
  8314. int ret;
  8315. u32 offset, len, b_offset, odd_len;
  8316. u8 *buf;
  8317. __be32 start, end;
  8318. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8319. return -EAGAIN;
  8320. if (tg3_flag(tp, NO_NVRAM) ||
  8321. eeprom->magic != TG3_EEPROM_MAGIC)
  8322. return -EINVAL;
  8323. offset = eeprom->offset;
  8324. len = eeprom->len;
  8325. if ((b_offset = (offset & 3))) {
  8326. /* adjustments to start on required 4 byte boundary */
  8327. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8328. if (ret)
  8329. return ret;
  8330. len += b_offset;
  8331. offset &= ~3;
  8332. if (len < 4)
  8333. len = 4;
  8334. }
  8335. odd_len = 0;
  8336. if (len & 3) {
  8337. /* adjustments to end on required 4 byte boundary */
  8338. odd_len = 1;
  8339. len = (len + 3) & ~3;
  8340. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8341. if (ret)
  8342. return ret;
  8343. }
  8344. buf = data;
  8345. if (b_offset || odd_len) {
  8346. buf = kmalloc(len, GFP_KERNEL);
  8347. if (!buf)
  8348. return -ENOMEM;
  8349. if (b_offset)
  8350. memcpy(buf, &start, 4);
  8351. if (odd_len)
  8352. memcpy(buf+len-4, &end, 4);
  8353. memcpy(buf + b_offset, data, eeprom->len);
  8354. }
  8355. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8356. if (buf != data)
  8357. kfree(buf);
  8358. return ret;
  8359. }
  8360. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8361. {
  8362. struct tg3 *tp = netdev_priv(dev);
  8363. if (tg3_flag(tp, USE_PHYLIB)) {
  8364. struct phy_device *phydev;
  8365. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8366. return -EAGAIN;
  8367. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8368. return phy_ethtool_gset(phydev, cmd);
  8369. }
  8370. cmd->supported = (SUPPORTED_Autoneg);
  8371. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8372. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8373. SUPPORTED_1000baseT_Full);
  8374. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8375. cmd->supported |= (SUPPORTED_100baseT_Half |
  8376. SUPPORTED_100baseT_Full |
  8377. SUPPORTED_10baseT_Half |
  8378. SUPPORTED_10baseT_Full |
  8379. SUPPORTED_TP);
  8380. cmd->port = PORT_TP;
  8381. } else {
  8382. cmd->supported |= SUPPORTED_FIBRE;
  8383. cmd->port = PORT_FIBRE;
  8384. }
  8385. cmd->advertising = tp->link_config.advertising;
  8386. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8387. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8388. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8389. cmd->advertising |= ADVERTISED_Pause;
  8390. } else {
  8391. cmd->advertising |= ADVERTISED_Pause |
  8392. ADVERTISED_Asym_Pause;
  8393. }
  8394. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8395. cmd->advertising |= ADVERTISED_Asym_Pause;
  8396. }
  8397. }
  8398. if (netif_running(dev)) {
  8399. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8400. cmd->duplex = tp->link_config.active_duplex;
  8401. } else {
  8402. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8403. cmd->duplex = DUPLEX_INVALID;
  8404. }
  8405. cmd->phy_address = tp->phy_addr;
  8406. cmd->transceiver = XCVR_INTERNAL;
  8407. cmd->autoneg = tp->link_config.autoneg;
  8408. cmd->maxtxpkt = 0;
  8409. cmd->maxrxpkt = 0;
  8410. return 0;
  8411. }
  8412. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8413. {
  8414. struct tg3 *tp = netdev_priv(dev);
  8415. u32 speed = ethtool_cmd_speed(cmd);
  8416. if (tg3_flag(tp, USE_PHYLIB)) {
  8417. struct phy_device *phydev;
  8418. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8419. return -EAGAIN;
  8420. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8421. return phy_ethtool_sset(phydev, cmd);
  8422. }
  8423. if (cmd->autoneg != AUTONEG_ENABLE &&
  8424. cmd->autoneg != AUTONEG_DISABLE)
  8425. return -EINVAL;
  8426. if (cmd->autoneg == AUTONEG_DISABLE &&
  8427. cmd->duplex != DUPLEX_FULL &&
  8428. cmd->duplex != DUPLEX_HALF)
  8429. return -EINVAL;
  8430. if (cmd->autoneg == AUTONEG_ENABLE) {
  8431. u32 mask = ADVERTISED_Autoneg |
  8432. ADVERTISED_Pause |
  8433. ADVERTISED_Asym_Pause;
  8434. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8435. mask |= ADVERTISED_1000baseT_Half |
  8436. ADVERTISED_1000baseT_Full;
  8437. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8438. mask |= ADVERTISED_100baseT_Half |
  8439. ADVERTISED_100baseT_Full |
  8440. ADVERTISED_10baseT_Half |
  8441. ADVERTISED_10baseT_Full |
  8442. ADVERTISED_TP;
  8443. else
  8444. mask |= ADVERTISED_FIBRE;
  8445. if (cmd->advertising & ~mask)
  8446. return -EINVAL;
  8447. mask &= (ADVERTISED_1000baseT_Half |
  8448. ADVERTISED_1000baseT_Full |
  8449. ADVERTISED_100baseT_Half |
  8450. ADVERTISED_100baseT_Full |
  8451. ADVERTISED_10baseT_Half |
  8452. ADVERTISED_10baseT_Full);
  8453. cmd->advertising &= mask;
  8454. } else {
  8455. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8456. if (speed != SPEED_1000)
  8457. return -EINVAL;
  8458. if (cmd->duplex != DUPLEX_FULL)
  8459. return -EINVAL;
  8460. } else {
  8461. if (speed != SPEED_100 &&
  8462. speed != SPEED_10)
  8463. return -EINVAL;
  8464. }
  8465. }
  8466. tg3_full_lock(tp, 0);
  8467. tp->link_config.autoneg = cmd->autoneg;
  8468. if (cmd->autoneg == AUTONEG_ENABLE) {
  8469. tp->link_config.advertising = (cmd->advertising |
  8470. ADVERTISED_Autoneg);
  8471. tp->link_config.speed = SPEED_INVALID;
  8472. tp->link_config.duplex = DUPLEX_INVALID;
  8473. } else {
  8474. tp->link_config.advertising = 0;
  8475. tp->link_config.speed = speed;
  8476. tp->link_config.duplex = cmd->duplex;
  8477. }
  8478. tp->link_config.orig_speed = tp->link_config.speed;
  8479. tp->link_config.orig_duplex = tp->link_config.duplex;
  8480. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8481. if (netif_running(dev))
  8482. tg3_setup_phy(tp, 1);
  8483. tg3_full_unlock(tp);
  8484. return 0;
  8485. }
  8486. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8487. {
  8488. struct tg3 *tp = netdev_priv(dev);
  8489. strcpy(info->driver, DRV_MODULE_NAME);
  8490. strcpy(info->version, DRV_MODULE_VERSION);
  8491. strcpy(info->fw_version, tp->fw_ver);
  8492. strcpy(info->bus_info, pci_name(tp->pdev));
  8493. }
  8494. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8495. {
  8496. struct tg3 *tp = netdev_priv(dev);
  8497. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8498. wol->supported = WAKE_MAGIC;
  8499. else
  8500. wol->supported = 0;
  8501. wol->wolopts = 0;
  8502. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8503. wol->wolopts = WAKE_MAGIC;
  8504. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8505. }
  8506. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8507. {
  8508. struct tg3 *tp = netdev_priv(dev);
  8509. struct device *dp = &tp->pdev->dev;
  8510. if (wol->wolopts & ~WAKE_MAGIC)
  8511. return -EINVAL;
  8512. if ((wol->wolopts & WAKE_MAGIC) &&
  8513. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8514. return -EINVAL;
  8515. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8516. spin_lock_bh(&tp->lock);
  8517. if (device_may_wakeup(dp))
  8518. tg3_flag_set(tp, WOL_ENABLE);
  8519. else
  8520. tg3_flag_clear(tp, WOL_ENABLE);
  8521. spin_unlock_bh(&tp->lock);
  8522. return 0;
  8523. }
  8524. static u32 tg3_get_msglevel(struct net_device *dev)
  8525. {
  8526. struct tg3 *tp = netdev_priv(dev);
  8527. return tp->msg_enable;
  8528. }
  8529. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8530. {
  8531. struct tg3 *tp = netdev_priv(dev);
  8532. tp->msg_enable = value;
  8533. }
  8534. static int tg3_nway_reset(struct net_device *dev)
  8535. {
  8536. struct tg3 *tp = netdev_priv(dev);
  8537. int r;
  8538. if (!netif_running(dev))
  8539. return -EAGAIN;
  8540. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8541. return -EINVAL;
  8542. if (tg3_flag(tp, USE_PHYLIB)) {
  8543. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8544. return -EAGAIN;
  8545. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8546. } else {
  8547. u32 bmcr;
  8548. spin_lock_bh(&tp->lock);
  8549. r = -EINVAL;
  8550. tg3_readphy(tp, MII_BMCR, &bmcr);
  8551. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8552. ((bmcr & BMCR_ANENABLE) ||
  8553. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8554. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8555. BMCR_ANENABLE);
  8556. r = 0;
  8557. }
  8558. spin_unlock_bh(&tp->lock);
  8559. }
  8560. return r;
  8561. }
  8562. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8563. {
  8564. struct tg3 *tp = netdev_priv(dev);
  8565. ering->rx_max_pending = tp->rx_std_ring_mask;
  8566. ering->rx_mini_max_pending = 0;
  8567. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8568. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8569. else
  8570. ering->rx_jumbo_max_pending = 0;
  8571. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8572. ering->rx_pending = tp->rx_pending;
  8573. ering->rx_mini_pending = 0;
  8574. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8575. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8576. else
  8577. ering->rx_jumbo_pending = 0;
  8578. ering->tx_pending = tp->napi[0].tx_pending;
  8579. }
  8580. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8581. {
  8582. struct tg3 *tp = netdev_priv(dev);
  8583. int i, irq_sync = 0, err = 0;
  8584. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8585. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8586. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8587. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8588. (tg3_flag(tp, TSO_BUG) &&
  8589. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8590. return -EINVAL;
  8591. if (netif_running(dev)) {
  8592. tg3_phy_stop(tp);
  8593. tg3_netif_stop(tp);
  8594. irq_sync = 1;
  8595. }
  8596. tg3_full_lock(tp, irq_sync);
  8597. tp->rx_pending = ering->rx_pending;
  8598. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8599. tp->rx_pending > 63)
  8600. tp->rx_pending = 63;
  8601. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8602. for (i = 0; i < tp->irq_max; i++)
  8603. tp->napi[i].tx_pending = ering->tx_pending;
  8604. if (netif_running(dev)) {
  8605. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8606. err = tg3_restart_hw(tp, 1);
  8607. if (!err)
  8608. tg3_netif_start(tp);
  8609. }
  8610. tg3_full_unlock(tp);
  8611. if (irq_sync && !err)
  8612. tg3_phy_start(tp);
  8613. return err;
  8614. }
  8615. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8616. {
  8617. struct tg3 *tp = netdev_priv(dev);
  8618. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8619. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8620. epause->rx_pause = 1;
  8621. else
  8622. epause->rx_pause = 0;
  8623. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8624. epause->tx_pause = 1;
  8625. else
  8626. epause->tx_pause = 0;
  8627. }
  8628. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8629. {
  8630. struct tg3 *tp = netdev_priv(dev);
  8631. int err = 0;
  8632. if (tg3_flag(tp, USE_PHYLIB)) {
  8633. u32 newadv;
  8634. struct phy_device *phydev;
  8635. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8636. if (!(phydev->supported & SUPPORTED_Pause) ||
  8637. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8638. (epause->rx_pause != epause->tx_pause)))
  8639. return -EINVAL;
  8640. tp->link_config.flowctrl = 0;
  8641. if (epause->rx_pause) {
  8642. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8643. if (epause->tx_pause) {
  8644. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8645. newadv = ADVERTISED_Pause;
  8646. } else
  8647. newadv = ADVERTISED_Pause |
  8648. ADVERTISED_Asym_Pause;
  8649. } else if (epause->tx_pause) {
  8650. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8651. newadv = ADVERTISED_Asym_Pause;
  8652. } else
  8653. newadv = 0;
  8654. if (epause->autoneg)
  8655. tg3_flag_set(tp, PAUSE_AUTONEG);
  8656. else
  8657. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8658. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8659. u32 oldadv = phydev->advertising &
  8660. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8661. if (oldadv != newadv) {
  8662. phydev->advertising &=
  8663. ~(ADVERTISED_Pause |
  8664. ADVERTISED_Asym_Pause);
  8665. phydev->advertising |= newadv;
  8666. if (phydev->autoneg) {
  8667. /*
  8668. * Always renegotiate the link to
  8669. * inform our link partner of our
  8670. * flow control settings, even if the
  8671. * flow control is forced. Let
  8672. * tg3_adjust_link() do the final
  8673. * flow control setup.
  8674. */
  8675. return phy_start_aneg(phydev);
  8676. }
  8677. }
  8678. if (!epause->autoneg)
  8679. tg3_setup_flow_control(tp, 0, 0);
  8680. } else {
  8681. tp->link_config.orig_advertising &=
  8682. ~(ADVERTISED_Pause |
  8683. ADVERTISED_Asym_Pause);
  8684. tp->link_config.orig_advertising |= newadv;
  8685. }
  8686. } else {
  8687. int irq_sync = 0;
  8688. if (netif_running(dev)) {
  8689. tg3_netif_stop(tp);
  8690. irq_sync = 1;
  8691. }
  8692. tg3_full_lock(tp, irq_sync);
  8693. if (epause->autoneg)
  8694. tg3_flag_set(tp, PAUSE_AUTONEG);
  8695. else
  8696. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8697. if (epause->rx_pause)
  8698. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8699. else
  8700. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8701. if (epause->tx_pause)
  8702. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8703. else
  8704. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8705. if (netif_running(dev)) {
  8706. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8707. err = tg3_restart_hw(tp, 1);
  8708. if (!err)
  8709. tg3_netif_start(tp);
  8710. }
  8711. tg3_full_unlock(tp);
  8712. }
  8713. return err;
  8714. }
  8715. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8716. {
  8717. switch (sset) {
  8718. case ETH_SS_TEST:
  8719. return TG3_NUM_TEST;
  8720. case ETH_SS_STATS:
  8721. return TG3_NUM_STATS;
  8722. default:
  8723. return -EOPNOTSUPP;
  8724. }
  8725. }
  8726. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8727. {
  8728. switch (stringset) {
  8729. case ETH_SS_STATS:
  8730. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8731. break;
  8732. case ETH_SS_TEST:
  8733. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8734. break;
  8735. default:
  8736. WARN_ON(1); /* we need a WARN() */
  8737. break;
  8738. }
  8739. }
  8740. static int tg3_set_phys_id(struct net_device *dev,
  8741. enum ethtool_phys_id_state state)
  8742. {
  8743. struct tg3 *tp = netdev_priv(dev);
  8744. if (!netif_running(tp->dev))
  8745. return -EAGAIN;
  8746. switch (state) {
  8747. case ETHTOOL_ID_ACTIVE:
  8748. return 1; /* cycle on/off once per second */
  8749. case ETHTOOL_ID_ON:
  8750. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8751. LED_CTRL_1000MBPS_ON |
  8752. LED_CTRL_100MBPS_ON |
  8753. LED_CTRL_10MBPS_ON |
  8754. LED_CTRL_TRAFFIC_OVERRIDE |
  8755. LED_CTRL_TRAFFIC_BLINK |
  8756. LED_CTRL_TRAFFIC_LED);
  8757. break;
  8758. case ETHTOOL_ID_OFF:
  8759. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8760. LED_CTRL_TRAFFIC_OVERRIDE);
  8761. break;
  8762. case ETHTOOL_ID_INACTIVE:
  8763. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8764. break;
  8765. }
  8766. return 0;
  8767. }
  8768. static void tg3_get_ethtool_stats(struct net_device *dev,
  8769. struct ethtool_stats *estats, u64 *tmp_stats)
  8770. {
  8771. struct tg3 *tp = netdev_priv(dev);
  8772. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8773. }
  8774. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8775. {
  8776. int i;
  8777. __be32 *buf;
  8778. u32 offset = 0, len = 0;
  8779. u32 magic, val;
  8780. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8781. return NULL;
  8782. if (magic == TG3_EEPROM_MAGIC) {
  8783. for (offset = TG3_NVM_DIR_START;
  8784. offset < TG3_NVM_DIR_END;
  8785. offset += TG3_NVM_DIRENT_SIZE) {
  8786. if (tg3_nvram_read(tp, offset, &val))
  8787. return NULL;
  8788. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8789. TG3_NVM_DIRTYPE_EXTVPD)
  8790. break;
  8791. }
  8792. if (offset != TG3_NVM_DIR_END) {
  8793. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8794. if (tg3_nvram_read(tp, offset + 4, &offset))
  8795. return NULL;
  8796. offset = tg3_nvram_logical_addr(tp, offset);
  8797. }
  8798. }
  8799. if (!offset || !len) {
  8800. offset = TG3_NVM_VPD_OFF;
  8801. len = TG3_NVM_VPD_LEN;
  8802. }
  8803. buf = kmalloc(len, GFP_KERNEL);
  8804. if (buf == NULL)
  8805. return NULL;
  8806. if (magic == TG3_EEPROM_MAGIC) {
  8807. for (i = 0; i < len; i += 4) {
  8808. /* The data is in little-endian format in NVRAM.
  8809. * Use the big-endian read routines to preserve
  8810. * the byte order as it exists in NVRAM.
  8811. */
  8812. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8813. goto error;
  8814. }
  8815. } else {
  8816. u8 *ptr;
  8817. ssize_t cnt;
  8818. unsigned int pos = 0;
  8819. ptr = (u8 *)&buf[0];
  8820. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8821. cnt = pci_read_vpd(tp->pdev, pos,
  8822. len - pos, ptr);
  8823. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8824. cnt = 0;
  8825. else if (cnt < 0)
  8826. goto error;
  8827. }
  8828. if (pos != len)
  8829. goto error;
  8830. }
  8831. *vpdlen = len;
  8832. return buf;
  8833. error:
  8834. kfree(buf);
  8835. return NULL;
  8836. }
  8837. #define NVRAM_TEST_SIZE 0x100
  8838. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8839. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8840. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8841. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8842. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8843. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8844. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8845. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8846. static int tg3_test_nvram(struct tg3 *tp)
  8847. {
  8848. u32 csum, magic, len;
  8849. __be32 *buf;
  8850. int i, j, k, err = 0, size;
  8851. if (tg3_flag(tp, NO_NVRAM))
  8852. return 0;
  8853. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8854. return -EIO;
  8855. if (magic == TG3_EEPROM_MAGIC)
  8856. size = NVRAM_TEST_SIZE;
  8857. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8858. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8859. TG3_EEPROM_SB_FORMAT_1) {
  8860. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8861. case TG3_EEPROM_SB_REVISION_0:
  8862. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8863. break;
  8864. case TG3_EEPROM_SB_REVISION_2:
  8865. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8866. break;
  8867. case TG3_EEPROM_SB_REVISION_3:
  8868. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8869. break;
  8870. case TG3_EEPROM_SB_REVISION_4:
  8871. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8872. break;
  8873. case TG3_EEPROM_SB_REVISION_5:
  8874. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8875. break;
  8876. case TG3_EEPROM_SB_REVISION_6:
  8877. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8878. break;
  8879. default:
  8880. return -EIO;
  8881. }
  8882. } else
  8883. return 0;
  8884. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8885. size = NVRAM_SELFBOOT_HW_SIZE;
  8886. else
  8887. return -EIO;
  8888. buf = kmalloc(size, GFP_KERNEL);
  8889. if (buf == NULL)
  8890. return -ENOMEM;
  8891. err = -EIO;
  8892. for (i = 0, j = 0; i < size; i += 4, j++) {
  8893. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8894. if (err)
  8895. break;
  8896. }
  8897. if (i < size)
  8898. goto out;
  8899. /* Selfboot format */
  8900. magic = be32_to_cpu(buf[0]);
  8901. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8902. TG3_EEPROM_MAGIC_FW) {
  8903. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8904. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8905. TG3_EEPROM_SB_REVISION_2) {
  8906. /* For rev 2, the csum doesn't include the MBA. */
  8907. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8908. csum8 += buf8[i];
  8909. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8910. csum8 += buf8[i];
  8911. } else {
  8912. for (i = 0; i < size; i++)
  8913. csum8 += buf8[i];
  8914. }
  8915. if (csum8 == 0) {
  8916. err = 0;
  8917. goto out;
  8918. }
  8919. err = -EIO;
  8920. goto out;
  8921. }
  8922. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8923. TG3_EEPROM_MAGIC_HW) {
  8924. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8925. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8926. u8 *buf8 = (u8 *) buf;
  8927. /* Separate the parity bits and the data bytes. */
  8928. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8929. if ((i == 0) || (i == 8)) {
  8930. int l;
  8931. u8 msk;
  8932. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8933. parity[k++] = buf8[i] & msk;
  8934. i++;
  8935. } else if (i == 16) {
  8936. int l;
  8937. u8 msk;
  8938. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8939. parity[k++] = buf8[i] & msk;
  8940. i++;
  8941. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8942. parity[k++] = buf8[i] & msk;
  8943. i++;
  8944. }
  8945. data[j++] = buf8[i];
  8946. }
  8947. err = -EIO;
  8948. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8949. u8 hw8 = hweight8(data[i]);
  8950. if ((hw8 & 0x1) && parity[i])
  8951. goto out;
  8952. else if (!(hw8 & 0x1) && !parity[i])
  8953. goto out;
  8954. }
  8955. err = 0;
  8956. goto out;
  8957. }
  8958. err = -EIO;
  8959. /* Bootstrap checksum at offset 0x10 */
  8960. csum = calc_crc((unsigned char *) buf, 0x10);
  8961. if (csum != le32_to_cpu(buf[0x10/4]))
  8962. goto out;
  8963. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8964. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8965. if (csum != le32_to_cpu(buf[0xfc/4]))
  8966. goto out;
  8967. kfree(buf);
  8968. buf = tg3_vpd_readblock(tp, &len);
  8969. if (!buf)
  8970. return -ENOMEM;
  8971. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  8972. if (i > 0) {
  8973. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8974. if (j < 0)
  8975. goto out;
  8976. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  8977. goto out;
  8978. i += PCI_VPD_LRDT_TAG_SIZE;
  8979. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8980. PCI_VPD_RO_KEYWORD_CHKSUM);
  8981. if (j > 0) {
  8982. u8 csum8 = 0;
  8983. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8984. for (i = 0; i <= j; i++)
  8985. csum8 += ((u8 *)buf)[i];
  8986. if (csum8)
  8987. goto out;
  8988. }
  8989. }
  8990. err = 0;
  8991. out:
  8992. kfree(buf);
  8993. return err;
  8994. }
  8995. #define TG3_SERDES_TIMEOUT_SEC 2
  8996. #define TG3_COPPER_TIMEOUT_SEC 6
  8997. static int tg3_test_link(struct tg3 *tp)
  8998. {
  8999. int i, max;
  9000. if (!netif_running(tp->dev))
  9001. return -ENODEV;
  9002. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9003. max = TG3_SERDES_TIMEOUT_SEC;
  9004. else
  9005. max = TG3_COPPER_TIMEOUT_SEC;
  9006. for (i = 0; i < max; i++) {
  9007. if (netif_carrier_ok(tp->dev))
  9008. return 0;
  9009. if (msleep_interruptible(1000))
  9010. break;
  9011. }
  9012. return -EIO;
  9013. }
  9014. /* Only test the commonly used registers */
  9015. static int tg3_test_registers(struct tg3 *tp)
  9016. {
  9017. int i, is_5705, is_5750;
  9018. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9019. static struct {
  9020. u16 offset;
  9021. u16 flags;
  9022. #define TG3_FL_5705 0x1
  9023. #define TG3_FL_NOT_5705 0x2
  9024. #define TG3_FL_NOT_5788 0x4
  9025. #define TG3_FL_NOT_5750 0x8
  9026. u32 read_mask;
  9027. u32 write_mask;
  9028. } reg_tbl[] = {
  9029. /* MAC Control Registers */
  9030. { MAC_MODE, TG3_FL_NOT_5705,
  9031. 0x00000000, 0x00ef6f8c },
  9032. { MAC_MODE, TG3_FL_5705,
  9033. 0x00000000, 0x01ef6b8c },
  9034. { MAC_STATUS, TG3_FL_NOT_5705,
  9035. 0x03800107, 0x00000000 },
  9036. { MAC_STATUS, TG3_FL_5705,
  9037. 0x03800100, 0x00000000 },
  9038. { MAC_ADDR_0_HIGH, 0x0000,
  9039. 0x00000000, 0x0000ffff },
  9040. { MAC_ADDR_0_LOW, 0x0000,
  9041. 0x00000000, 0xffffffff },
  9042. { MAC_RX_MTU_SIZE, 0x0000,
  9043. 0x00000000, 0x0000ffff },
  9044. { MAC_TX_MODE, 0x0000,
  9045. 0x00000000, 0x00000070 },
  9046. { MAC_TX_LENGTHS, 0x0000,
  9047. 0x00000000, 0x00003fff },
  9048. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9049. 0x00000000, 0x000007fc },
  9050. { MAC_RX_MODE, TG3_FL_5705,
  9051. 0x00000000, 0x000007dc },
  9052. { MAC_HASH_REG_0, 0x0000,
  9053. 0x00000000, 0xffffffff },
  9054. { MAC_HASH_REG_1, 0x0000,
  9055. 0x00000000, 0xffffffff },
  9056. { MAC_HASH_REG_2, 0x0000,
  9057. 0x00000000, 0xffffffff },
  9058. { MAC_HASH_REG_3, 0x0000,
  9059. 0x00000000, 0xffffffff },
  9060. /* Receive Data and Receive BD Initiator Control Registers. */
  9061. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9062. 0x00000000, 0xffffffff },
  9063. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9064. 0x00000000, 0xffffffff },
  9065. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9066. 0x00000000, 0x00000003 },
  9067. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9068. 0x00000000, 0xffffffff },
  9069. { RCVDBDI_STD_BD+0, 0x0000,
  9070. 0x00000000, 0xffffffff },
  9071. { RCVDBDI_STD_BD+4, 0x0000,
  9072. 0x00000000, 0xffffffff },
  9073. { RCVDBDI_STD_BD+8, 0x0000,
  9074. 0x00000000, 0xffff0002 },
  9075. { RCVDBDI_STD_BD+0xc, 0x0000,
  9076. 0x00000000, 0xffffffff },
  9077. /* Receive BD Initiator Control Registers. */
  9078. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9079. 0x00000000, 0xffffffff },
  9080. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9081. 0x00000000, 0x000003ff },
  9082. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9083. 0x00000000, 0xffffffff },
  9084. /* Host Coalescing Control Registers. */
  9085. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9086. 0x00000000, 0x00000004 },
  9087. { HOSTCC_MODE, TG3_FL_5705,
  9088. 0x00000000, 0x000000f6 },
  9089. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9090. 0x00000000, 0xffffffff },
  9091. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9092. 0x00000000, 0x000003ff },
  9093. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9094. 0x00000000, 0xffffffff },
  9095. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9096. 0x00000000, 0x000003ff },
  9097. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9098. 0x00000000, 0xffffffff },
  9099. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9100. 0x00000000, 0x000000ff },
  9101. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9102. 0x00000000, 0xffffffff },
  9103. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9104. 0x00000000, 0x000000ff },
  9105. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9106. 0x00000000, 0xffffffff },
  9107. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9108. 0x00000000, 0xffffffff },
  9109. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9110. 0x00000000, 0xffffffff },
  9111. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9112. 0x00000000, 0x000000ff },
  9113. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9114. 0x00000000, 0xffffffff },
  9115. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9116. 0x00000000, 0x000000ff },
  9117. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9118. 0x00000000, 0xffffffff },
  9119. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9120. 0x00000000, 0xffffffff },
  9121. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9122. 0x00000000, 0xffffffff },
  9123. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9124. 0x00000000, 0xffffffff },
  9125. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9126. 0x00000000, 0xffffffff },
  9127. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9128. 0xffffffff, 0x00000000 },
  9129. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9130. 0xffffffff, 0x00000000 },
  9131. /* Buffer Manager Control Registers. */
  9132. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9133. 0x00000000, 0x007fff80 },
  9134. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9135. 0x00000000, 0x007fffff },
  9136. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9137. 0x00000000, 0x0000003f },
  9138. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9139. 0x00000000, 0x000001ff },
  9140. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9141. 0x00000000, 0x000001ff },
  9142. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9143. 0xffffffff, 0x00000000 },
  9144. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9145. 0xffffffff, 0x00000000 },
  9146. /* Mailbox Registers */
  9147. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9148. 0x00000000, 0x000001ff },
  9149. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9150. 0x00000000, 0x000001ff },
  9151. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9152. 0x00000000, 0x000007ff },
  9153. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9154. 0x00000000, 0x000001ff },
  9155. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9156. };
  9157. is_5705 = is_5750 = 0;
  9158. if (tg3_flag(tp, 5705_PLUS)) {
  9159. is_5705 = 1;
  9160. if (tg3_flag(tp, 5750_PLUS))
  9161. is_5750 = 1;
  9162. }
  9163. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9164. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9165. continue;
  9166. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9167. continue;
  9168. if (tg3_flag(tp, IS_5788) &&
  9169. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9170. continue;
  9171. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9172. continue;
  9173. offset = (u32) reg_tbl[i].offset;
  9174. read_mask = reg_tbl[i].read_mask;
  9175. write_mask = reg_tbl[i].write_mask;
  9176. /* Save the original register content */
  9177. save_val = tr32(offset);
  9178. /* Determine the read-only value. */
  9179. read_val = save_val & read_mask;
  9180. /* Write zero to the register, then make sure the read-only bits
  9181. * are not changed and the read/write bits are all zeros.
  9182. */
  9183. tw32(offset, 0);
  9184. val = tr32(offset);
  9185. /* Test the read-only and read/write bits. */
  9186. if (((val & read_mask) != read_val) || (val & write_mask))
  9187. goto out;
  9188. /* Write ones to all the bits defined by RdMask and WrMask, then
  9189. * make sure the read-only bits are not changed and the
  9190. * read/write bits are all ones.
  9191. */
  9192. tw32(offset, read_mask | write_mask);
  9193. val = tr32(offset);
  9194. /* Test the read-only bits. */
  9195. if ((val & read_mask) != read_val)
  9196. goto out;
  9197. /* Test the read/write bits. */
  9198. if ((val & write_mask) != write_mask)
  9199. goto out;
  9200. tw32(offset, save_val);
  9201. }
  9202. return 0;
  9203. out:
  9204. if (netif_msg_hw(tp))
  9205. netdev_err(tp->dev,
  9206. "Register test failed at offset %x\n", offset);
  9207. tw32(offset, save_val);
  9208. return -EIO;
  9209. }
  9210. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9211. {
  9212. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9213. int i;
  9214. u32 j;
  9215. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9216. for (j = 0; j < len; j += 4) {
  9217. u32 val;
  9218. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9219. tg3_read_mem(tp, offset + j, &val);
  9220. if (val != test_pattern[i])
  9221. return -EIO;
  9222. }
  9223. }
  9224. return 0;
  9225. }
  9226. static int tg3_test_memory(struct tg3 *tp)
  9227. {
  9228. static struct mem_entry {
  9229. u32 offset;
  9230. u32 len;
  9231. } mem_tbl_570x[] = {
  9232. { 0x00000000, 0x00b50},
  9233. { 0x00002000, 0x1c000},
  9234. { 0xffffffff, 0x00000}
  9235. }, mem_tbl_5705[] = {
  9236. { 0x00000100, 0x0000c},
  9237. { 0x00000200, 0x00008},
  9238. { 0x00004000, 0x00800},
  9239. { 0x00006000, 0x01000},
  9240. { 0x00008000, 0x02000},
  9241. { 0x00010000, 0x0e000},
  9242. { 0xffffffff, 0x00000}
  9243. }, mem_tbl_5755[] = {
  9244. { 0x00000200, 0x00008},
  9245. { 0x00004000, 0x00800},
  9246. { 0x00006000, 0x00800},
  9247. { 0x00008000, 0x02000},
  9248. { 0x00010000, 0x0c000},
  9249. { 0xffffffff, 0x00000}
  9250. }, mem_tbl_5906[] = {
  9251. { 0x00000200, 0x00008},
  9252. { 0x00004000, 0x00400},
  9253. { 0x00006000, 0x00400},
  9254. { 0x00008000, 0x01000},
  9255. { 0x00010000, 0x01000},
  9256. { 0xffffffff, 0x00000}
  9257. }, mem_tbl_5717[] = {
  9258. { 0x00000200, 0x00008},
  9259. { 0x00010000, 0x0a000},
  9260. { 0x00020000, 0x13c00},
  9261. { 0xffffffff, 0x00000}
  9262. }, mem_tbl_57765[] = {
  9263. { 0x00000200, 0x00008},
  9264. { 0x00004000, 0x00800},
  9265. { 0x00006000, 0x09800},
  9266. { 0x00010000, 0x0a000},
  9267. { 0xffffffff, 0x00000}
  9268. };
  9269. struct mem_entry *mem_tbl;
  9270. int err = 0;
  9271. int i;
  9272. if (tg3_flag(tp, 5717_PLUS))
  9273. mem_tbl = mem_tbl_5717;
  9274. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9275. mem_tbl = mem_tbl_57765;
  9276. else if (tg3_flag(tp, 5755_PLUS))
  9277. mem_tbl = mem_tbl_5755;
  9278. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9279. mem_tbl = mem_tbl_5906;
  9280. else if (tg3_flag(tp, 5705_PLUS))
  9281. mem_tbl = mem_tbl_5705;
  9282. else
  9283. mem_tbl = mem_tbl_570x;
  9284. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9285. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9286. if (err)
  9287. break;
  9288. }
  9289. return err;
  9290. }
  9291. #define TG3_MAC_LOOPBACK 0
  9292. #define TG3_PHY_LOOPBACK 1
  9293. #define TG3_TSO_LOOPBACK 2
  9294. #define TG3_TSO_MSS 500
  9295. #define TG3_TSO_IP_HDR_LEN 20
  9296. #define TG3_TSO_TCP_HDR_LEN 20
  9297. #define TG3_TSO_TCP_OPT_LEN 12
  9298. static const u8 tg3_tso_header[] = {
  9299. 0x08, 0x00,
  9300. 0x45, 0x00, 0x00, 0x00,
  9301. 0x00, 0x00, 0x40, 0x00,
  9302. 0x40, 0x06, 0x00, 0x00,
  9303. 0x0a, 0x00, 0x00, 0x01,
  9304. 0x0a, 0x00, 0x00, 0x02,
  9305. 0x0d, 0x00, 0xe0, 0x00,
  9306. 0x00, 0x00, 0x01, 0x00,
  9307. 0x00, 0x00, 0x02, 0x00,
  9308. 0x80, 0x10, 0x10, 0x00,
  9309. 0x14, 0x09, 0x00, 0x00,
  9310. 0x01, 0x01, 0x08, 0x0a,
  9311. 0x11, 0x11, 0x11, 0x11,
  9312. 0x11, 0x11, 0x11, 0x11,
  9313. };
  9314. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9315. {
  9316. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9317. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9318. u32 budget;
  9319. struct sk_buff *skb, *rx_skb;
  9320. u8 *tx_data;
  9321. dma_addr_t map;
  9322. int num_pkts, tx_len, rx_len, i, err;
  9323. struct tg3_rx_buffer_desc *desc;
  9324. struct tg3_napi *tnapi, *rnapi;
  9325. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9326. tnapi = &tp->napi[0];
  9327. rnapi = &tp->napi[0];
  9328. if (tp->irq_cnt > 1) {
  9329. if (tg3_flag(tp, ENABLE_RSS))
  9330. rnapi = &tp->napi[1];
  9331. if (tg3_flag(tp, ENABLE_TSS))
  9332. tnapi = &tp->napi[1];
  9333. }
  9334. coal_now = tnapi->coal_now | rnapi->coal_now;
  9335. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9336. /* HW errata - mac loopback fails in some cases on 5780.
  9337. * Normal traffic and PHY loopback are not affected by
  9338. * errata. Also, the MAC loopback test is deprecated for
  9339. * all newer ASIC revisions.
  9340. */
  9341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9342. tg3_flag(tp, CPMU_PRESENT))
  9343. return 0;
  9344. mac_mode = tp->mac_mode &
  9345. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9346. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9347. if (!tg3_flag(tp, 5705_PLUS))
  9348. mac_mode |= MAC_MODE_LINK_POLARITY;
  9349. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9350. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9351. else
  9352. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9353. tw32(MAC_MODE, mac_mode);
  9354. } else {
  9355. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9356. tg3_phy_fet_toggle_apd(tp, false);
  9357. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9358. } else
  9359. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9360. tg3_phy_toggle_automdix(tp, 0);
  9361. tg3_writephy(tp, MII_BMCR, val);
  9362. udelay(40);
  9363. mac_mode = tp->mac_mode &
  9364. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9365. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9366. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9367. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9368. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9369. /* The write needs to be flushed for the AC131 */
  9370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9371. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9372. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9373. } else
  9374. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9375. /* reset to prevent losing 1st rx packet intermittently */
  9376. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9377. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9378. udelay(10);
  9379. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9380. }
  9381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9382. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9383. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9384. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9385. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9386. mac_mode |= MAC_MODE_LINK_POLARITY;
  9387. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9388. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9389. }
  9390. tw32(MAC_MODE, mac_mode);
  9391. /* Wait for link */
  9392. for (i = 0; i < 100; i++) {
  9393. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9394. break;
  9395. mdelay(1);
  9396. }
  9397. }
  9398. err = -EIO;
  9399. tx_len = pktsz;
  9400. skb = netdev_alloc_skb(tp->dev, tx_len);
  9401. if (!skb)
  9402. return -ENOMEM;
  9403. tx_data = skb_put(skb, tx_len);
  9404. memcpy(tx_data, tp->dev->dev_addr, 6);
  9405. memset(tx_data + 6, 0x0, 8);
  9406. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9407. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9408. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9409. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9410. TG3_TSO_TCP_OPT_LEN;
  9411. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9412. sizeof(tg3_tso_header));
  9413. mss = TG3_TSO_MSS;
  9414. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9415. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9416. /* Set the total length field in the IP header */
  9417. iph->tot_len = htons((u16)(mss + hdr_len));
  9418. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9419. TXD_FLAG_CPU_POST_DMA);
  9420. if (tg3_flag(tp, HW_TSO_1) ||
  9421. tg3_flag(tp, HW_TSO_2) ||
  9422. tg3_flag(tp, HW_TSO_3)) {
  9423. struct tcphdr *th;
  9424. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9425. th = (struct tcphdr *)&tx_data[val];
  9426. th->check = 0;
  9427. } else
  9428. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9429. if (tg3_flag(tp, HW_TSO_3)) {
  9430. mss |= (hdr_len & 0xc) << 12;
  9431. if (hdr_len & 0x10)
  9432. base_flags |= 0x00000010;
  9433. base_flags |= (hdr_len & 0x3e0) << 5;
  9434. } else if (tg3_flag(tp, HW_TSO_2))
  9435. mss |= hdr_len << 9;
  9436. else if (tg3_flag(tp, HW_TSO_1) ||
  9437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9438. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9439. } else {
  9440. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9441. }
  9442. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9443. } else {
  9444. num_pkts = 1;
  9445. data_off = ETH_HLEN;
  9446. }
  9447. for (i = data_off; i < tx_len; i++)
  9448. tx_data[i] = (u8) (i & 0xff);
  9449. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9450. if (pci_dma_mapping_error(tp->pdev, map)) {
  9451. dev_kfree_skb(skb);
  9452. return -EIO;
  9453. }
  9454. val = tnapi->tx_prod;
  9455. tnapi->tx_buffers[val].skb = skb;
  9456. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9457. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9458. rnapi->coal_now);
  9459. udelay(10);
  9460. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9461. budget = tg3_tx_avail(tnapi);
  9462. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9463. base_flags | TXD_FLAG_END, mss, 0)) {
  9464. tnapi->tx_buffers[val].skb = NULL;
  9465. dev_kfree_skb(skb);
  9466. return -EIO;
  9467. }
  9468. tnapi->tx_prod++;
  9469. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9470. tr32_mailbox(tnapi->prodmbox);
  9471. udelay(10);
  9472. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9473. for (i = 0; i < 35; i++) {
  9474. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9475. coal_now);
  9476. udelay(10);
  9477. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9478. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9479. if ((tx_idx == tnapi->tx_prod) &&
  9480. (rx_idx == (rx_start_idx + num_pkts)))
  9481. break;
  9482. }
  9483. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
  9484. dev_kfree_skb(skb);
  9485. if (tx_idx != tnapi->tx_prod)
  9486. goto out;
  9487. if (rx_idx != rx_start_idx + num_pkts)
  9488. goto out;
  9489. val = data_off;
  9490. while (rx_idx != rx_start_idx) {
  9491. desc = &rnapi->rx_rcb[rx_start_idx++];
  9492. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9493. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9494. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9495. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9496. goto out;
  9497. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9498. - ETH_FCS_LEN;
  9499. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9500. if (rx_len != tx_len)
  9501. goto out;
  9502. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9503. if (opaque_key != RXD_OPAQUE_RING_STD)
  9504. goto out;
  9505. } else {
  9506. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9507. goto out;
  9508. }
  9509. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9510. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9511. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9512. goto out;
  9513. }
  9514. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9515. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9516. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9517. mapping);
  9518. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9519. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9520. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9521. mapping);
  9522. } else
  9523. goto out;
  9524. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9525. PCI_DMA_FROMDEVICE);
  9526. for (i = data_off; i < rx_len; i++, val++) {
  9527. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9528. goto out;
  9529. }
  9530. }
  9531. err = 0;
  9532. /* tg3_free_rings will unmap and free the rx_skb */
  9533. out:
  9534. return err;
  9535. }
  9536. #define TG3_STD_LOOPBACK_FAILED 1
  9537. #define TG3_JMB_LOOPBACK_FAILED 2
  9538. #define TG3_TSO_LOOPBACK_FAILED 4
  9539. #define TG3_MAC_LOOPBACK_SHIFT 0
  9540. #define TG3_PHY_LOOPBACK_SHIFT 4
  9541. #define TG3_LOOPBACK_FAILED 0x00000077
  9542. static int tg3_test_loopback(struct tg3 *tp)
  9543. {
  9544. int err = 0;
  9545. u32 eee_cap, cpmuctrl = 0;
  9546. if (!netif_running(tp->dev))
  9547. return TG3_LOOPBACK_FAILED;
  9548. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9549. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9550. err = tg3_reset_hw(tp, 1);
  9551. if (err) {
  9552. err = TG3_LOOPBACK_FAILED;
  9553. goto done;
  9554. }
  9555. if (tg3_flag(tp, ENABLE_RSS)) {
  9556. int i;
  9557. /* Reroute all rx packets to the 1st queue */
  9558. for (i = MAC_RSS_INDIR_TBL_0;
  9559. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9560. tw32(i, 0x0);
  9561. }
  9562. /* Turn off gphy autopowerdown. */
  9563. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9564. tg3_phy_toggle_apd(tp, false);
  9565. if (tg3_flag(tp, CPMU_PRESENT)) {
  9566. int i;
  9567. u32 status;
  9568. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9569. /* Wait for up to 40 microseconds to acquire lock. */
  9570. for (i = 0; i < 4; i++) {
  9571. status = tr32(TG3_CPMU_MUTEX_GNT);
  9572. if (status == CPMU_MUTEX_GNT_DRIVER)
  9573. break;
  9574. udelay(10);
  9575. }
  9576. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9577. err = TG3_LOOPBACK_FAILED;
  9578. goto done;
  9579. }
  9580. /* Turn off link-based power management. */
  9581. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9582. tw32(TG3_CPMU_CTRL,
  9583. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9584. CPMU_CTRL_LINK_AWARE_MODE));
  9585. }
  9586. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9587. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9588. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9589. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9590. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9591. if (tg3_flag(tp, CPMU_PRESENT)) {
  9592. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9593. /* Release the mutex */
  9594. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9595. }
  9596. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9597. !tg3_flag(tp, USE_PHYLIB)) {
  9598. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9599. err |= TG3_STD_LOOPBACK_FAILED <<
  9600. TG3_PHY_LOOPBACK_SHIFT;
  9601. if (tg3_flag(tp, TSO_CAPABLE) &&
  9602. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9603. err |= TG3_TSO_LOOPBACK_FAILED <<
  9604. TG3_PHY_LOOPBACK_SHIFT;
  9605. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9606. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9607. err |= TG3_JMB_LOOPBACK_FAILED <<
  9608. TG3_PHY_LOOPBACK_SHIFT;
  9609. }
  9610. /* Re-enable gphy autopowerdown. */
  9611. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9612. tg3_phy_toggle_apd(tp, true);
  9613. done:
  9614. tp->phy_flags |= eee_cap;
  9615. return err;
  9616. }
  9617. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9618. u64 *data)
  9619. {
  9620. struct tg3 *tp = netdev_priv(dev);
  9621. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9622. tg3_power_up(tp)) {
  9623. etest->flags |= ETH_TEST_FL_FAILED;
  9624. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9625. return;
  9626. }
  9627. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9628. if (tg3_test_nvram(tp) != 0) {
  9629. etest->flags |= ETH_TEST_FL_FAILED;
  9630. data[0] = 1;
  9631. }
  9632. if (tg3_test_link(tp) != 0) {
  9633. etest->flags |= ETH_TEST_FL_FAILED;
  9634. data[1] = 1;
  9635. }
  9636. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9637. int err, err2 = 0, irq_sync = 0;
  9638. if (netif_running(dev)) {
  9639. tg3_phy_stop(tp);
  9640. tg3_netif_stop(tp);
  9641. irq_sync = 1;
  9642. }
  9643. tg3_full_lock(tp, irq_sync);
  9644. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9645. err = tg3_nvram_lock(tp);
  9646. tg3_halt_cpu(tp, RX_CPU_BASE);
  9647. if (!tg3_flag(tp, 5705_PLUS))
  9648. tg3_halt_cpu(tp, TX_CPU_BASE);
  9649. if (!err)
  9650. tg3_nvram_unlock(tp);
  9651. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9652. tg3_phy_reset(tp);
  9653. if (tg3_test_registers(tp) != 0) {
  9654. etest->flags |= ETH_TEST_FL_FAILED;
  9655. data[2] = 1;
  9656. }
  9657. if (tg3_test_memory(tp) != 0) {
  9658. etest->flags |= ETH_TEST_FL_FAILED;
  9659. data[3] = 1;
  9660. }
  9661. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9662. etest->flags |= ETH_TEST_FL_FAILED;
  9663. tg3_full_unlock(tp);
  9664. if (tg3_test_interrupt(tp) != 0) {
  9665. etest->flags |= ETH_TEST_FL_FAILED;
  9666. data[5] = 1;
  9667. }
  9668. tg3_full_lock(tp, 0);
  9669. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9670. if (netif_running(dev)) {
  9671. tg3_flag_set(tp, INIT_COMPLETE);
  9672. err2 = tg3_restart_hw(tp, 1);
  9673. if (!err2)
  9674. tg3_netif_start(tp);
  9675. }
  9676. tg3_full_unlock(tp);
  9677. if (irq_sync && !err2)
  9678. tg3_phy_start(tp);
  9679. }
  9680. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9681. tg3_power_down(tp);
  9682. }
  9683. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9684. {
  9685. struct mii_ioctl_data *data = if_mii(ifr);
  9686. struct tg3 *tp = netdev_priv(dev);
  9687. int err;
  9688. if (tg3_flag(tp, USE_PHYLIB)) {
  9689. struct phy_device *phydev;
  9690. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9691. return -EAGAIN;
  9692. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9693. return phy_mii_ioctl(phydev, ifr, cmd);
  9694. }
  9695. switch (cmd) {
  9696. case SIOCGMIIPHY:
  9697. data->phy_id = tp->phy_addr;
  9698. /* fallthru */
  9699. case SIOCGMIIREG: {
  9700. u32 mii_regval;
  9701. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9702. break; /* We have no PHY */
  9703. if (!netif_running(dev))
  9704. return -EAGAIN;
  9705. spin_lock_bh(&tp->lock);
  9706. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9707. spin_unlock_bh(&tp->lock);
  9708. data->val_out = mii_regval;
  9709. return err;
  9710. }
  9711. case SIOCSMIIREG:
  9712. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9713. break; /* We have no PHY */
  9714. if (!netif_running(dev))
  9715. return -EAGAIN;
  9716. spin_lock_bh(&tp->lock);
  9717. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9718. spin_unlock_bh(&tp->lock);
  9719. return err;
  9720. default:
  9721. /* do nothing */
  9722. break;
  9723. }
  9724. return -EOPNOTSUPP;
  9725. }
  9726. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9727. {
  9728. struct tg3 *tp = netdev_priv(dev);
  9729. memcpy(ec, &tp->coal, sizeof(*ec));
  9730. return 0;
  9731. }
  9732. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9733. {
  9734. struct tg3 *tp = netdev_priv(dev);
  9735. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9736. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9737. if (!tg3_flag(tp, 5705_PLUS)) {
  9738. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9739. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9740. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9741. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9742. }
  9743. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9744. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9745. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9746. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9747. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9748. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9749. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9750. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9751. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9752. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9753. return -EINVAL;
  9754. /* No rx interrupts will be generated if both are zero */
  9755. if ((ec->rx_coalesce_usecs == 0) &&
  9756. (ec->rx_max_coalesced_frames == 0))
  9757. return -EINVAL;
  9758. /* No tx interrupts will be generated if both are zero */
  9759. if ((ec->tx_coalesce_usecs == 0) &&
  9760. (ec->tx_max_coalesced_frames == 0))
  9761. return -EINVAL;
  9762. /* Only copy relevant parameters, ignore all others. */
  9763. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9764. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9765. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9766. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9767. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9768. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9769. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9770. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9771. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9772. if (netif_running(dev)) {
  9773. tg3_full_lock(tp, 0);
  9774. __tg3_set_coalesce(tp, &tp->coal);
  9775. tg3_full_unlock(tp);
  9776. }
  9777. return 0;
  9778. }
  9779. static const struct ethtool_ops tg3_ethtool_ops = {
  9780. .get_settings = tg3_get_settings,
  9781. .set_settings = tg3_set_settings,
  9782. .get_drvinfo = tg3_get_drvinfo,
  9783. .get_regs_len = tg3_get_regs_len,
  9784. .get_regs = tg3_get_regs,
  9785. .get_wol = tg3_get_wol,
  9786. .set_wol = tg3_set_wol,
  9787. .get_msglevel = tg3_get_msglevel,
  9788. .set_msglevel = tg3_set_msglevel,
  9789. .nway_reset = tg3_nway_reset,
  9790. .get_link = ethtool_op_get_link,
  9791. .get_eeprom_len = tg3_get_eeprom_len,
  9792. .get_eeprom = tg3_get_eeprom,
  9793. .set_eeprom = tg3_set_eeprom,
  9794. .get_ringparam = tg3_get_ringparam,
  9795. .set_ringparam = tg3_set_ringparam,
  9796. .get_pauseparam = tg3_get_pauseparam,
  9797. .set_pauseparam = tg3_set_pauseparam,
  9798. .self_test = tg3_self_test,
  9799. .get_strings = tg3_get_strings,
  9800. .set_phys_id = tg3_set_phys_id,
  9801. .get_ethtool_stats = tg3_get_ethtool_stats,
  9802. .get_coalesce = tg3_get_coalesce,
  9803. .set_coalesce = tg3_set_coalesce,
  9804. .get_sset_count = tg3_get_sset_count,
  9805. };
  9806. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9807. {
  9808. u32 cursize, val, magic;
  9809. tp->nvram_size = EEPROM_CHIP_SIZE;
  9810. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9811. return;
  9812. if ((magic != TG3_EEPROM_MAGIC) &&
  9813. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9814. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9815. return;
  9816. /*
  9817. * Size the chip by reading offsets at increasing powers of two.
  9818. * When we encounter our validation signature, we know the addressing
  9819. * has wrapped around, and thus have our chip size.
  9820. */
  9821. cursize = 0x10;
  9822. while (cursize < tp->nvram_size) {
  9823. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9824. return;
  9825. if (val == magic)
  9826. break;
  9827. cursize <<= 1;
  9828. }
  9829. tp->nvram_size = cursize;
  9830. }
  9831. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9832. {
  9833. u32 val;
  9834. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9835. return;
  9836. /* Selfboot format */
  9837. if (val != TG3_EEPROM_MAGIC) {
  9838. tg3_get_eeprom_size(tp);
  9839. return;
  9840. }
  9841. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9842. if (val != 0) {
  9843. /* This is confusing. We want to operate on the
  9844. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9845. * call will read from NVRAM and byteswap the data
  9846. * according to the byteswapping settings for all
  9847. * other register accesses. This ensures the data we
  9848. * want will always reside in the lower 16-bits.
  9849. * However, the data in NVRAM is in LE format, which
  9850. * means the data from the NVRAM read will always be
  9851. * opposite the endianness of the CPU. The 16-bit
  9852. * byteswap then brings the data to CPU endianness.
  9853. */
  9854. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9855. return;
  9856. }
  9857. }
  9858. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9859. }
  9860. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9861. {
  9862. u32 nvcfg1;
  9863. nvcfg1 = tr32(NVRAM_CFG1);
  9864. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9865. tg3_flag_set(tp, FLASH);
  9866. } else {
  9867. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9868. tw32(NVRAM_CFG1, nvcfg1);
  9869. }
  9870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9871. tg3_flag(tp, 5780_CLASS)) {
  9872. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9873. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9874. tp->nvram_jedecnum = JEDEC_ATMEL;
  9875. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9876. tg3_flag_set(tp, NVRAM_BUFFERED);
  9877. break;
  9878. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9879. tp->nvram_jedecnum = JEDEC_ATMEL;
  9880. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9881. break;
  9882. case FLASH_VENDOR_ATMEL_EEPROM:
  9883. tp->nvram_jedecnum = JEDEC_ATMEL;
  9884. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9885. tg3_flag_set(tp, NVRAM_BUFFERED);
  9886. break;
  9887. case FLASH_VENDOR_ST:
  9888. tp->nvram_jedecnum = JEDEC_ST;
  9889. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9890. tg3_flag_set(tp, NVRAM_BUFFERED);
  9891. break;
  9892. case FLASH_VENDOR_SAIFUN:
  9893. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9894. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9895. break;
  9896. case FLASH_VENDOR_SST_SMALL:
  9897. case FLASH_VENDOR_SST_LARGE:
  9898. tp->nvram_jedecnum = JEDEC_SST;
  9899. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9900. break;
  9901. }
  9902. } else {
  9903. tp->nvram_jedecnum = JEDEC_ATMEL;
  9904. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9905. tg3_flag_set(tp, NVRAM_BUFFERED);
  9906. }
  9907. }
  9908. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9909. {
  9910. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9911. case FLASH_5752PAGE_SIZE_256:
  9912. tp->nvram_pagesize = 256;
  9913. break;
  9914. case FLASH_5752PAGE_SIZE_512:
  9915. tp->nvram_pagesize = 512;
  9916. break;
  9917. case FLASH_5752PAGE_SIZE_1K:
  9918. tp->nvram_pagesize = 1024;
  9919. break;
  9920. case FLASH_5752PAGE_SIZE_2K:
  9921. tp->nvram_pagesize = 2048;
  9922. break;
  9923. case FLASH_5752PAGE_SIZE_4K:
  9924. tp->nvram_pagesize = 4096;
  9925. break;
  9926. case FLASH_5752PAGE_SIZE_264:
  9927. tp->nvram_pagesize = 264;
  9928. break;
  9929. case FLASH_5752PAGE_SIZE_528:
  9930. tp->nvram_pagesize = 528;
  9931. break;
  9932. }
  9933. }
  9934. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9935. {
  9936. u32 nvcfg1;
  9937. nvcfg1 = tr32(NVRAM_CFG1);
  9938. /* NVRAM protection for TPM */
  9939. if (nvcfg1 & (1 << 27))
  9940. tg3_flag_set(tp, PROTECTED_NVRAM);
  9941. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9942. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9943. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9944. tp->nvram_jedecnum = JEDEC_ATMEL;
  9945. tg3_flag_set(tp, NVRAM_BUFFERED);
  9946. break;
  9947. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9948. tp->nvram_jedecnum = JEDEC_ATMEL;
  9949. tg3_flag_set(tp, NVRAM_BUFFERED);
  9950. tg3_flag_set(tp, FLASH);
  9951. break;
  9952. case FLASH_5752VENDOR_ST_M45PE10:
  9953. case FLASH_5752VENDOR_ST_M45PE20:
  9954. case FLASH_5752VENDOR_ST_M45PE40:
  9955. tp->nvram_jedecnum = JEDEC_ST;
  9956. tg3_flag_set(tp, NVRAM_BUFFERED);
  9957. tg3_flag_set(tp, FLASH);
  9958. break;
  9959. }
  9960. if (tg3_flag(tp, FLASH)) {
  9961. tg3_nvram_get_pagesize(tp, nvcfg1);
  9962. } else {
  9963. /* For eeprom, set pagesize to maximum eeprom size */
  9964. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9965. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9966. tw32(NVRAM_CFG1, nvcfg1);
  9967. }
  9968. }
  9969. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9970. {
  9971. u32 nvcfg1, protect = 0;
  9972. nvcfg1 = tr32(NVRAM_CFG1);
  9973. /* NVRAM protection for TPM */
  9974. if (nvcfg1 & (1 << 27)) {
  9975. tg3_flag_set(tp, PROTECTED_NVRAM);
  9976. protect = 1;
  9977. }
  9978. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9979. switch (nvcfg1) {
  9980. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9981. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9982. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9983. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9984. tp->nvram_jedecnum = JEDEC_ATMEL;
  9985. tg3_flag_set(tp, NVRAM_BUFFERED);
  9986. tg3_flag_set(tp, FLASH);
  9987. tp->nvram_pagesize = 264;
  9988. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9989. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9990. tp->nvram_size = (protect ? 0x3e200 :
  9991. TG3_NVRAM_SIZE_512KB);
  9992. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9993. tp->nvram_size = (protect ? 0x1f200 :
  9994. TG3_NVRAM_SIZE_256KB);
  9995. else
  9996. tp->nvram_size = (protect ? 0x1f200 :
  9997. TG3_NVRAM_SIZE_128KB);
  9998. break;
  9999. case FLASH_5752VENDOR_ST_M45PE10:
  10000. case FLASH_5752VENDOR_ST_M45PE20:
  10001. case FLASH_5752VENDOR_ST_M45PE40:
  10002. tp->nvram_jedecnum = JEDEC_ST;
  10003. tg3_flag_set(tp, NVRAM_BUFFERED);
  10004. tg3_flag_set(tp, FLASH);
  10005. tp->nvram_pagesize = 256;
  10006. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10007. tp->nvram_size = (protect ?
  10008. TG3_NVRAM_SIZE_64KB :
  10009. TG3_NVRAM_SIZE_128KB);
  10010. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10011. tp->nvram_size = (protect ?
  10012. TG3_NVRAM_SIZE_64KB :
  10013. TG3_NVRAM_SIZE_256KB);
  10014. else
  10015. tp->nvram_size = (protect ?
  10016. TG3_NVRAM_SIZE_128KB :
  10017. TG3_NVRAM_SIZE_512KB);
  10018. break;
  10019. }
  10020. }
  10021. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10022. {
  10023. u32 nvcfg1;
  10024. nvcfg1 = tr32(NVRAM_CFG1);
  10025. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10026. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10027. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10028. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10029. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10030. tp->nvram_jedecnum = JEDEC_ATMEL;
  10031. tg3_flag_set(tp, NVRAM_BUFFERED);
  10032. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10033. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10034. tw32(NVRAM_CFG1, nvcfg1);
  10035. break;
  10036. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10037. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10038. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10039. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10040. tp->nvram_jedecnum = JEDEC_ATMEL;
  10041. tg3_flag_set(tp, NVRAM_BUFFERED);
  10042. tg3_flag_set(tp, FLASH);
  10043. tp->nvram_pagesize = 264;
  10044. break;
  10045. case FLASH_5752VENDOR_ST_M45PE10:
  10046. case FLASH_5752VENDOR_ST_M45PE20:
  10047. case FLASH_5752VENDOR_ST_M45PE40:
  10048. tp->nvram_jedecnum = JEDEC_ST;
  10049. tg3_flag_set(tp, NVRAM_BUFFERED);
  10050. tg3_flag_set(tp, FLASH);
  10051. tp->nvram_pagesize = 256;
  10052. break;
  10053. }
  10054. }
  10055. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10056. {
  10057. u32 nvcfg1, protect = 0;
  10058. nvcfg1 = tr32(NVRAM_CFG1);
  10059. /* NVRAM protection for TPM */
  10060. if (nvcfg1 & (1 << 27)) {
  10061. tg3_flag_set(tp, PROTECTED_NVRAM);
  10062. protect = 1;
  10063. }
  10064. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10065. switch (nvcfg1) {
  10066. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10067. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10068. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10069. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10070. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10071. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10072. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10073. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10074. tp->nvram_jedecnum = JEDEC_ATMEL;
  10075. tg3_flag_set(tp, NVRAM_BUFFERED);
  10076. tg3_flag_set(tp, FLASH);
  10077. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10078. tp->nvram_pagesize = 256;
  10079. break;
  10080. case FLASH_5761VENDOR_ST_A_M45PE20:
  10081. case FLASH_5761VENDOR_ST_A_M45PE40:
  10082. case FLASH_5761VENDOR_ST_A_M45PE80:
  10083. case FLASH_5761VENDOR_ST_A_M45PE16:
  10084. case FLASH_5761VENDOR_ST_M_M45PE20:
  10085. case FLASH_5761VENDOR_ST_M_M45PE40:
  10086. case FLASH_5761VENDOR_ST_M_M45PE80:
  10087. case FLASH_5761VENDOR_ST_M_M45PE16:
  10088. tp->nvram_jedecnum = JEDEC_ST;
  10089. tg3_flag_set(tp, NVRAM_BUFFERED);
  10090. tg3_flag_set(tp, FLASH);
  10091. tp->nvram_pagesize = 256;
  10092. break;
  10093. }
  10094. if (protect) {
  10095. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10096. } else {
  10097. switch (nvcfg1) {
  10098. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10099. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10100. case FLASH_5761VENDOR_ST_A_M45PE16:
  10101. case FLASH_5761VENDOR_ST_M_M45PE16:
  10102. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10103. break;
  10104. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10105. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10106. case FLASH_5761VENDOR_ST_A_M45PE80:
  10107. case FLASH_5761VENDOR_ST_M_M45PE80:
  10108. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10109. break;
  10110. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10111. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10112. case FLASH_5761VENDOR_ST_A_M45PE40:
  10113. case FLASH_5761VENDOR_ST_M_M45PE40:
  10114. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10115. break;
  10116. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10117. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10118. case FLASH_5761VENDOR_ST_A_M45PE20:
  10119. case FLASH_5761VENDOR_ST_M_M45PE20:
  10120. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10121. break;
  10122. }
  10123. }
  10124. }
  10125. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10126. {
  10127. tp->nvram_jedecnum = JEDEC_ATMEL;
  10128. tg3_flag_set(tp, NVRAM_BUFFERED);
  10129. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10130. }
  10131. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10132. {
  10133. u32 nvcfg1;
  10134. nvcfg1 = tr32(NVRAM_CFG1);
  10135. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10136. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10137. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10138. tp->nvram_jedecnum = JEDEC_ATMEL;
  10139. tg3_flag_set(tp, NVRAM_BUFFERED);
  10140. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10141. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10142. tw32(NVRAM_CFG1, nvcfg1);
  10143. return;
  10144. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10145. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10146. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10147. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10148. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10149. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10150. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10151. tp->nvram_jedecnum = JEDEC_ATMEL;
  10152. tg3_flag_set(tp, NVRAM_BUFFERED);
  10153. tg3_flag_set(tp, FLASH);
  10154. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10155. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10156. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10157. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10158. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10159. break;
  10160. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10161. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10162. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10163. break;
  10164. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10165. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10166. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10167. break;
  10168. }
  10169. break;
  10170. case FLASH_5752VENDOR_ST_M45PE10:
  10171. case FLASH_5752VENDOR_ST_M45PE20:
  10172. case FLASH_5752VENDOR_ST_M45PE40:
  10173. tp->nvram_jedecnum = JEDEC_ST;
  10174. tg3_flag_set(tp, NVRAM_BUFFERED);
  10175. tg3_flag_set(tp, FLASH);
  10176. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10177. case FLASH_5752VENDOR_ST_M45PE10:
  10178. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10179. break;
  10180. case FLASH_5752VENDOR_ST_M45PE20:
  10181. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10182. break;
  10183. case FLASH_5752VENDOR_ST_M45PE40:
  10184. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10185. break;
  10186. }
  10187. break;
  10188. default:
  10189. tg3_flag_set(tp, NO_NVRAM);
  10190. return;
  10191. }
  10192. tg3_nvram_get_pagesize(tp, nvcfg1);
  10193. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10194. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10195. }
  10196. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10197. {
  10198. u32 nvcfg1;
  10199. nvcfg1 = tr32(NVRAM_CFG1);
  10200. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10201. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10202. case FLASH_5717VENDOR_MICRO_EEPROM:
  10203. tp->nvram_jedecnum = JEDEC_ATMEL;
  10204. tg3_flag_set(tp, NVRAM_BUFFERED);
  10205. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10206. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10207. tw32(NVRAM_CFG1, nvcfg1);
  10208. return;
  10209. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10210. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10211. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10212. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10213. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10214. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10215. case FLASH_5717VENDOR_ATMEL_45USPT:
  10216. tp->nvram_jedecnum = JEDEC_ATMEL;
  10217. tg3_flag_set(tp, NVRAM_BUFFERED);
  10218. tg3_flag_set(tp, FLASH);
  10219. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10220. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10221. /* Detect size with tg3_nvram_get_size() */
  10222. break;
  10223. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10224. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10225. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10226. break;
  10227. default:
  10228. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10229. break;
  10230. }
  10231. break;
  10232. case FLASH_5717VENDOR_ST_M_M25PE10:
  10233. case FLASH_5717VENDOR_ST_A_M25PE10:
  10234. case FLASH_5717VENDOR_ST_M_M45PE10:
  10235. case FLASH_5717VENDOR_ST_A_M45PE10:
  10236. case FLASH_5717VENDOR_ST_M_M25PE20:
  10237. case FLASH_5717VENDOR_ST_A_M25PE20:
  10238. case FLASH_5717VENDOR_ST_M_M45PE20:
  10239. case FLASH_5717VENDOR_ST_A_M45PE20:
  10240. case FLASH_5717VENDOR_ST_25USPT:
  10241. case FLASH_5717VENDOR_ST_45USPT:
  10242. tp->nvram_jedecnum = JEDEC_ST;
  10243. tg3_flag_set(tp, NVRAM_BUFFERED);
  10244. tg3_flag_set(tp, FLASH);
  10245. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10246. case FLASH_5717VENDOR_ST_M_M25PE20:
  10247. case FLASH_5717VENDOR_ST_M_M45PE20:
  10248. /* Detect size with tg3_nvram_get_size() */
  10249. break;
  10250. case FLASH_5717VENDOR_ST_A_M25PE20:
  10251. case FLASH_5717VENDOR_ST_A_M45PE20:
  10252. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10253. break;
  10254. default:
  10255. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10256. break;
  10257. }
  10258. break;
  10259. default:
  10260. tg3_flag_set(tp, NO_NVRAM);
  10261. return;
  10262. }
  10263. tg3_nvram_get_pagesize(tp, nvcfg1);
  10264. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10265. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10266. }
  10267. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10268. {
  10269. u32 nvcfg1, nvmpinstrp;
  10270. nvcfg1 = tr32(NVRAM_CFG1);
  10271. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10272. switch (nvmpinstrp) {
  10273. case FLASH_5720_EEPROM_HD:
  10274. case FLASH_5720_EEPROM_LD:
  10275. tp->nvram_jedecnum = JEDEC_ATMEL;
  10276. tg3_flag_set(tp, NVRAM_BUFFERED);
  10277. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10278. tw32(NVRAM_CFG1, nvcfg1);
  10279. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10280. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10281. else
  10282. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10283. return;
  10284. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10285. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10286. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10287. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10288. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10289. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10290. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10291. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10292. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10293. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10294. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10295. case FLASH_5720VENDOR_ATMEL_45USPT:
  10296. tp->nvram_jedecnum = JEDEC_ATMEL;
  10297. tg3_flag_set(tp, NVRAM_BUFFERED);
  10298. tg3_flag_set(tp, FLASH);
  10299. switch (nvmpinstrp) {
  10300. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10301. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10302. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10303. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10304. break;
  10305. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10306. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10307. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10308. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10309. break;
  10310. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10311. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10312. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10313. break;
  10314. default:
  10315. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10316. break;
  10317. }
  10318. break;
  10319. case FLASH_5720VENDOR_M_ST_M25PE10:
  10320. case FLASH_5720VENDOR_M_ST_M45PE10:
  10321. case FLASH_5720VENDOR_A_ST_M25PE10:
  10322. case FLASH_5720VENDOR_A_ST_M45PE10:
  10323. case FLASH_5720VENDOR_M_ST_M25PE20:
  10324. case FLASH_5720VENDOR_M_ST_M45PE20:
  10325. case FLASH_5720VENDOR_A_ST_M25PE20:
  10326. case FLASH_5720VENDOR_A_ST_M45PE20:
  10327. case FLASH_5720VENDOR_M_ST_M25PE40:
  10328. case FLASH_5720VENDOR_M_ST_M45PE40:
  10329. case FLASH_5720VENDOR_A_ST_M25PE40:
  10330. case FLASH_5720VENDOR_A_ST_M45PE40:
  10331. case FLASH_5720VENDOR_M_ST_M25PE80:
  10332. case FLASH_5720VENDOR_M_ST_M45PE80:
  10333. case FLASH_5720VENDOR_A_ST_M25PE80:
  10334. case FLASH_5720VENDOR_A_ST_M45PE80:
  10335. case FLASH_5720VENDOR_ST_25USPT:
  10336. case FLASH_5720VENDOR_ST_45USPT:
  10337. tp->nvram_jedecnum = JEDEC_ST;
  10338. tg3_flag_set(tp, NVRAM_BUFFERED);
  10339. tg3_flag_set(tp, FLASH);
  10340. switch (nvmpinstrp) {
  10341. case FLASH_5720VENDOR_M_ST_M25PE20:
  10342. case FLASH_5720VENDOR_M_ST_M45PE20:
  10343. case FLASH_5720VENDOR_A_ST_M25PE20:
  10344. case FLASH_5720VENDOR_A_ST_M45PE20:
  10345. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10346. break;
  10347. case FLASH_5720VENDOR_M_ST_M25PE40:
  10348. case FLASH_5720VENDOR_M_ST_M45PE40:
  10349. case FLASH_5720VENDOR_A_ST_M25PE40:
  10350. case FLASH_5720VENDOR_A_ST_M45PE40:
  10351. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10352. break;
  10353. case FLASH_5720VENDOR_M_ST_M25PE80:
  10354. case FLASH_5720VENDOR_M_ST_M45PE80:
  10355. case FLASH_5720VENDOR_A_ST_M25PE80:
  10356. case FLASH_5720VENDOR_A_ST_M45PE80:
  10357. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10358. break;
  10359. default:
  10360. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10361. break;
  10362. }
  10363. break;
  10364. default:
  10365. tg3_flag_set(tp, NO_NVRAM);
  10366. return;
  10367. }
  10368. tg3_nvram_get_pagesize(tp, nvcfg1);
  10369. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10370. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10371. }
  10372. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10373. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10374. {
  10375. tw32_f(GRC_EEPROM_ADDR,
  10376. (EEPROM_ADDR_FSM_RESET |
  10377. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10378. EEPROM_ADDR_CLKPERD_SHIFT)));
  10379. msleep(1);
  10380. /* Enable seeprom accesses. */
  10381. tw32_f(GRC_LOCAL_CTRL,
  10382. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10383. udelay(100);
  10384. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10385. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10386. tg3_flag_set(tp, NVRAM);
  10387. if (tg3_nvram_lock(tp)) {
  10388. netdev_warn(tp->dev,
  10389. "Cannot get nvram lock, %s failed\n",
  10390. __func__);
  10391. return;
  10392. }
  10393. tg3_enable_nvram_access(tp);
  10394. tp->nvram_size = 0;
  10395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10396. tg3_get_5752_nvram_info(tp);
  10397. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10398. tg3_get_5755_nvram_info(tp);
  10399. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10400. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10402. tg3_get_5787_nvram_info(tp);
  10403. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10404. tg3_get_5761_nvram_info(tp);
  10405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10406. tg3_get_5906_nvram_info(tp);
  10407. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10408. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10409. tg3_get_57780_nvram_info(tp);
  10410. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10412. tg3_get_5717_nvram_info(tp);
  10413. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10414. tg3_get_5720_nvram_info(tp);
  10415. else
  10416. tg3_get_nvram_info(tp);
  10417. if (tp->nvram_size == 0)
  10418. tg3_get_nvram_size(tp);
  10419. tg3_disable_nvram_access(tp);
  10420. tg3_nvram_unlock(tp);
  10421. } else {
  10422. tg3_flag_clear(tp, NVRAM);
  10423. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10424. tg3_get_eeprom_size(tp);
  10425. }
  10426. }
  10427. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10428. u32 offset, u32 len, u8 *buf)
  10429. {
  10430. int i, j, rc = 0;
  10431. u32 val;
  10432. for (i = 0; i < len; i += 4) {
  10433. u32 addr;
  10434. __be32 data;
  10435. addr = offset + i;
  10436. memcpy(&data, buf + i, 4);
  10437. /*
  10438. * The SEEPROM interface expects the data to always be opposite
  10439. * the native endian format. We accomplish this by reversing
  10440. * all the operations that would have been performed on the
  10441. * data from a call to tg3_nvram_read_be32().
  10442. */
  10443. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10444. val = tr32(GRC_EEPROM_ADDR);
  10445. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10446. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10447. EEPROM_ADDR_READ);
  10448. tw32(GRC_EEPROM_ADDR, val |
  10449. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10450. (addr & EEPROM_ADDR_ADDR_MASK) |
  10451. EEPROM_ADDR_START |
  10452. EEPROM_ADDR_WRITE);
  10453. for (j = 0; j < 1000; j++) {
  10454. val = tr32(GRC_EEPROM_ADDR);
  10455. if (val & EEPROM_ADDR_COMPLETE)
  10456. break;
  10457. msleep(1);
  10458. }
  10459. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10460. rc = -EBUSY;
  10461. break;
  10462. }
  10463. }
  10464. return rc;
  10465. }
  10466. /* offset and length are dword aligned */
  10467. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10468. u8 *buf)
  10469. {
  10470. int ret = 0;
  10471. u32 pagesize = tp->nvram_pagesize;
  10472. u32 pagemask = pagesize - 1;
  10473. u32 nvram_cmd;
  10474. u8 *tmp;
  10475. tmp = kmalloc(pagesize, GFP_KERNEL);
  10476. if (tmp == NULL)
  10477. return -ENOMEM;
  10478. while (len) {
  10479. int j;
  10480. u32 phy_addr, page_off, size;
  10481. phy_addr = offset & ~pagemask;
  10482. for (j = 0; j < pagesize; j += 4) {
  10483. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10484. (__be32 *) (tmp + j));
  10485. if (ret)
  10486. break;
  10487. }
  10488. if (ret)
  10489. break;
  10490. page_off = offset & pagemask;
  10491. size = pagesize;
  10492. if (len < size)
  10493. size = len;
  10494. len -= size;
  10495. memcpy(tmp + page_off, buf, size);
  10496. offset = offset + (pagesize - page_off);
  10497. tg3_enable_nvram_access(tp);
  10498. /*
  10499. * Before we can erase the flash page, we need
  10500. * to issue a special "write enable" command.
  10501. */
  10502. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10503. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10504. break;
  10505. /* Erase the target page */
  10506. tw32(NVRAM_ADDR, phy_addr);
  10507. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10508. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10509. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10510. break;
  10511. /* Issue another write enable to start the write. */
  10512. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10513. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10514. break;
  10515. for (j = 0; j < pagesize; j += 4) {
  10516. __be32 data;
  10517. data = *((__be32 *) (tmp + j));
  10518. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10519. tw32(NVRAM_ADDR, phy_addr + j);
  10520. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10521. NVRAM_CMD_WR;
  10522. if (j == 0)
  10523. nvram_cmd |= NVRAM_CMD_FIRST;
  10524. else if (j == (pagesize - 4))
  10525. nvram_cmd |= NVRAM_CMD_LAST;
  10526. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10527. break;
  10528. }
  10529. if (ret)
  10530. break;
  10531. }
  10532. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10533. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10534. kfree(tmp);
  10535. return ret;
  10536. }
  10537. /* offset and length are dword aligned */
  10538. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10539. u8 *buf)
  10540. {
  10541. int i, ret = 0;
  10542. for (i = 0; i < len; i += 4, offset += 4) {
  10543. u32 page_off, phy_addr, nvram_cmd;
  10544. __be32 data;
  10545. memcpy(&data, buf + i, 4);
  10546. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10547. page_off = offset % tp->nvram_pagesize;
  10548. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10549. tw32(NVRAM_ADDR, phy_addr);
  10550. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10551. if (page_off == 0 || i == 0)
  10552. nvram_cmd |= NVRAM_CMD_FIRST;
  10553. if (page_off == (tp->nvram_pagesize - 4))
  10554. nvram_cmd |= NVRAM_CMD_LAST;
  10555. if (i == (len - 4))
  10556. nvram_cmd |= NVRAM_CMD_LAST;
  10557. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10558. !tg3_flag(tp, 5755_PLUS) &&
  10559. (tp->nvram_jedecnum == JEDEC_ST) &&
  10560. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10561. if ((ret = tg3_nvram_exec_cmd(tp,
  10562. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10563. NVRAM_CMD_DONE)))
  10564. break;
  10565. }
  10566. if (!tg3_flag(tp, FLASH)) {
  10567. /* We always do complete word writes to eeprom. */
  10568. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10569. }
  10570. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10571. break;
  10572. }
  10573. return ret;
  10574. }
  10575. /* offset and length are dword aligned */
  10576. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10577. {
  10578. int ret;
  10579. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10580. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10581. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10582. udelay(40);
  10583. }
  10584. if (!tg3_flag(tp, NVRAM)) {
  10585. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10586. } else {
  10587. u32 grc_mode;
  10588. ret = tg3_nvram_lock(tp);
  10589. if (ret)
  10590. return ret;
  10591. tg3_enable_nvram_access(tp);
  10592. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10593. tw32(NVRAM_WRITE1, 0x406);
  10594. grc_mode = tr32(GRC_MODE);
  10595. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10596. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10597. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10598. buf);
  10599. } else {
  10600. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10601. buf);
  10602. }
  10603. grc_mode = tr32(GRC_MODE);
  10604. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10605. tg3_disable_nvram_access(tp);
  10606. tg3_nvram_unlock(tp);
  10607. }
  10608. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10609. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10610. udelay(40);
  10611. }
  10612. return ret;
  10613. }
  10614. struct subsys_tbl_ent {
  10615. u16 subsys_vendor, subsys_devid;
  10616. u32 phy_id;
  10617. };
  10618. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10619. /* Broadcom boards. */
  10620. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10621. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10622. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10623. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10624. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10625. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10626. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10627. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10628. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10629. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10630. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10631. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10632. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10633. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10634. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10635. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10636. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10637. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10638. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10639. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10640. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10641. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10642. /* 3com boards. */
  10643. { TG3PCI_SUBVENDOR_ID_3COM,
  10644. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10645. { TG3PCI_SUBVENDOR_ID_3COM,
  10646. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10647. { TG3PCI_SUBVENDOR_ID_3COM,
  10648. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10649. { TG3PCI_SUBVENDOR_ID_3COM,
  10650. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10651. { TG3PCI_SUBVENDOR_ID_3COM,
  10652. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10653. /* DELL boards. */
  10654. { TG3PCI_SUBVENDOR_ID_DELL,
  10655. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10656. { TG3PCI_SUBVENDOR_ID_DELL,
  10657. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10658. { TG3PCI_SUBVENDOR_ID_DELL,
  10659. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10660. { TG3PCI_SUBVENDOR_ID_DELL,
  10661. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10662. /* Compaq boards. */
  10663. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10664. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10665. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10666. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10667. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10668. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10669. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10670. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10671. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10672. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10673. /* IBM boards. */
  10674. { TG3PCI_SUBVENDOR_ID_IBM,
  10675. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10676. };
  10677. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10678. {
  10679. int i;
  10680. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10681. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10682. tp->pdev->subsystem_vendor) &&
  10683. (subsys_id_to_phy_id[i].subsys_devid ==
  10684. tp->pdev->subsystem_device))
  10685. return &subsys_id_to_phy_id[i];
  10686. }
  10687. return NULL;
  10688. }
  10689. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10690. {
  10691. u32 val;
  10692. tp->phy_id = TG3_PHY_ID_INVALID;
  10693. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10694. /* Assume an onboard device and WOL capable by default. */
  10695. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10696. tg3_flag_set(tp, WOL_CAP);
  10697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10698. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10699. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10700. tg3_flag_set(tp, IS_NIC);
  10701. }
  10702. val = tr32(VCPU_CFGSHDW);
  10703. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10704. tg3_flag_set(tp, ASPM_WORKAROUND);
  10705. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10706. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10707. tg3_flag_set(tp, WOL_ENABLE);
  10708. device_set_wakeup_enable(&tp->pdev->dev, true);
  10709. }
  10710. goto done;
  10711. }
  10712. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10713. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10714. u32 nic_cfg, led_cfg;
  10715. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10716. int eeprom_phy_serdes = 0;
  10717. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10718. tp->nic_sram_data_cfg = nic_cfg;
  10719. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10720. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10721. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10722. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10723. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10724. (ver > 0) && (ver < 0x100))
  10725. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10726. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10727. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10728. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10729. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10730. eeprom_phy_serdes = 1;
  10731. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10732. if (nic_phy_id != 0) {
  10733. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10734. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10735. eeprom_phy_id = (id1 >> 16) << 10;
  10736. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10737. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10738. } else
  10739. eeprom_phy_id = 0;
  10740. tp->phy_id = eeprom_phy_id;
  10741. if (eeprom_phy_serdes) {
  10742. if (!tg3_flag(tp, 5705_PLUS))
  10743. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10744. else
  10745. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10746. }
  10747. if (tg3_flag(tp, 5750_PLUS))
  10748. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10749. SHASTA_EXT_LED_MODE_MASK);
  10750. else
  10751. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10752. switch (led_cfg) {
  10753. default:
  10754. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10755. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10756. break;
  10757. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10758. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10759. break;
  10760. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10761. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10762. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10763. * read on some older 5700/5701 bootcode.
  10764. */
  10765. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10766. ASIC_REV_5700 ||
  10767. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10768. ASIC_REV_5701)
  10769. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10770. break;
  10771. case SHASTA_EXT_LED_SHARED:
  10772. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10773. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10774. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10775. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10776. LED_CTRL_MODE_PHY_2);
  10777. break;
  10778. case SHASTA_EXT_LED_MAC:
  10779. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10780. break;
  10781. case SHASTA_EXT_LED_COMBO:
  10782. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10783. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10784. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10785. LED_CTRL_MODE_PHY_2);
  10786. break;
  10787. }
  10788. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10790. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10791. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10792. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10793. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10794. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10795. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10796. if ((tp->pdev->subsystem_vendor ==
  10797. PCI_VENDOR_ID_ARIMA) &&
  10798. (tp->pdev->subsystem_device == 0x205a ||
  10799. tp->pdev->subsystem_device == 0x2063))
  10800. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10801. } else {
  10802. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10803. tg3_flag_set(tp, IS_NIC);
  10804. }
  10805. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10806. tg3_flag_set(tp, ENABLE_ASF);
  10807. if (tg3_flag(tp, 5750_PLUS))
  10808. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10809. }
  10810. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10811. tg3_flag(tp, 5750_PLUS))
  10812. tg3_flag_set(tp, ENABLE_APE);
  10813. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10814. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10815. tg3_flag_clear(tp, WOL_CAP);
  10816. if (tg3_flag(tp, WOL_CAP) &&
  10817. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10818. tg3_flag_set(tp, WOL_ENABLE);
  10819. device_set_wakeup_enable(&tp->pdev->dev, true);
  10820. }
  10821. if (cfg2 & (1 << 17))
  10822. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10823. /* serdes signal pre-emphasis in register 0x590 set by */
  10824. /* bootcode if bit 18 is set */
  10825. if (cfg2 & (1 << 18))
  10826. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10827. if ((tg3_flag(tp, 57765_PLUS) ||
  10828. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10829. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10830. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10831. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10832. if (tg3_flag(tp, PCI_EXPRESS) &&
  10833. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10834. !tg3_flag(tp, 57765_PLUS)) {
  10835. u32 cfg3;
  10836. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10837. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10838. tg3_flag_set(tp, ASPM_WORKAROUND);
  10839. }
  10840. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10841. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10842. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10843. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10844. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10845. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10846. }
  10847. done:
  10848. if (tg3_flag(tp, WOL_CAP))
  10849. device_set_wakeup_enable(&tp->pdev->dev,
  10850. tg3_flag(tp, WOL_ENABLE));
  10851. else
  10852. device_set_wakeup_capable(&tp->pdev->dev, false);
  10853. }
  10854. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10855. {
  10856. int i;
  10857. u32 val;
  10858. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10859. tw32(OTP_CTRL, cmd);
  10860. /* Wait for up to 1 ms for command to execute. */
  10861. for (i = 0; i < 100; i++) {
  10862. val = tr32(OTP_STATUS);
  10863. if (val & OTP_STATUS_CMD_DONE)
  10864. break;
  10865. udelay(10);
  10866. }
  10867. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10868. }
  10869. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10870. * configuration is a 32-bit value that straddles the alignment boundary.
  10871. * We do two 32-bit reads and then shift and merge the results.
  10872. */
  10873. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10874. {
  10875. u32 bhalf_otp, thalf_otp;
  10876. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10877. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10878. return 0;
  10879. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10880. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10881. return 0;
  10882. thalf_otp = tr32(OTP_READ_DATA);
  10883. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10884. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10885. return 0;
  10886. bhalf_otp = tr32(OTP_READ_DATA);
  10887. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10888. }
  10889. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10890. {
  10891. u32 adv = ADVERTISED_Autoneg |
  10892. ADVERTISED_Pause;
  10893. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10894. adv |= ADVERTISED_1000baseT_Half |
  10895. ADVERTISED_1000baseT_Full;
  10896. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10897. adv |= ADVERTISED_100baseT_Half |
  10898. ADVERTISED_100baseT_Full |
  10899. ADVERTISED_10baseT_Half |
  10900. ADVERTISED_10baseT_Full |
  10901. ADVERTISED_TP;
  10902. else
  10903. adv |= ADVERTISED_FIBRE;
  10904. tp->link_config.advertising = adv;
  10905. tp->link_config.speed = SPEED_INVALID;
  10906. tp->link_config.duplex = DUPLEX_INVALID;
  10907. tp->link_config.autoneg = AUTONEG_ENABLE;
  10908. tp->link_config.active_speed = SPEED_INVALID;
  10909. tp->link_config.active_duplex = DUPLEX_INVALID;
  10910. tp->link_config.orig_speed = SPEED_INVALID;
  10911. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10912. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10913. }
  10914. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10915. {
  10916. u32 hw_phy_id_1, hw_phy_id_2;
  10917. u32 hw_phy_id, hw_phy_id_masked;
  10918. int err;
  10919. /* flow control autonegotiation is default behavior */
  10920. tg3_flag_set(tp, PAUSE_AUTONEG);
  10921. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10922. if (tg3_flag(tp, USE_PHYLIB))
  10923. return tg3_phy_init(tp);
  10924. /* Reading the PHY ID register can conflict with ASF
  10925. * firmware access to the PHY hardware.
  10926. */
  10927. err = 0;
  10928. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10929. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10930. } else {
  10931. /* Now read the physical PHY_ID from the chip and verify
  10932. * that it is sane. If it doesn't look good, we fall back
  10933. * to either the hard-coded table based PHY_ID and failing
  10934. * that the value found in the eeprom area.
  10935. */
  10936. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10937. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10938. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10939. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10940. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10941. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10942. }
  10943. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10944. tp->phy_id = hw_phy_id;
  10945. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10946. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10947. else
  10948. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10949. } else {
  10950. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10951. /* Do nothing, phy ID already set up in
  10952. * tg3_get_eeprom_hw_cfg().
  10953. */
  10954. } else {
  10955. struct subsys_tbl_ent *p;
  10956. /* No eeprom signature? Try the hardcoded
  10957. * subsys device table.
  10958. */
  10959. p = tg3_lookup_by_subsys(tp);
  10960. if (!p)
  10961. return -ENODEV;
  10962. tp->phy_id = p->phy_id;
  10963. if (!tp->phy_id ||
  10964. tp->phy_id == TG3_PHY_ID_BCM8002)
  10965. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10966. }
  10967. }
  10968. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10969. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  10971. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10972. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10973. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10974. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10975. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10976. tg3_phy_init_link_config(tp);
  10977. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10978. !tg3_flag(tp, ENABLE_APE) &&
  10979. !tg3_flag(tp, ENABLE_ASF)) {
  10980. u32 bmsr, mask;
  10981. tg3_readphy(tp, MII_BMSR, &bmsr);
  10982. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10983. (bmsr & BMSR_LSTATUS))
  10984. goto skip_phy_reset;
  10985. err = tg3_phy_reset(tp);
  10986. if (err)
  10987. return err;
  10988. tg3_phy_set_wirespeed(tp);
  10989. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10990. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10991. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10992. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10993. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10994. tp->link_config.flowctrl);
  10995. tg3_writephy(tp, MII_BMCR,
  10996. BMCR_ANENABLE | BMCR_ANRESTART);
  10997. }
  10998. }
  10999. skip_phy_reset:
  11000. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11001. err = tg3_init_5401phy_dsp(tp);
  11002. if (err)
  11003. return err;
  11004. err = tg3_init_5401phy_dsp(tp);
  11005. }
  11006. return err;
  11007. }
  11008. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11009. {
  11010. u8 *vpd_data;
  11011. unsigned int block_end, rosize, len;
  11012. u32 vpdlen;
  11013. int j, i = 0;
  11014. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11015. if (!vpd_data)
  11016. goto out_no_vpd;
  11017. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11018. if (i < 0)
  11019. goto out_not_found;
  11020. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11021. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11022. i += PCI_VPD_LRDT_TAG_SIZE;
  11023. if (block_end > vpdlen)
  11024. goto out_not_found;
  11025. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11026. PCI_VPD_RO_KEYWORD_MFR_ID);
  11027. if (j > 0) {
  11028. len = pci_vpd_info_field_size(&vpd_data[j]);
  11029. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11030. if (j + len > block_end || len != 4 ||
  11031. memcmp(&vpd_data[j], "1028", 4))
  11032. goto partno;
  11033. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11034. PCI_VPD_RO_KEYWORD_VENDOR0);
  11035. if (j < 0)
  11036. goto partno;
  11037. len = pci_vpd_info_field_size(&vpd_data[j]);
  11038. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11039. if (j + len > block_end)
  11040. goto partno;
  11041. memcpy(tp->fw_ver, &vpd_data[j], len);
  11042. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11043. }
  11044. partno:
  11045. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11046. PCI_VPD_RO_KEYWORD_PARTNO);
  11047. if (i < 0)
  11048. goto out_not_found;
  11049. len = pci_vpd_info_field_size(&vpd_data[i]);
  11050. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11051. if (len > TG3_BPN_SIZE ||
  11052. (len + i) > vpdlen)
  11053. goto out_not_found;
  11054. memcpy(tp->board_part_number, &vpd_data[i], len);
  11055. out_not_found:
  11056. kfree(vpd_data);
  11057. if (tp->board_part_number[0])
  11058. return;
  11059. out_no_vpd:
  11060. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11061. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11062. strcpy(tp->board_part_number, "BCM5717");
  11063. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11064. strcpy(tp->board_part_number, "BCM5718");
  11065. else
  11066. goto nomatch;
  11067. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11068. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11069. strcpy(tp->board_part_number, "BCM57780");
  11070. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11071. strcpy(tp->board_part_number, "BCM57760");
  11072. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11073. strcpy(tp->board_part_number, "BCM57790");
  11074. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11075. strcpy(tp->board_part_number, "BCM57788");
  11076. else
  11077. goto nomatch;
  11078. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11079. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11080. strcpy(tp->board_part_number, "BCM57761");
  11081. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11082. strcpy(tp->board_part_number, "BCM57765");
  11083. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11084. strcpy(tp->board_part_number, "BCM57781");
  11085. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11086. strcpy(tp->board_part_number, "BCM57785");
  11087. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11088. strcpy(tp->board_part_number, "BCM57791");
  11089. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11090. strcpy(tp->board_part_number, "BCM57795");
  11091. else
  11092. goto nomatch;
  11093. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11094. strcpy(tp->board_part_number, "BCM95906");
  11095. } else {
  11096. nomatch:
  11097. strcpy(tp->board_part_number, "none");
  11098. }
  11099. }
  11100. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11101. {
  11102. u32 val;
  11103. if (tg3_nvram_read(tp, offset, &val) ||
  11104. (val & 0xfc000000) != 0x0c000000 ||
  11105. tg3_nvram_read(tp, offset + 4, &val) ||
  11106. val != 0)
  11107. return 0;
  11108. return 1;
  11109. }
  11110. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11111. {
  11112. u32 val, offset, start, ver_offset;
  11113. int i, dst_off;
  11114. bool newver = false;
  11115. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11116. tg3_nvram_read(tp, 0x4, &start))
  11117. return;
  11118. offset = tg3_nvram_logical_addr(tp, offset);
  11119. if (tg3_nvram_read(tp, offset, &val))
  11120. return;
  11121. if ((val & 0xfc000000) == 0x0c000000) {
  11122. if (tg3_nvram_read(tp, offset + 4, &val))
  11123. return;
  11124. if (val == 0)
  11125. newver = true;
  11126. }
  11127. dst_off = strlen(tp->fw_ver);
  11128. if (newver) {
  11129. if (TG3_VER_SIZE - dst_off < 16 ||
  11130. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11131. return;
  11132. offset = offset + ver_offset - start;
  11133. for (i = 0; i < 16; i += 4) {
  11134. __be32 v;
  11135. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11136. return;
  11137. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11138. }
  11139. } else {
  11140. u32 major, minor;
  11141. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11142. return;
  11143. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11144. TG3_NVM_BCVER_MAJSFT;
  11145. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11146. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11147. "v%d.%02d", major, minor);
  11148. }
  11149. }
  11150. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11151. {
  11152. u32 val, major, minor;
  11153. /* Use native endian representation */
  11154. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11155. return;
  11156. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11157. TG3_NVM_HWSB_CFG1_MAJSFT;
  11158. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11159. TG3_NVM_HWSB_CFG1_MINSFT;
  11160. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11161. }
  11162. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11163. {
  11164. u32 offset, major, minor, build;
  11165. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11166. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11167. return;
  11168. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11169. case TG3_EEPROM_SB_REVISION_0:
  11170. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11171. break;
  11172. case TG3_EEPROM_SB_REVISION_2:
  11173. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11174. break;
  11175. case TG3_EEPROM_SB_REVISION_3:
  11176. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11177. break;
  11178. case TG3_EEPROM_SB_REVISION_4:
  11179. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11180. break;
  11181. case TG3_EEPROM_SB_REVISION_5:
  11182. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11183. break;
  11184. case TG3_EEPROM_SB_REVISION_6:
  11185. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11186. break;
  11187. default:
  11188. return;
  11189. }
  11190. if (tg3_nvram_read(tp, offset, &val))
  11191. return;
  11192. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11193. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11194. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11195. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11196. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11197. if (minor > 99 || build > 26)
  11198. return;
  11199. offset = strlen(tp->fw_ver);
  11200. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11201. " v%d.%02d", major, minor);
  11202. if (build > 0) {
  11203. offset = strlen(tp->fw_ver);
  11204. if (offset < TG3_VER_SIZE - 1)
  11205. tp->fw_ver[offset] = 'a' + build - 1;
  11206. }
  11207. }
  11208. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11209. {
  11210. u32 val, offset, start;
  11211. int i, vlen;
  11212. for (offset = TG3_NVM_DIR_START;
  11213. offset < TG3_NVM_DIR_END;
  11214. offset += TG3_NVM_DIRENT_SIZE) {
  11215. if (tg3_nvram_read(tp, offset, &val))
  11216. return;
  11217. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11218. break;
  11219. }
  11220. if (offset == TG3_NVM_DIR_END)
  11221. return;
  11222. if (!tg3_flag(tp, 5705_PLUS))
  11223. start = 0x08000000;
  11224. else if (tg3_nvram_read(tp, offset - 4, &start))
  11225. return;
  11226. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11227. !tg3_fw_img_is_valid(tp, offset) ||
  11228. tg3_nvram_read(tp, offset + 8, &val))
  11229. return;
  11230. offset += val - start;
  11231. vlen = strlen(tp->fw_ver);
  11232. tp->fw_ver[vlen++] = ',';
  11233. tp->fw_ver[vlen++] = ' ';
  11234. for (i = 0; i < 4; i++) {
  11235. __be32 v;
  11236. if (tg3_nvram_read_be32(tp, offset, &v))
  11237. return;
  11238. offset += sizeof(v);
  11239. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11240. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11241. break;
  11242. }
  11243. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11244. vlen += sizeof(v);
  11245. }
  11246. }
  11247. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11248. {
  11249. int vlen;
  11250. u32 apedata;
  11251. char *fwtype;
  11252. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11253. return;
  11254. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11255. if (apedata != APE_SEG_SIG_MAGIC)
  11256. return;
  11257. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11258. if (!(apedata & APE_FW_STATUS_READY))
  11259. return;
  11260. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11261. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11262. tg3_flag_set(tp, APE_HAS_NCSI);
  11263. fwtype = "NCSI";
  11264. } else {
  11265. fwtype = "DASH";
  11266. }
  11267. vlen = strlen(tp->fw_ver);
  11268. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11269. fwtype,
  11270. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11271. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11272. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11273. (apedata & APE_FW_VERSION_BLDMSK));
  11274. }
  11275. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11276. {
  11277. u32 val;
  11278. bool vpd_vers = false;
  11279. if (tp->fw_ver[0] != 0)
  11280. vpd_vers = true;
  11281. if (tg3_flag(tp, NO_NVRAM)) {
  11282. strcat(tp->fw_ver, "sb");
  11283. return;
  11284. }
  11285. if (tg3_nvram_read(tp, 0, &val))
  11286. return;
  11287. if (val == TG3_EEPROM_MAGIC)
  11288. tg3_read_bc_ver(tp);
  11289. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11290. tg3_read_sb_ver(tp, val);
  11291. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11292. tg3_read_hwsb_ver(tp);
  11293. else
  11294. return;
  11295. if (vpd_vers)
  11296. goto done;
  11297. if (tg3_flag(tp, ENABLE_APE)) {
  11298. if (tg3_flag(tp, ENABLE_ASF))
  11299. tg3_read_dash_ver(tp);
  11300. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11301. tg3_read_mgmtfw_ver(tp);
  11302. }
  11303. done:
  11304. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11305. }
  11306. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11307. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11308. {
  11309. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11310. return TG3_RX_RET_MAX_SIZE_5717;
  11311. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11312. return TG3_RX_RET_MAX_SIZE_5700;
  11313. else
  11314. return TG3_RX_RET_MAX_SIZE_5705;
  11315. }
  11316. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11317. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11318. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11319. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11320. { },
  11321. };
  11322. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11323. {
  11324. u32 misc_ctrl_reg;
  11325. u32 pci_state_reg, grc_misc_cfg;
  11326. u32 val;
  11327. u16 pci_cmd;
  11328. int err;
  11329. /* Force memory write invalidate off. If we leave it on,
  11330. * then on 5700_BX chips we have to enable a workaround.
  11331. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11332. * to match the cacheline size. The Broadcom driver have this
  11333. * workaround but turns MWI off all the times so never uses
  11334. * it. This seems to suggest that the workaround is insufficient.
  11335. */
  11336. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11337. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11338. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11339. /* Important! -- Make sure register accesses are byteswapped
  11340. * correctly. Also, for those chips that require it, make
  11341. * sure that indirect register accesses are enabled before
  11342. * the first operation.
  11343. */
  11344. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11345. &misc_ctrl_reg);
  11346. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11347. MISC_HOST_CTRL_CHIPREV);
  11348. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11349. tp->misc_host_ctrl);
  11350. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11351. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11353. u32 prod_id_asic_rev;
  11354. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11355. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11356. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11357. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11358. pci_read_config_dword(tp->pdev,
  11359. TG3PCI_GEN2_PRODID_ASICREV,
  11360. &prod_id_asic_rev);
  11361. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11362. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11363. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11364. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11365. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11366. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11367. pci_read_config_dword(tp->pdev,
  11368. TG3PCI_GEN15_PRODID_ASICREV,
  11369. &prod_id_asic_rev);
  11370. else
  11371. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11372. &prod_id_asic_rev);
  11373. tp->pci_chip_rev_id = prod_id_asic_rev;
  11374. }
  11375. /* Wrong chip ID in 5752 A0. This code can be removed later
  11376. * as A0 is not in production.
  11377. */
  11378. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11379. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11380. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11381. * we need to disable memory and use config. cycles
  11382. * only to access all registers. The 5702/03 chips
  11383. * can mistakenly decode the special cycles from the
  11384. * ICH chipsets as memory write cycles, causing corruption
  11385. * of register and memory space. Only certain ICH bridges
  11386. * will drive special cycles with non-zero data during the
  11387. * address phase which can fall within the 5703's address
  11388. * range. This is not an ICH bug as the PCI spec allows
  11389. * non-zero address during special cycles. However, only
  11390. * these ICH bridges are known to drive non-zero addresses
  11391. * during special cycles.
  11392. *
  11393. * Since special cycles do not cross PCI bridges, we only
  11394. * enable this workaround if the 5703 is on the secondary
  11395. * bus of these ICH bridges.
  11396. */
  11397. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11398. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11399. static struct tg3_dev_id {
  11400. u32 vendor;
  11401. u32 device;
  11402. u32 rev;
  11403. } ich_chipsets[] = {
  11404. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11405. PCI_ANY_ID },
  11406. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11407. PCI_ANY_ID },
  11408. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11409. 0xa },
  11410. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11411. PCI_ANY_ID },
  11412. { },
  11413. };
  11414. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11415. struct pci_dev *bridge = NULL;
  11416. while (pci_id->vendor != 0) {
  11417. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11418. bridge);
  11419. if (!bridge) {
  11420. pci_id++;
  11421. continue;
  11422. }
  11423. if (pci_id->rev != PCI_ANY_ID) {
  11424. if (bridge->revision > pci_id->rev)
  11425. continue;
  11426. }
  11427. if (bridge->subordinate &&
  11428. (bridge->subordinate->number ==
  11429. tp->pdev->bus->number)) {
  11430. tg3_flag_set(tp, ICH_WORKAROUND);
  11431. pci_dev_put(bridge);
  11432. break;
  11433. }
  11434. }
  11435. }
  11436. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11437. static struct tg3_dev_id {
  11438. u32 vendor;
  11439. u32 device;
  11440. } bridge_chipsets[] = {
  11441. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11442. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11443. { },
  11444. };
  11445. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11446. struct pci_dev *bridge = NULL;
  11447. while (pci_id->vendor != 0) {
  11448. bridge = pci_get_device(pci_id->vendor,
  11449. pci_id->device,
  11450. bridge);
  11451. if (!bridge) {
  11452. pci_id++;
  11453. continue;
  11454. }
  11455. if (bridge->subordinate &&
  11456. (bridge->subordinate->number <=
  11457. tp->pdev->bus->number) &&
  11458. (bridge->subordinate->subordinate >=
  11459. tp->pdev->bus->number)) {
  11460. tg3_flag_set(tp, 5701_DMA_BUG);
  11461. pci_dev_put(bridge);
  11462. break;
  11463. }
  11464. }
  11465. }
  11466. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11467. * DMA addresses > 40-bit. This bridge may have other additional
  11468. * 57xx devices behind it in some 4-port NIC designs for example.
  11469. * Any tg3 device found behind the bridge will also need the 40-bit
  11470. * DMA workaround.
  11471. */
  11472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11474. tg3_flag_set(tp, 5780_CLASS);
  11475. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11476. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11477. } else {
  11478. struct pci_dev *bridge = NULL;
  11479. do {
  11480. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11481. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11482. bridge);
  11483. if (bridge && bridge->subordinate &&
  11484. (bridge->subordinate->number <=
  11485. tp->pdev->bus->number) &&
  11486. (bridge->subordinate->subordinate >=
  11487. tp->pdev->bus->number)) {
  11488. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11489. pci_dev_put(bridge);
  11490. break;
  11491. }
  11492. } while (bridge);
  11493. }
  11494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11496. tp->pdev_peer = tg3_find_peer(tp);
  11497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11500. tg3_flag_set(tp, 5717_PLUS);
  11501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11502. tg3_flag(tp, 5717_PLUS))
  11503. tg3_flag_set(tp, 57765_PLUS);
  11504. /* Intentionally exclude ASIC_REV_5906 */
  11505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11511. tg3_flag(tp, 57765_PLUS))
  11512. tg3_flag_set(tp, 5755_PLUS);
  11513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11516. tg3_flag(tp, 5755_PLUS) ||
  11517. tg3_flag(tp, 5780_CLASS))
  11518. tg3_flag_set(tp, 5750_PLUS);
  11519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11520. tg3_flag(tp, 5750_PLUS))
  11521. tg3_flag_set(tp, 5705_PLUS);
  11522. /* Determine TSO capabilities */
  11523. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11524. ; /* Do nothing. HW bug. */
  11525. else if (tg3_flag(tp, 57765_PLUS))
  11526. tg3_flag_set(tp, HW_TSO_3);
  11527. else if (tg3_flag(tp, 5755_PLUS) ||
  11528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11529. tg3_flag_set(tp, HW_TSO_2);
  11530. else if (tg3_flag(tp, 5750_PLUS)) {
  11531. tg3_flag_set(tp, HW_TSO_1);
  11532. tg3_flag_set(tp, TSO_BUG);
  11533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11534. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11535. tg3_flag_clear(tp, TSO_BUG);
  11536. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11537. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11538. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11539. tg3_flag_set(tp, TSO_BUG);
  11540. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11541. tp->fw_needed = FIRMWARE_TG3TSO5;
  11542. else
  11543. tp->fw_needed = FIRMWARE_TG3TSO;
  11544. }
  11545. /* Selectively allow TSO based on operating conditions */
  11546. if (tg3_flag(tp, HW_TSO_1) ||
  11547. tg3_flag(tp, HW_TSO_2) ||
  11548. tg3_flag(tp, HW_TSO_3) ||
  11549. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11550. tg3_flag_set(tp, TSO_CAPABLE);
  11551. else {
  11552. tg3_flag_clear(tp, TSO_CAPABLE);
  11553. tg3_flag_clear(tp, TSO_BUG);
  11554. tp->fw_needed = NULL;
  11555. }
  11556. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11557. tp->fw_needed = FIRMWARE_TG3;
  11558. tp->irq_max = 1;
  11559. if (tg3_flag(tp, 5750_PLUS)) {
  11560. tg3_flag_set(tp, SUPPORT_MSI);
  11561. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11562. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11563. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11564. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11565. tp->pdev_peer == tp->pdev))
  11566. tg3_flag_clear(tp, SUPPORT_MSI);
  11567. if (tg3_flag(tp, 5755_PLUS) ||
  11568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11569. tg3_flag_set(tp, 1SHOT_MSI);
  11570. }
  11571. if (tg3_flag(tp, 57765_PLUS)) {
  11572. tg3_flag_set(tp, SUPPORT_MSIX);
  11573. tp->irq_max = TG3_IRQ_MAX_VECS;
  11574. }
  11575. }
  11576. if (tg3_flag(tp, 5755_PLUS))
  11577. tg3_flag_set(tp, SHORT_DMA_BUG);
  11578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11579. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11580. if (tg3_flag(tp, 5717_PLUS))
  11581. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11582. if (tg3_flag(tp, 57765_PLUS) &&
  11583. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11584. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11585. if (!tg3_flag(tp, 5705_PLUS) ||
  11586. tg3_flag(tp, 5780_CLASS) ||
  11587. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11588. tg3_flag_set(tp, JUMBO_CAPABLE);
  11589. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11590. &pci_state_reg);
  11591. if (pci_is_pcie(tp->pdev)) {
  11592. u16 lnkctl;
  11593. tg3_flag_set(tp, PCI_EXPRESS);
  11594. tp->pcie_readrq = 4096;
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11597. tp->pcie_readrq = 2048;
  11598. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11599. pci_read_config_word(tp->pdev,
  11600. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11601. &lnkctl);
  11602. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11604. ASIC_REV_5906) {
  11605. tg3_flag_clear(tp, HW_TSO_2);
  11606. tg3_flag_clear(tp, TSO_CAPABLE);
  11607. }
  11608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11609. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11610. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11611. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11612. tg3_flag_set(tp, CLKREQ_BUG);
  11613. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11614. tg3_flag_set(tp, L1PLLPD_EN);
  11615. }
  11616. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11617. /* BCM5785 devices are effectively PCIe devices, and should
  11618. * follow PCIe codepaths, but do not have a PCIe capabilities
  11619. * section.
  11620. */
  11621. tg3_flag_set(tp, PCI_EXPRESS);
  11622. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11623. tg3_flag(tp, 5780_CLASS)) {
  11624. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11625. if (!tp->pcix_cap) {
  11626. dev_err(&tp->pdev->dev,
  11627. "Cannot find PCI-X capability, aborting\n");
  11628. return -EIO;
  11629. }
  11630. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11631. tg3_flag_set(tp, PCIX_MODE);
  11632. }
  11633. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11634. * reordering to the mailbox registers done by the host
  11635. * controller can cause major troubles. We read back from
  11636. * every mailbox register write to force the writes to be
  11637. * posted to the chip in order.
  11638. */
  11639. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11640. !tg3_flag(tp, PCI_EXPRESS))
  11641. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11642. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11643. &tp->pci_cacheline_sz);
  11644. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11645. &tp->pci_lat_timer);
  11646. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11647. tp->pci_lat_timer < 64) {
  11648. tp->pci_lat_timer = 64;
  11649. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11650. tp->pci_lat_timer);
  11651. }
  11652. /* Important! -- It is critical that the PCI-X hw workaround
  11653. * situation is decided before the first MMIO register access.
  11654. */
  11655. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11656. /* 5700 BX chips need to have their TX producer index
  11657. * mailboxes written twice to workaround a bug.
  11658. */
  11659. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11660. /* If we are in PCI-X mode, enable register write workaround.
  11661. *
  11662. * The workaround is to use indirect register accesses
  11663. * for all chip writes not to mailbox registers.
  11664. */
  11665. if (tg3_flag(tp, PCIX_MODE)) {
  11666. u32 pm_reg;
  11667. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11668. /* The chip can have it's power management PCI config
  11669. * space registers clobbered due to this bug.
  11670. * So explicitly force the chip into D0 here.
  11671. */
  11672. pci_read_config_dword(tp->pdev,
  11673. tp->pm_cap + PCI_PM_CTRL,
  11674. &pm_reg);
  11675. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11676. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11677. pci_write_config_dword(tp->pdev,
  11678. tp->pm_cap + PCI_PM_CTRL,
  11679. pm_reg);
  11680. /* Also, force SERR#/PERR# in PCI command. */
  11681. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11682. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11683. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11684. }
  11685. }
  11686. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11687. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11688. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11689. tg3_flag_set(tp, PCI_32BIT);
  11690. /* Chip-specific fixup from Broadcom driver */
  11691. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11692. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11693. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11694. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11695. }
  11696. /* Default fast path register access methods */
  11697. tp->read32 = tg3_read32;
  11698. tp->write32 = tg3_write32;
  11699. tp->read32_mbox = tg3_read32;
  11700. tp->write32_mbox = tg3_write32;
  11701. tp->write32_tx_mbox = tg3_write32;
  11702. tp->write32_rx_mbox = tg3_write32;
  11703. /* Various workaround register access methods */
  11704. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11705. tp->write32 = tg3_write_indirect_reg32;
  11706. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11707. (tg3_flag(tp, PCI_EXPRESS) &&
  11708. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11709. /*
  11710. * Back to back register writes can cause problems on these
  11711. * chips, the workaround is to read back all reg writes
  11712. * except those to mailbox regs.
  11713. *
  11714. * See tg3_write_indirect_reg32().
  11715. */
  11716. tp->write32 = tg3_write_flush_reg32;
  11717. }
  11718. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11719. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11720. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11721. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11722. }
  11723. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11724. tp->read32 = tg3_read_indirect_reg32;
  11725. tp->write32 = tg3_write_indirect_reg32;
  11726. tp->read32_mbox = tg3_read_indirect_mbox;
  11727. tp->write32_mbox = tg3_write_indirect_mbox;
  11728. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11729. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11730. iounmap(tp->regs);
  11731. tp->regs = NULL;
  11732. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11733. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11734. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11735. }
  11736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11737. tp->read32_mbox = tg3_read32_mbox_5906;
  11738. tp->write32_mbox = tg3_write32_mbox_5906;
  11739. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11740. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11741. }
  11742. if (tp->write32 == tg3_write_indirect_reg32 ||
  11743. (tg3_flag(tp, PCIX_MODE) &&
  11744. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11745. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11746. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11747. /* The memory arbiter has to be enabled in order for SRAM accesses
  11748. * to succeed. Normally on powerup the tg3 chip firmware will make
  11749. * sure it is enabled, but other entities such as system netboot
  11750. * code might disable it.
  11751. */
  11752. val = tr32(MEMARB_MODE);
  11753. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11754. if (tg3_flag(tp, PCIX_MODE)) {
  11755. pci_read_config_dword(tp->pdev,
  11756. tp->pcix_cap + PCI_X_STATUS, &val);
  11757. tp->pci_fn = val & 0x7;
  11758. } else {
  11759. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11760. }
  11761. /* Get eeprom hw config before calling tg3_set_power_state().
  11762. * In particular, the TG3_FLAG_IS_NIC flag must be
  11763. * determined before calling tg3_set_power_state() so that
  11764. * we know whether or not to switch out of Vaux power.
  11765. * When the flag is set, it means that GPIO1 is used for eeprom
  11766. * write protect and also implies that it is a LOM where GPIOs
  11767. * are not used to switch power.
  11768. */
  11769. tg3_get_eeprom_hw_cfg(tp);
  11770. if (tg3_flag(tp, ENABLE_APE)) {
  11771. /* Allow reads and writes to the
  11772. * APE register and memory space.
  11773. */
  11774. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11775. PCISTATE_ALLOW_APE_SHMEM_WR |
  11776. PCISTATE_ALLOW_APE_PSPACE_WR;
  11777. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11778. pci_state_reg);
  11779. tg3_ape_lock_init(tp);
  11780. }
  11781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11785. tg3_flag(tp, 57765_PLUS))
  11786. tg3_flag_set(tp, CPMU_PRESENT);
  11787. /* Set up tp->grc_local_ctrl before calling
  11788. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11789. * will bring 5700's external PHY out of reset.
  11790. * It is also used as eeprom write protect on LOMs.
  11791. */
  11792. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11794. tg3_flag(tp, EEPROM_WRITE_PROT))
  11795. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11796. GRC_LCLCTRL_GPIO_OUTPUT1);
  11797. /* Unused GPIO3 must be driven as output on 5752 because there
  11798. * are no pull-up resistors on unused GPIO pins.
  11799. */
  11800. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11801. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11805. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11806. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11807. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11808. /* Turn off the debug UART. */
  11809. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11810. if (tg3_flag(tp, IS_NIC))
  11811. /* Keep VMain power. */
  11812. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11813. GRC_LCLCTRL_GPIO_OUTPUT0;
  11814. }
  11815. /* Switch out of Vaux if it is a NIC */
  11816. tg3_pwrsrc_switch_to_vmain(tp);
  11817. /* Derive initial jumbo mode from MTU assigned in
  11818. * ether_setup() via the alloc_etherdev() call
  11819. */
  11820. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11821. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11822. /* Determine WakeOnLan speed to use. */
  11823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11824. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11825. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11826. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11827. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11828. } else {
  11829. tg3_flag_set(tp, WOL_SPEED_100MB);
  11830. }
  11831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11832. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11833. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11834. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11835. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11836. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11837. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11838. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11839. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11840. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11841. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11842. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11843. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11844. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11845. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11846. if (tg3_flag(tp, 5705_PLUS) &&
  11847. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11848. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11849. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11850. !tg3_flag(tp, 57765_PLUS)) {
  11851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11855. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11856. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11857. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11858. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11859. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11860. } else
  11861. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11862. }
  11863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11864. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11865. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11866. if (tp->phy_otp == 0)
  11867. tp->phy_otp = TG3_OTP_DEFAULT;
  11868. }
  11869. if (tg3_flag(tp, CPMU_PRESENT))
  11870. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11871. else
  11872. tp->mi_mode = MAC_MI_MODE_BASE;
  11873. tp->coalesce_mode = 0;
  11874. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11875. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11876. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11877. /* Set these bits to enable statistics workaround. */
  11878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11879. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11880. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11881. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11882. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11883. }
  11884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11886. tg3_flag_set(tp, USE_PHYLIB);
  11887. err = tg3_mdio_init(tp);
  11888. if (err)
  11889. return err;
  11890. /* Initialize data/descriptor byte/word swapping. */
  11891. val = tr32(GRC_MODE);
  11892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11893. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11894. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11895. GRC_MODE_B2HRX_ENABLE |
  11896. GRC_MODE_HTX2B_ENABLE |
  11897. GRC_MODE_HOST_STACKUP);
  11898. else
  11899. val &= GRC_MODE_HOST_STACKUP;
  11900. tw32(GRC_MODE, val | tp->grc_mode);
  11901. tg3_switch_clocks(tp);
  11902. /* Clear this out for sanity. */
  11903. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11904. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11905. &pci_state_reg);
  11906. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11907. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11908. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11909. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11910. chiprevid == CHIPREV_ID_5701_B0 ||
  11911. chiprevid == CHIPREV_ID_5701_B2 ||
  11912. chiprevid == CHIPREV_ID_5701_B5) {
  11913. void __iomem *sram_base;
  11914. /* Write some dummy words into the SRAM status block
  11915. * area, see if it reads back correctly. If the return
  11916. * value is bad, force enable the PCIX workaround.
  11917. */
  11918. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11919. writel(0x00000000, sram_base);
  11920. writel(0x00000000, sram_base + 4);
  11921. writel(0xffffffff, sram_base + 4);
  11922. if (readl(sram_base) != 0x00000000)
  11923. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11924. }
  11925. }
  11926. udelay(50);
  11927. tg3_nvram_init(tp);
  11928. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11929. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11931. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11932. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11933. tg3_flag_set(tp, IS_5788);
  11934. if (!tg3_flag(tp, IS_5788) &&
  11935. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11936. tg3_flag_set(tp, TAGGED_STATUS);
  11937. if (tg3_flag(tp, TAGGED_STATUS)) {
  11938. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11939. HOSTCC_MODE_CLRTICK_TXBD);
  11940. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11941. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11942. tp->misc_host_ctrl);
  11943. }
  11944. /* Preserve the APE MAC_MODE bits */
  11945. if (tg3_flag(tp, ENABLE_APE))
  11946. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11947. else
  11948. tp->mac_mode = TG3_DEF_MAC_MODE;
  11949. /* these are limited to 10/100 only */
  11950. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11951. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11952. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11953. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11954. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11955. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11956. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11957. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11958. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11959. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11960. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11961. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11962. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11963. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11964. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11965. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11966. err = tg3_phy_probe(tp);
  11967. if (err) {
  11968. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11969. /* ... but do not return immediately ... */
  11970. tg3_mdio_fini(tp);
  11971. }
  11972. tg3_read_vpd(tp);
  11973. tg3_read_fw_ver(tp);
  11974. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11975. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11976. } else {
  11977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11978. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11979. else
  11980. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11981. }
  11982. /* 5700 {AX,BX} chips have a broken status block link
  11983. * change bit implementation, so we must use the
  11984. * status register in those cases.
  11985. */
  11986. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11987. tg3_flag_set(tp, USE_LINKCHG_REG);
  11988. else
  11989. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11990. /* The led_ctrl is set during tg3_phy_probe, here we might
  11991. * have to force the link status polling mechanism based
  11992. * upon subsystem IDs.
  11993. */
  11994. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11995. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11996. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11997. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11998. tg3_flag_set(tp, USE_LINKCHG_REG);
  11999. }
  12000. /* For all SERDES we poll the MAC status register. */
  12001. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12002. tg3_flag_set(tp, POLL_SERDES);
  12003. else
  12004. tg3_flag_clear(tp, POLL_SERDES);
  12005. tp->rx_offset = NET_IP_ALIGN;
  12006. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12008. tg3_flag(tp, PCIX_MODE)) {
  12009. tp->rx_offset = 0;
  12010. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12011. tp->rx_copy_thresh = ~(u16)0;
  12012. #endif
  12013. }
  12014. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12015. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12016. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12017. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12018. /* Increment the rx prod index on the rx std ring by at most
  12019. * 8 for these chips to workaround hw errata.
  12020. */
  12021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12022. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12024. tp->rx_std_max_post = 8;
  12025. if (tg3_flag(tp, ASPM_WORKAROUND))
  12026. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12027. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12028. return err;
  12029. }
  12030. #ifdef CONFIG_SPARC
  12031. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12032. {
  12033. struct net_device *dev = tp->dev;
  12034. struct pci_dev *pdev = tp->pdev;
  12035. struct device_node *dp = pci_device_to_OF_node(pdev);
  12036. const unsigned char *addr;
  12037. int len;
  12038. addr = of_get_property(dp, "local-mac-address", &len);
  12039. if (addr && len == 6) {
  12040. memcpy(dev->dev_addr, addr, 6);
  12041. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12042. return 0;
  12043. }
  12044. return -ENODEV;
  12045. }
  12046. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12047. {
  12048. struct net_device *dev = tp->dev;
  12049. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12050. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12051. return 0;
  12052. }
  12053. #endif
  12054. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12055. {
  12056. struct net_device *dev = tp->dev;
  12057. u32 hi, lo, mac_offset;
  12058. int addr_ok = 0;
  12059. #ifdef CONFIG_SPARC
  12060. if (!tg3_get_macaddr_sparc(tp))
  12061. return 0;
  12062. #endif
  12063. mac_offset = 0x7c;
  12064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12065. tg3_flag(tp, 5780_CLASS)) {
  12066. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12067. mac_offset = 0xcc;
  12068. if (tg3_nvram_lock(tp))
  12069. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12070. else
  12071. tg3_nvram_unlock(tp);
  12072. } else if (tg3_flag(tp, 5717_PLUS)) {
  12073. if (tp->pci_fn & 1)
  12074. mac_offset = 0xcc;
  12075. if (tp->pci_fn > 1)
  12076. mac_offset += 0x18c;
  12077. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12078. mac_offset = 0x10;
  12079. /* First try to get it from MAC address mailbox. */
  12080. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12081. if ((hi >> 16) == 0x484b) {
  12082. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12083. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12084. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12085. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12086. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12087. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12088. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12089. /* Some old bootcode may report a 0 MAC address in SRAM */
  12090. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12091. }
  12092. if (!addr_ok) {
  12093. /* Next, try NVRAM. */
  12094. if (!tg3_flag(tp, NO_NVRAM) &&
  12095. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12096. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12097. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12098. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12099. }
  12100. /* Finally just fetch it out of the MAC control regs. */
  12101. else {
  12102. hi = tr32(MAC_ADDR_0_HIGH);
  12103. lo = tr32(MAC_ADDR_0_LOW);
  12104. dev->dev_addr[5] = lo & 0xff;
  12105. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12106. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12107. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12108. dev->dev_addr[1] = hi & 0xff;
  12109. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12110. }
  12111. }
  12112. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12113. #ifdef CONFIG_SPARC
  12114. if (!tg3_get_default_macaddr_sparc(tp))
  12115. return 0;
  12116. #endif
  12117. return -EINVAL;
  12118. }
  12119. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12120. return 0;
  12121. }
  12122. #define BOUNDARY_SINGLE_CACHELINE 1
  12123. #define BOUNDARY_MULTI_CACHELINE 2
  12124. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12125. {
  12126. int cacheline_size;
  12127. u8 byte;
  12128. int goal;
  12129. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12130. if (byte == 0)
  12131. cacheline_size = 1024;
  12132. else
  12133. cacheline_size = (int) byte * 4;
  12134. /* On 5703 and later chips, the boundary bits have no
  12135. * effect.
  12136. */
  12137. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12138. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12139. !tg3_flag(tp, PCI_EXPRESS))
  12140. goto out;
  12141. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12142. goal = BOUNDARY_MULTI_CACHELINE;
  12143. #else
  12144. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12145. goal = BOUNDARY_SINGLE_CACHELINE;
  12146. #else
  12147. goal = 0;
  12148. #endif
  12149. #endif
  12150. if (tg3_flag(tp, 57765_PLUS)) {
  12151. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12152. goto out;
  12153. }
  12154. if (!goal)
  12155. goto out;
  12156. /* PCI controllers on most RISC systems tend to disconnect
  12157. * when a device tries to burst across a cache-line boundary.
  12158. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12159. *
  12160. * Unfortunately, for PCI-E there are only limited
  12161. * write-side controls for this, and thus for reads
  12162. * we will still get the disconnects. We'll also waste
  12163. * these PCI cycles for both read and write for chips
  12164. * other than 5700 and 5701 which do not implement the
  12165. * boundary bits.
  12166. */
  12167. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12168. switch (cacheline_size) {
  12169. case 16:
  12170. case 32:
  12171. case 64:
  12172. case 128:
  12173. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12174. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12175. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12176. } else {
  12177. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12178. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12179. }
  12180. break;
  12181. case 256:
  12182. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12183. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12184. break;
  12185. default:
  12186. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12187. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12188. break;
  12189. }
  12190. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12191. switch (cacheline_size) {
  12192. case 16:
  12193. case 32:
  12194. case 64:
  12195. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12196. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12197. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12198. break;
  12199. }
  12200. /* fallthrough */
  12201. case 128:
  12202. default:
  12203. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12204. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12205. break;
  12206. }
  12207. } else {
  12208. switch (cacheline_size) {
  12209. case 16:
  12210. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12211. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12212. DMA_RWCTRL_WRITE_BNDRY_16);
  12213. break;
  12214. }
  12215. /* fallthrough */
  12216. case 32:
  12217. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12218. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12219. DMA_RWCTRL_WRITE_BNDRY_32);
  12220. break;
  12221. }
  12222. /* fallthrough */
  12223. case 64:
  12224. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12225. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12226. DMA_RWCTRL_WRITE_BNDRY_64);
  12227. break;
  12228. }
  12229. /* fallthrough */
  12230. case 128:
  12231. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12232. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12233. DMA_RWCTRL_WRITE_BNDRY_128);
  12234. break;
  12235. }
  12236. /* fallthrough */
  12237. case 256:
  12238. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12239. DMA_RWCTRL_WRITE_BNDRY_256);
  12240. break;
  12241. case 512:
  12242. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12243. DMA_RWCTRL_WRITE_BNDRY_512);
  12244. break;
  12245. case 1024:
  12246. default:
  12247. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12248. DMA_RWCTRL_WRITE_BNDRY_1024);
  12249. break;
  12250. }
  12251. }
  12252. out:
  12253. return val;
  12254. }
  12255. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12256. {
  12257. struct tg3_internal_buffer_desc test_desc;
  12258. u32 sram_dma_descs;
  12259. int i, ret;
  12260. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12261. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12262. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12263. tw32(RDMAC_STATUS, 0);
  12264. tw32(WDMAC_STATUS, 0);
  12265. tw32(BUFMGR_MODE, 0);
  12266. tw32(FTQ_RESET, 0);
  12267. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12268. test_desc.addr_lo = buf_dma & 0xffffffff;
  12269. test_desc.nic_mbuf = 0x00002100;
  12270. test_desc.len = size;
  12271. /*
  12272. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12273. * the *second* time the tg3 driver was getting loaded after an
  12274. * initial scan.
  12275. *
  12276. * Broadcom tells me:
  12277. * ...the DMA engine is connected to the GRC block and a DMA
  12278. * reset may affect the GRC block in some unpredictable way...
  12279. * The behavior of resets to individual blocks has not been tested.
  12280. *
  12281. * Broadcom noted the GRC reset will also reset all sub-components.
  12282. */
  12283. if (to_device) {
  12284. test_desc.cqid_sqid = (13 << 8) | 2;
  12285. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12286. udelay(40);
  12287. } else {
  12288. test_desc.cqid_sqid = (16 << 8) | 7;
  12289. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12290. udelay(40);
  12291. }
  12292. test_desc.flags = 0x00000005;
  12293. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12294. u32 val;
  12295. val = *(((u32 *)&test_desc) + i);
  12296. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12297. sram_dma_descs + (i * sizeof(u32)));
  12298. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12299. }
  12300. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12301. if (to_device)
  12302. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12303. else
  12304. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12305. ret = -ENODEV;
  12306. for (i = 0; i < 40; i++) {
  12307. u32 val;
  12308. if (to_device)
  12309. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12310. else
  12311. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12312. if ((val & 0xffff) == sram_dma_descs) {
  12313. ret = 0;
  12314. break;
  12315. }
  12316. udelay(100);
  12317. }
  12318. return ret;
  12319. }
  12320. #define TEST_BUFFER_SIZE 0x2000
  12321. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12322. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12323. { },
  12324. };
  12325. static int __devinit tg3_test_dma(struct tg3 *tp)
  12326. {
  12327. dma_addr_t buf_dma;
  12328. u32 *buf, saved_dma_rwctrl;
  12329. int ret = 0;
  12330. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12331. &buf_dma, GFP_KERNEL);
  12332. if (!buf) {
  12333. ret = -ENOMEM;
  12334. goto out_nofree;
  12335. }
  12336. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12337. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12338. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12339. if (tg3_flag(tp, 57765_PLUS))
  12340. goto out;
  12341. if (tg3_flag(tp, PCI_EXPRESS)) {
  12342. /* DMA read watermark not used on PCIE */
  12343. tp->dma_rwctrl |= 0x00180000;
  12344. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12347. tp->dma_rwctrl |= 0x003f0000;
  12348. else
  12349. tp->dma_rwctrl |= 0x003f000f;
  12350. } else {
  12351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12353. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12354. u32 read_water = 0x7;
  12355. /* If the 5704 is behind the EPB bridge, we can
  12356. * do the less restrictive ONE_DMA workaround for
  12357. * better performance.
  12358. */
  12359. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12361. tp->dma_rwctrl |= 0x8000;
  12362. else if (ccval == 0x6 || ccval == 0x7)
  12363. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12365. read_water = 4;
  12366. /* Set bit 23 to enable PCIX hw bug fix */
  12367. tp->dma_rwctrl |=
  12368. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12369. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12370. (1 << 23);
  12371. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12372. /* 5780 always in PCIX mode */
  12373. tp->dma_rwctrl |= 0x00144000;
  12374. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12375. /* 5714 always in PCIX mode */
  12376. tp->dma_rwctrl |= 0x00148000;
  12377. } else {
  12378. tp->dma_rwctrl |= 0x001b000f;
  12379. }
  12380. }
  12381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12383. tp->dma_rwctrl &= 0xfffffff0;
  12384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12386. /* Remove this if it causes problems for some boards. */
  12387. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12388. /* On 5700/5701 chips, we need to set this bit.
  12389. * Otherwise the chip will issue cacheline transactions
  12390. * to streamable DMA memory with not all the byte
  12391. * enables turned on. This is an error on several
  12392. * RISC PCI controllers, in particular sparc64.
  12393. *
  12394. * On 5703/5704 chips, this bit has been reassigned
  12395. * a different meaning. In particular, it is used
  12396. * on those chips to enable a PCI-X workaround.
  12397. */
  12398. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12399. }
  12400. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12401. #if 0
  12402. /* Unneeded, already done by tg3_get_invariants. */
  12403. tg3_switch_clocks(tp);
  12404. #endif
  12405. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12406. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12407. goto out;
  12408. /* It is best to perform DMA test with maximum write burst size
  12409. * to expose the 5700/5701 write DMA bug.
  12410. */
  12411. saved_dma_rwctrl = tp->dma_rwctrl;
  12412. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12413. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12414. while (1) {
  12415. u32 *p = buf, i;
  12416. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12417. p[i] = i;
  12418. /* Send the buffer to the chip. */
  12419. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12420. if (ret) {
  12421. dev_err(&tp->pdev->dev,
  12422. "%s: Buffer write failed. err = %d\n",
  12423. __func__, ret);
  12424. break;
  12425. }
  12426. #if 0
  12427. /* validate data reached card RAM correctly. */
  12428. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12429. u32 val;
  12430. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12431. if (le32_to_cpu(val) != p[i]) {
  12432. dev_err(&tp->pdev->dev,
  12433. "%s: Buffer corrupted on device! "
  12434. "(%d != %d)\n", __func__, val, i);
  12435. /* ret = -ENODEV here? */
  12436. }
  12437. p[i] = 0;
  12438. }
  12439. #endif
  12440. /* Now read it back. */
  12441. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12442. if (ret) {
  12443. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12444. "err = %d\n", __func__, ret);
  12445. break;
  12446. }
  12447. /* Verify it. */
  12448. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12449. if (p[i] == i)
  12450. continue;
  12451. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12452. DMA_RWCTRL_WRITE_BNDRY_16) {
  12453. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12454. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12455. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12456. break;
  12457. } else {
  12458. dev_err(&tp->pdev->dev,
  12459. "%s: Buffer corrupted on read back! "
  12460. "(%d != %d)\n", __func__, p[i], i);
  12461. ret = -ENODEV;
  12462. goto out;
  12463. }
  12464. }
  12465. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12466. /* Success. */
  12467. ret = 0;
  12468. break;
  12469. }
  12470. }
  12471. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12472. DMA_RWCTRL_WRITE_BNDRY_16) {
  12473. /* DMA test passed without adjusting DMA boundary,
  12474. * now look for chipsets that are known to expose the
  12475. * DMA bug without failing the test.
  12476. */
  12477. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12478. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12479. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12480. } else {
  12481. /* Safe to use the calculated DMA boundary. */
  12482. tp->dma_rwctrl = saved_dma_rwctrl;
  12483. }
  12484. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12485. }
  12486. out:
  12487. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12488. out_nofree:
  12489. return ret;
  12490. }
  12491. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12492. {
  12493. if (tg3_flag(tp, 57765_PLUS)) {
  12494. tp->bufmgr_config.mbuf_read_dma_low_water =
  12495. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12496. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12497. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12498. tp->bufmgr_config.mbuf_high_water =
  12499. DEFAULT_MB_HIGH_WATER_57765;
  12500. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12501. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12502. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12503. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12504. tp->bufmgr_config.mbuf_high_water_jumbo =
  12505. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12506. } else if (tg3_flag(tp, 5705_PLUS)) {
  12507. tp->bufmgr_config.mbuf_read_dma_low_water =
  12508. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12509. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12510. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12511. tp->bufmgr_config.mbuf_high_water =
  12512. DEFAULT_MB_HIGH_WATER_5705;
  12513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12514. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12515. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12516. tp->bufmgr_config.mbuf_high_water =
  12517. DEFAULT_MB_HIGH_WATER_5906;
  12518. }
  12519. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12520. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12521. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12522. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12523. tp->bufmgr_config.mbuf_high_water_jumbo =
  12524. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12525. } else {
  12526. tp->bufmgr_config.mbuf_read_dma_low_water =
  12527. DEFAULT_MB_RDMA_LOW_WATER;
  12528. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12529. DEFAULT_MB_MACRX_LOW_WATER;
  12530. tp->bufmgr_config.mbuf_high_water =
  12531. DEFAULT_MB_HIGH_WATER;
  12532. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12533. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12534. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12535. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12536. tp->bufmgr_config.mbuf_high_water_jumbo =
  12537. DEFAULT_MB_HIGH_WATER_JUMBO;
  12538. }
  12539. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12540. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12541. }
  12542. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12543. {
  12544. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12545. case TG3_PHY_ID_BCM5400: return "5400";
  12546. case TG3_PHY_ID_BCM5401: return "5401";
  12547. case TG3_PHY_ID_BCM5411: return "5411";
  12548. case TG3_PHY_ID_BCM5701: return "5701";
  12549. case TG3_PHY_ID_BCM5703: return "5703";
  12550. case TG3_PHY_ID_BCM5704: return "5704";
  12551. case TG3_PHY_ID_BCM5705: return "5705";
  12552. case TG3_PHY_ID_BCM5750: return "5750";
  12553. case TG3_PHY_ID_BCM5752: return "5752";
  12554. case TG3_PHY_ID_BCM5714: return "5714";
  12555. case TG3_PHY_ID_BCM5780: return "5780";
  12556. case TG3_PHY_ID_BCM5755: return "5755";
  12557. case TG3_PHY_ID_BCM5787: return "5787";
  12558. case TG3_PHY_ID_BCM5784: return "5784";
  12559. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12560. case TG3_PHY_ID_BCM5906: return "5906";
  12561. case TG3_PHY_ID_BCM5761: return "5761";
  12562. case TG3_PHY_ID_BCM5718C: return "5718C";
  12563. case TG3_PHY_ID_BCM5718S: return "5718S";
  12564. case TG3_PHY_ID_BCM57765: return "57765";
  12565. case TG3_PHY_ID_BCM5719C: return "5719C";
  12566. case TG3_PHY_ID_BCM5720C: return "5720C";
  12567. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12568. case 0: return "serdes";
  12569. default: return "unknown";
  12570. }
  12571. }
  12572. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12573. {
  12574. if (tg3_flag(tp, PCI_EXPRESS)) {
  12575. strcpy(str, "PCI Express");
  12576. return str;
  12577. } else if (tg3_flag(tp, PCIX_MODE)) {
  12578. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12579. strcpy(str, "PCIX:");
  12580. if ((clock_ctrl == 7) ||
  12581. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12582. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12583. strcat(str, "133MHz");
  12584. else if (clock_ctrl == 0)
  12585. strcat(str, "33MHz");
  12586. else if (clock_ctrl == 2)
  12587. strcat(str, "50MHz");
  12588. else if (clock_ctrl == 4)
  12589. strcat(str, "66MHz");
  12590. else if (clock_ctrl == 6)
  12591. strcat(str, "100MHz");
  12592. } else {
  12593. strcpy(str, "PCI:");
  12594. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12595. strcat(str, "66MHz");
  12596. else
  12597. strcat(str, "33MHz");
  12598. }
  12599. if (tg3_flag(tp, PCI_32BIT))
  12600. strcat(str, ":32-bit");
  12601. else
  12602. strcat(str, ":64-bit");
  12603. return str;
  12604. }
  12605. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12606. {
  12607. struct pci_dev *peer;
  12608. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12609. for (func = 0; func < 8; func++) {
  12610. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12611. if (peer && peer != tp->pdev)
  12612. break;
  12613. pci_dev_put(peer);
  12614. }
  12615. /* 5704 can be configured in single-port mode, set peer to
  12616. * tp->pdev in that case.
  12617. */
  12618. if (!peer) {
  12619. peer = tp->pdev;
  12620. return peer;
  12621. }
  12622. /*
  12623. * We don't need to keep the refcount elevated; there's no way
  12624. * to remove one half of this device without removing the other
  12625. */
  12626. pci_dev_put(peer);
  12627. return peer;
  12628. }
  12629. static void __devinit tg3_init_coal(struct tg3 *tp)
  12630. {
  12631. struct ethtool_coalesce *ec = &tp->coal;
  12632. memset(ec, 0, sizeof(*ec));
  12633. ec->cmd = ETHTOOL_GCOALESCE;
  12634. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12635. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12636. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12637. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12638. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12639. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12640. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12641. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12642. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12643. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12644. HOSTCC_MODE_CLRTICK_TXBD)) {
  12645. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12646. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12647. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12648. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12649. }
  12650. if (tg3_flag(tp, 5705_PLUS)) {
  12651. ec->rx_coalesce_usecs_irq = 0;
  12652. ec->tx_coalesce_usecs_irq = 0;
  12653. ec->stats_block_coalesce_usecs = 0;
  12654. }
  12655. }
  12656. static const struct net_device_ops tg3_netdev_ops = {
  12657. .ndo_open = tg3_open,
  12658. .ndo_stop = tg3_close,
  12659. .ndo_start_xmit = tg3_start_xmit,
  12660. .ndo_get_stats64 = tg3_get_stats64,
  12661. .ndo_validate_addr = eth_validate_addr,
  12662. .ndo_set_multicast_list = tg3_set_rx_mode,
  12663. .ndo_set_mac_address = tg3_set_mac_addr,
  12664. .ndo_do_ioctl = tg3_ioctl,
  12665. .ndo_tx_timeout = tg3_tx_timeout,
  12666. .ndo_change_mtu = tg3_change_mtu,
  12667. .ndo_fix_features = tg3_fix_features,
  12668. .ndo_set_features = tg3_set_features,
  12669. #ifdef CONFIG_NET_POLL_CONTROLLER
  12670. .ndo_poll_controller = tg3_poll_controller,
  12671. #endif
  12672. };
  12673. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12674. const struct pci_device_id *ent)
  12675. {
  12676. struct net_device *dev;
  12677. struct tg3 *tp;
  12678. int i, err, pm_cap;
  12679. u32 sndmbx, rcvmbx, intmbx;
  12680. char str[40];
  12681. u64 dma_mask, persist_dma_mask;
  12682. u32 features = 0;
  12683. printk_once(KERN_INFO "%s\n", version);
  12684. err = pci_enable_device(pdev);
  12685. if (err) {
  12686. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12687. return err;
  12688. }
  12689. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12690. if (err) {
  12691. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12692. goto err_out_disable_pdev;
  12693. }
  12694. pci_set_master(pdev);
  12695. /* Find power-management capability. */
  12696. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12697. if (pm_cap == 0) {
  12698. dev_err(&pdev->dev,
  12699. "Cannot find Power Management capability, aborting\n");
  12700. err = -EIO;
  12701. goto err_out_free_res;
  12702. }
  12703. err = pci_set_power_state(pdev, PCI_D0);
  12704. if (err) {
  12705. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12706. goto err_out_free_res;
  12707. }
  12708. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12709. if (!dev) {
  12710. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12711. err = -ENOMEM;
  12712. goto err_out_power_down;
  12713. }
  12714. SET_NETDEV_DEV(dev, &pdev->dev);
  12715. tp = netdev_priv(dev);
  12716. tp->pdev = pdev;
  12717. tp->dev = dev;
  12718. tp->pm_cap = pm_cap;
  12719. tp->rx_mode = TG3_DEF_RX_MODE;
  12720. tp->tx_mode = TG3_DEF_TX_MODE;
  12721. if (tg3_debug > 0)
  12722. tp->msg_enable = tg3_debug;
  12723. else
  12724. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12725. /* The word/byte swap controls here control register access byte
  12726. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12727. * setting below.
  12728. */
  12729. tp->misc_host_ctrl =
  12730. MISC_HOST_CTRL_MASK_PCI_INT |
  12731. MISC_HOST_CTRL_WORD_SWAP |
  12732. MISC_HOST_CTRL_INDIR_ACCESS |
  12733. MISC_HOST_CTRL_PCISTATE_RW;
  12734. /* The NONFRM (non-frame) byte/word swap controls take effect
  12735. * on descriptor entries, anything which isn't packet data.
  12736. *
  12737. * The StrongARM chips on the board (one for tx, one for rx)
  12738. * are running in big-endian mode.
  12739. */
  12740. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12741. GRC_MODE_WSWAP_NONFRM_DATA);
  12742. #ifdef __BIG_ENDIAN
  12743. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12744. #endif
  12745. spin_lock_init(&tp->lock);
  12746. spin_lock_init(&tp->indirect_lock);
  12747. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12748. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12749. if (!tp->regs) {
  12750. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12751. err = -ENOMEM;
  12752. goto err_out_free_dev;
  12753. }
  12754. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12755. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12756. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12757. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12758. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12759. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12760. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12761. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12762. tg3_flag_set(tp, ENABLE_APE);
  12763. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12764. if (!tp->aperegs) {
  12765. dev_err(&pdev->dev,
  12766. "Cannot map APE registers, aborting\n");
  12767. err = -ENOMEM;
  12768. goto err_out_iounmap;
  12769. }
  12770. }
  12771. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12772. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12773. dev->ethtool_ops = &tg3_ethtool_ops;
  12774. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12775. dev->netdev_ops = &tg3_netdev_ops;
  12776. dev->irq = pdev->irq;
  12777. err = tg3_get_invariants(tp);
  12778. if (err) {
  12779. dev_err(&pdev->dev,
  12780. "Problem fetching invariants of chip, aborting\n");
  12781. goto err_out_apeunmap;
  12782. }
  12783. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12784. * device behind the EPB cannot support DMA addresses > 40-bit.
  12785. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12786. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12787. * do DMA address check in tg3_start_xmit().
  12788. */
  12789. if (tg3_flag(tp, IS_5788))
  12790. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12791. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12792. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12793. #ifdef CONFIG_HIGHMEM
  12794. dma_mask = DMA_BIT_MASK(64);
  12795. #endif
  12796. } else
  12797. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12798. /* Configure DMA attributes. */
  12799. if (dma_mask > DMA_BIT_MASK(32)) {
  12800. err = pci_set_dma_mask(pdev, dma_mask);
  12801. if (!err) {
  12802. features |= NETIF_F_HIGHDMA;
  12803. err = pci_set_consistent_dma_mask(pdev,
  12804. persist_dma_mask);
  12805. if (err < 0) {
  12806. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12807. "DMA for consistent allocations\n");
  12808. goto err_out_apeunmap;
  12809. }
  12810. }
  12811. }
  12812. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12813. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12814. if (err) {
  12815. dev_err(&pdev->dev,
  12816. "No usable DMA configuration, aborting\n");
  12817. goto err_out_apeunmap;
  12818. }
  12819. }
  12820. tg3_init_bufmgr_config(tp);
  12821. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12822. /* 5700 B0 chips do not support checksumming correctly due
  12823. * to hardware bugs.
  12824. */
  12825. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12826. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12827. if (tg3_flag(tp, 5755_PLUS))
  12828. features |= NETIF_F_IPV6_CSUM;
  12829. }
  12830. /* TSO is on by default on chips that support hardware TSO.
  12831. * Firmware TSO on older chips gives lower performance, so it
  12832. * is off by default, but can be enabled using ethtool.
  12833. */
  12834. if ((tg3_flag(tp, HW_TSO_1) ||
  12835. tg3_flag(tp, HW_TSO_2) ||
  12836. tg3_flag(tp, HW_TSO_3)) &&
  12837. (features & NETIF_F_IP_CSUM))
  12838. features |= NETIF_F_TSO;
  12839. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12840. if (features & NETIF_F_IPV6_CSUM)
  12841. features |= NETIF_F_TSO6;
  12842. if (tg3_flag(tp, HW_TSO_3) ||
  12843. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12844. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12845. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12846. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12847. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12848. features |= NETIF_F_TSO_ECN;
  12849. }
  12850. dev->features |= features;
  12851. dev->vlan_features |= features;
  12852. /*
  12853. * Add loopback capability only for a subset of devices that support
  12854. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12855. * loopback for the remaining devices.
  12856. */
  12857. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12858. !tg3_flag(tp, CPMU_PRESENT))
  12859. /* Add the loopback capability */
  12860. features |= NETIF_F_LOOPBACK;
  12861. dev->hw_features |= features;
  12862. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12863. !tg3_flag(tp, TSO_CAPABLE) &&
  12864. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12865. tg3_flag_set(tp, MAX_RXPEND_64);
  12866. tp->rx_pending = 63;
  12867. }
  12868. err = tg3_get_device_address(tp);
  12869. if (err) {
  12870. dev_err(&pdev->dev,
  12871. "Could not obtain valid ethernet address, aborting\n");
  12872. goto err_out_apeunmap;
  12873. }
  12874. /*
  12875. * Reset chip in case UNDI or EFI driver did not shutdown
  12876. * DMA self test will enable WDMAC and we'll see (spurious)
  12877. * pending DMA on the PCI bus at that point.
  12878. */
  12879. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12880. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12881. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12882. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12883. }
  12884. err = tg3_test_dma(tp);
  12885. if (err) {
  12886. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12887. goto err_out_apeunmap;
  12888. }
  12889. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12890. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12891. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12892. for (i = 0; i < tp->irq_max; i++) {
  12893. struct tg3_napi *tnapi = &tp->napi[i];
  12894. tnapi->tp = tp;
  12895. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12896. tnapi->int_mbox = intmbx;
  12897. if (i < 4)
  12898. intmbx += 0x8;
  12899. else
  12900. intmbx += 0x4;
  12901. tnapi->consmbox = rcvmbx;
  12902. tnapi->prodmbox = sndmbx;
  12903. if (i)
  12904. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12905. else
  12906. tnapi->coal_now = HOSTCC_MODE_NOW;
  12907. if (!tg3_flag(tp, SUPPORT_MSIX))
  12908. break;
  12909. /*
  12910. * If we support MSIX, we'll be using RSS. If we're using
  12911. * RSS, the first vector only handles link interrupts and the
  12912. * remaining vectors handle rx and tx interrupts. Reuse the
  12913. * mailbox values for the next iteration. The values we setup
  12914. * above are still useful for the single vectored mode.
  12915. */
  12916. if (!i)
  12917. continue;
  12918. rcvmbx += 0x8;
  12919. if (sndmbx & 0x4)
  12920. sndmbx -= 0x4;
  12921. else
  12922. sndmbx += 0xc;
  12923. }
  12924. tg3_init_coal(tp);
  12925. pci_set_drvdata(pdev, dev);
  12926. if (tg3_flag(tp, 5717_PLUS)) {
  12927. /* Resume a low-power mode */
  12928. tg3_frob_aux_power(tp, false);
  12929. }
  12930. err = register_netdev(dev);
  12931. if (err) {
  12932. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12933. goto err_out_apeunmap;
  12934. }
  12935. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12936. tp->board_part_number,
  12937. tp->pci_chip_rev_id,
  12938. tg3_bus_string(tp, str),
  12939. dev->dev_addr);
  12940. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12941. struct phy_device *phydev;
  12942. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12943. netdev_info(dev,
  12944. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12945. phydev->drv->name, dev_name(&phydev->dev));
  12946. } else {
  12947. char *ethtype;
  12948. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12949. ethtype = "10/100Base-TX";
  12950. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12951. ethtype = "1000Base-SX";
  12952. else
  12953. ethtype = "10/100/1000Base-T";
  12954. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12955. "(WireSpeed[%d], EEE[%d])\n",
  12956. tg3_phy_string(tp), ethtype,
  12957. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12958. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12959. }
  12960. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12961. (dev->features & NETIF_F_RXCSUM) != 0,
  12962. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12963. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12964. tg3_flag(tp, ENABLE_ASF) != 0,
  12965. tg3_flag(tp, TSO_CAPABLE) != 0);
  12966. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12967. tp->dma_rwctrl,
  12968. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12969. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12970. pci_save_state(pdev);
  12971. return 0;
  12972. err_out_apeunmap:
  12973. if (tp->aperegs) {
  12974. iounmap(tp->aperegs);
  12975. tp->aperegs = NULL;
  12976. }
  12977. err_out_iounmap:
  12978. if (tp->regs) {
  12979. iounmap(tp->regs);
  12980. tp->regs = NULL;
  12981. }
  12982. err_out_free_dev:
  12983. free_netdev(dev);
  12984. err_out_power_down:
  12985. pci_set_power_state(pdev, PCI_D3hot);
  12986. err_out_free_res:
  12987. pci_release_regions(pdev);
  12988. err_out_disable_pdev:
  12989. pci_disable_device(pdev);
  12990. pci_set_drvdata(pdev, NULL);
  12991. return err;
  12992. }
  12993. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12994. {
  12995. struct net_device *dev = pci_get_drvdata(pdev);
  12996. if (dev) {
  12997. struct tg3 *tp = netdev_priv(dev);
  12998. if (tp->fw)
  12999. release_firmware(tp->fw);
  13000. cancel_work_sync(&tp->reset_task);
  13001. if (!tg3_flag(tp, USE_PHYLIB)) {
  13002. tg3_phy_fini(tp);
  13003. tg3_mdio_fini(tp);
  13004. }
  13005. unregister_netdev(dev);
  13006. if (tp->aperegs) {
  13007. iounmap(tp->aperegs);
  13008. tp->aperegs = NULL;
  13009. }
  13010. if (tp->regs) {
  13011. iounmap(tp->regs);
  13012. tp->regs = NULL;
  13013. }
  13014. free_netdev(dev);
  13015. pci_release_regions(pdev);
  13016. pci_disable_device(pdev);
  13017. pci_set_drvdata(pdev, NULL);
  13018. }
  13019. }
  13020. #ifdef CONFIG_PM_SLEEP
  13021. static int tg3_suspend(struct device *device)
  13022. {
  13023. struct pci_dev *pdev = to_pci_dev(device);
  13024. struct net_device *dev = pci_get_drvdata(pdev);
  13025. struct tg3 *tp = netdev_priv(dev);
  13026. int err;
  13027. if (!netif_running(dev))
  13028. return 0;
  13029. flush_work_sync(&tp->reset_task);
  13030. tg3_phy_stop(tp);
  13031. tg3_netif_stop(tp);
  13032. del_timer_sync(&tp->timer);
  13033. tg3_full_lock(tp, 1);
  13034. tg3_disable_ints(tp);
  13035. tg3_full_unlock(tp);
  13036. netif_device_detach(dev);
  13037. tg3_full_lock(tp, 0);
  13038. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13039. tg3_flag_clear(tp, INIT_COMPLETE);
  13040. tg3_full_unlock(tp);
  13041. err = tg3_power_down_prepare(tp);
  13042. if (err) {
  13043. int err2;
  13044. tg3_full_lock(tp, 0);
  13045. tg3_flag_set(tp, INIT_COMPLETE);
  13046. err2 = tg3_restart_hw(tp, 1);
  13047. if (err2)
  13048. goto out;
  13049. tp->timer.expires = jiffies + tp->timer_offset;
  13050. add_timer(&tp->timer);
  13051. netif_device_attach(dev);
  13052. tg3_netif_start(tp);
  13053. out:
  13054. tg3_full_unlock(tp);
  13055. if (!err2)
  13056. tg3_phy_start(tp);
  13057. }
  13058. return err;
  13059. }
  13060. static int tg3_resume(struct device *device)
  13061. {
  13062. struct pci_dev *pdev = to_pci_dev(device);
  13063. struct net_device *dev = pci_get_drvdata(pdev);
  13064. struct tg3 *tp = netdev_priv(dev);
  13065. int err;
  13066. if (!netif_running(dev))
  13067. return 0;
  13068. netif_device_attach(dev);
  13069. tg3_full_lock(tp, 0);
  13070. tg3_flag_set(tp, INIT_COMPLETE);
  13071. err = tg3_restart_hw(tp, 1);
  13072. if (err)
  13073. goto out;
  13074. tp->timer.expires = jiffies + tp->timer_offset;
  13075. add_timer(&tp->timer);
  13076. tg3_netif_start(tp);
  13077. out:
  13078. tg3_full_unlock(tp);
  13079. if (!err)
  13080. tg3_phy_start(tp);
  13081. return err;
  13082. }
  13083. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13084. #define TG3_PM_OPS (&tg3_pm_ops)
  13085. #else
  13086. #define TG3_PM_OPS NULL
  13087. #endif /* CONFIG_PM_SLEEP */
  13088. /**
  13089. * tg3_io_error_detected - called when PCI error is detected
  13090. * @pdev: Pointer to PCI device
  13091. * @state: The current pci connection state
  13092. *
  13093. * This function is called after a PCI bus error affecting
  13094. * this device has been detected.
  13095. */
  13096. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13097. pci_channel_state_t state)
  13098. {
  13099. struct net_device *netdev = pci_get_drvdata(pdev);
  13100. struct tg3 *tp = netdev_priv(netdev);
  13101. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13102. netdev_info(netdev, "PCI I/O error detected\n");
  13103. rtnl_lock();
  13104. if (!netif_running(netdev))
  13105. goto done;
  13106. tg3_phy_stop(tp);
  13107. tg3_netif_stop(tp);
  13108. del_timer_sync(&tp->timer);
  13109. tg3_flag_clear(tp, RESTART_TIMER);
  13110. /* Want to make sure that the reset task doesn't run */
  13111. cancel_work_sync(&tp->reset_task);
  13112. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13113. tg3_flag_clear(tp, RESTART_TIMER);
  13114. netif_device_detach(netdev);
  13115. /* Clean up software state, even if MMIO is blocked */
  13116. tg3_full_lock(tp, 0);
  13117. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13118. tg3_full_unlock(tp);
  13119. done:
  13120. if (state == pci_channel_io_perm_failure)
  13121. err = PCI_ERS_RESULT_DISCONNECT;
  13122. else
  13123. pci_disable_device(pdev);
  13124. rtnl_unlock();
  13125. return err;
  13126. }
  13127. /**
  13128. * tg3_io_slot_reset - called after the pci bus has been reset.
  13129. * @pdev: Pointer to PCI device
  13130. *
  13131. * Restart the card from scratch, as if from a cold-boot.
  13132. * At this point, the card has exprienced a hard reset,
  13133. * followed by fixups by BIOS, and has its config space
  13134. * set up identically to what it was at cold boot.
  13135. */
  13136. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13137. {
  13138. struct net_device *netdev = pci_get_drvdata(pdev);
  13139. struct tg3 *tp = netdev_priv(netdev);
  13140. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13141. int err;
  13142. rtnl_lock();
  13143. if (pci_enable_device(pdev)) {
  13144. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13145. goto done;
  13146. }
  13147. pci_set_master(pdev);
  13148. pci_restore_state(pdev);
  13149. pci_save_state(pdev);
  13150. if (!netif_running(netdev)) {
  13151. rc = PCI_ERS_RESULT_RECOVERED;
  13152. goto done;
  13153. }
  13154. err = tg3_power_up(tp);
  13155. if (err)
  13156. goto done;
  13157. rc = PCI_ERS_RESULT_RECOVERED;
  13158. done:
  13159. rtnl_unlock();
  13160. return rc;
  13161. }
  13162. /**
  13163. * tg3_io_resume - called when traffic can start flowing again.
  13164. * @pdev: Pointer to PCI device
  13165. *
  13166. * This callback is called when the error recovery driver tells
  13167. * us that its OK to resume normal operation.
  13168. */
  13169. static void tg3_io_resume(struct pci_dev *pdev)
  13170. {
  13171. struct net_device *netdev = pci_get_drvdata(pdev);
  13172. struct tg3 *tp = netdev_priv(netdev);
  13173. int err;
  13174. rtnl_lock();
  13175. if (!netif_running(netdev))
  13176. goto done;
  13177. tg3_full_lock(tp, 0);
  13178. tg3_flag_set(tp, INIT_COMPLETE);
  13179. err = tg3_restart_hw(tp, 1);
  13180. tg3_full_unlock(tp);
  13181. if (err) {
  13182. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13183. goto done;
  13184. }
  13185. netif_device_attach(netdev);
  13186. tp->timer.expires = jiffies + tp->timer_offset;
  13187. add_timer(&tp->timer);
  13188. tg3_netif_start(tp);
  13189. tg3_phy_start(tp);
  13190. done:
  13191. rtnl_unlock();
  13192. }
  13193. static struct pci_error_handlers tg3_err_handler = {
  13194. .error_detected = tg3_io_error_detected,
  13195. .slot_reset = tg3_io_slot_reset,
  13196. .resume = tg3_io_resume
  13197. };
  13198. static struct pci_driver tg3_driver = {
  13199. .name = DRV_MODULE_NAME,
  13200. .id_table = tg3_pci_tbl,
  13201. .probe = tg3_init_one,
  13202. .remove = __devexit_p(tg3_remove_one),
  13203. .err_handler = &tg3_err_handler,
  13204. .driver.pm = TG3_PM_OPS,
  13205. };
  13206. static int __init tg3_init(void)
  13207. {
  13208. return pci_register_driver(&tg3_driver);
  13209. }
  13210. static void __exit tg3_cleanup(void)
  13211. {
  13212. pci_unregister_driver(&tg3_driver);
  13213. }
  13214. module_init(tg3_init);
  13215. module_exit(tg3_cleanup);