sungem.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <linux/fcntl.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/in.h>
  22. #include <linux/sched.h>
  23. #include <linux/string.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/errno.h>
  27. #include <linux/pci.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/mii.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/crc32.h>
  35. #include <linux/random.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/bitops.h>
  39. #include <linux/mm.h>
  40. #include <linux/gfp.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #include <asm/irq.h>
  46. #ifdef CONFIG_SPARC
  47. #include <asm/idprom.h>
  48. #include <asm/prom.h>
  49. #endif
  50. #ifdef CONFIG_PPC_PMAC
  51. #include <asm/pci-bridge.h>
  52. #include <asm/prom.h>
  53. #include <asm/machdep.h>
  54. #include <asm/pmac_feature.h>
  55. #endif
  56. #include "sungem_phy.h"
  57. #include "sungem.h"
  58. /* Stripping FCS is causing problems, disabled for now */
  59. #undef STRIP_FCS
  60. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  61. NETIF_MSG_PROBE | \
  62. NETIF_MSG_LINK)
  63. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  64. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  65. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  66. SUPPORTED_Pause | SUPPORTED_Autoneg)
  67. #define DRV_NAME "sungem"
  68. #define DRV_VERSION "1.0"
  69. #define DRV_AUTHOR "David S. Miller <davem@redhat.com>"
  70. static char version[] __devinitdata =
  71. DRV_NAME ".c:v" DRV_VERSION " " DRV_AUTHOR "\n";
  72. MODULE_AUTHOR(DRV_AUTHOR);
  73. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  74. MODULE_LICENSE("GPL");
  75. #define GEM_MODULE_NAME "gem"
  76. static DEFINE_PCI_DEVICE_TABLE(gem_pci_tbl) = {
  77. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  78. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  79. /* These models only differ from the original GEM in
  80. * that their tx/rx fifos are of a different size and
  81. * they only support 10/100 speeds. -DaveM
  82. *
  83. * Apple's GMAC does support gigabit on machines with
  84. * the BCM54xx PHYs. -BenH
  85. */
  86. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  87. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  88. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  89. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  90. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  91. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  92. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  93. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  94. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  95. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  96. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  97. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  98. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  99. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  100. {0, }
  101. };
  102. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  103. static u16 __phy_read(struct gem *gp, int phy_addr, int reg)
  104. {
  105. u32 cmd;
  106. int limit = 10000;
  107. cmd = (1 << 30);
  108. cmd |= (2 << 28);
  109. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  110. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  111. cmd |= (MIF_FRAME_TAMSB);
  112. writel(cmd, gp->regs + MIF_FRAME);
  113. while (--limit) {
  114. cmd = readl(gp->regs + MIF_FRAME);
  115. if (cmd & MIF_FRAME_TALSB)
  116. break;
  117. udelay(10);
  118. }
  119. if (!limit)
  120. cmd = 0xffff;
  121. return cmd & MIF_FRAME_DATA;
  122. }
  123. static inline int _phy_read(struct net_device *dev, int mii_id, int reg)
  124. {
  125. struct gem *gp = netdev_priv(dev);
  126. return __phy_read(gp, mii_id, reg);
  127. }
  128. static inline u16 phy_read(struct gem *gp, int reg)
  129. {
  130. return __phy_read(gp, gp->mii_phy_addr, reg);
  131. }
  132. static void __phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  133. {
  134. u32 cmd;
  135. int limit = 10000;
  136. cmd = (1 << 30);
  137. cmd |= (1 << 28);
  138. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  139. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  140. cmd |= (MIF_FRAME_TAMSB);
  141. cmd |= (val & MIF_FRAME_DATA);
  142. writel(cmd, gp->regs + MIF_FRAME);
  143. while (limit--) {
  144. cmd = readl(gp->regs + MIF_FRAME);
  145. if (cmd & MIF_FRAME_TALSB)
  146. break;
  147. udelay(10);
  148. }
  149. }
  150. static inline void _phy_write(struct net_device *dev, int mii_id, int reg, int val)
  151. {
  152. struct gem *gp = netdev_priv(dev);
  153. __phy_write(gp, mii_id, reg, val & 0xffff);
  154. }
  155. static inline void phy_write(struct gem *gp, int reg, u16 val)
  156. {
  157. __phy_write(gp, gp->mii_phy_addr, reg, val);
  158. }
  159. static inline void gem_enable_ints(struct gem *gp)
  160. {
  161. /* Enable all interrupts but TXDONE */
  162. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  163. }
  164. static inline void gem_disable_ints(struct gem *gp)
  165. {
  166. /* Disable all interrupts, including TXDONE */
  167. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  168. (void)readl(gp->regs + GREG_IMASK); /* write posting */
  169. }
  170. static void gem_get_cell(struct gem *gp)
  171. {
  172. BUG_ON(gp->cell_enabled < 0);
  173. gp->cell_enabled++;
  174. #ifdef CONFIG_PPC_PMAC
  175. if (gp->cell_enabled == 1) {
  176. mb();
  177. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  178. udelay(10);
  179. }
  180. #endif /* CONFIG_PPC_PMAC */
  181. }
  182. /* Turn off the chip's clock */
  183. static void gem_put_cell(struct gem *gp)
  184. {
  185. BUG_ON(gp->cell_enabled <= 0);
  186. gp->cell_enabled--;
  187. #ifdef CONFIG_PPC_PMAC
  188. if (gp->cell_enabled == 0) {
  189. mb();
  190. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  191. udelay(10);
  192. }
  193. #endif /* CONFIG_PPC_PMAC */
  194. }
  195. static inline void gem_netif_stop(struct gem *gp)
  196. {
  197. gp->dev->trans_start = jiffies; /* prevent tx timeout */
  198. napi_disable(&gp->napi);
  199. netif_tx_disable(gp->dev);
  200. }
  201. static inline void gem_netif_start(struct gem *gp)
  202. {
  203. /* NOTE: unconditional netif_wake_queue is only
  204. * appropriate so long as all callers are assured to
  205. * have free tx slots.
  206. */
  207. netif_wake_queue(gp->dev);
  208. napi_enable(&gp->napi);
  209. }
  210. static void gem_schedule_reset(struct gem *gp)
  211. {
  212. gp->reset_task_pending = 1;
  213. schedule_work(&gp->reset_task);
  214. }
  215. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  216. {
  217. if (netif_msg_intr(gp))
  218. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  219. }
  220. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  221. {
  222. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  223. u32 pcs_miistat;
  224. if (netif_msg_intr(gp))
  225. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  226. gp->dev->name, pcs_istat);
  227. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  228. netdev_err(dev, "PCS irq but no link status change???\n");
  229. return 0;
  230. }
  231. /* The link status bit latches on zero, so you must
  232. * read it twice in such a case to see a transition
  233. * to the link being up.
  234. */
  235. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  236. if (!(pcs_miistat & PCS_MIISTAT_LS))
  237. pcs_miistat |=
  238. (readl(gp->regs + PCS_MIISTAT) &
  239. PCS_MIISTAT_LS);
  240. if (pcs_miistat & PCS_MIISTAT_ANC) {
  241. /* The remote-fault indication is only valid
  242. * when autoneg has completed.
  243. */
  244. if (pcs_miistat & PCS_MIISTAT_RF)
  245. netdev_info(dev, "PCS AutoNEG complete, RemoteFault\n");
  246. else
  247. netdev_info(dev, "PCS AutoNEG complete\n");
  248. }
  249. if (pcs_miistat & PCS_MIISTAT_LS) {
  250. netdev_info(dev, "PCS link is now up\n");
  251. netif_carrier_on(gp->dev);
  252. } else {
  253. netdev_info(dev, "PCS link is now down\n");
  254. netif_carrier_off(gp->dev);
  255. /* If this happens and the link timer is not running,
  256. * reset so we re-negotiate.
  257. */
  258. if (!timer_pending(&gp->link_timer))
  259. return 1;
  260. }
  261. return 0;
  262. }
  263. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  264. {
  265. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  266. if (netif_msg_intr(gp))
  267. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  268. gp->dev->name, txmac_stat);
  269. /* Defer timer expiration is quite normal,
  270. * don't even log the event.
  271. */
  272. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  273. !(txmac_stat & ~MAC_TXSTAT_DTE))
  274. return 0;
  275. if (txmac_stat & MAC_TXSTAT_URUN) {
  276. netdev_err(dev, "TX MAC xmit underrun\n");
  277. dev->stats.tx_fifo_errors++;
  278. }
  279. if (txmac_stat & MAC_TXSTAT_MPE) {
  280. netdev_err(dev, "TX MAC max packet size error\n");
  281. dev->stats.tx_errors++;
  282. }
  283. /* The rest are all cases of one of the 16-bit TX
  284. * counters expiring.
  285. */
  286. if (txmac_stat & MAC_TXSTAT_NCE)
  287. dev->stats.collisions += 0x10000;
  288. if (txmac_stat & MAC_TXSTAT_ECE) {
  289. dev->stats.tx_aborted_errors += 0x10000;
  290. dev->stats.collisions += 0x10000;
  291. }
  292. if (txmac_stat & MAC_TXSTAT_LCE) {
  293. dev->stats.tx_aborted_errors += 0x10000;
  294. dev->stats.collisions += 0x10000;
  295. }
  296. /* We do not keep track of MAC_TXSTAT_FCE and
  297. * MAC_TXSTAT_PCE events.
  298. */
  299. return 0;
  300. }
  301. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  302. * so we do the following.
  303. *
  304. * If any part of the reset goes wrong, we return 1 and that causes the
  305. * whole chip to be reset.
  306. */
  307. static int gem_rxmac_reset(struct gem *gp)
  308. {
  309. struct net_device *dev = gp->dev;
  310. int limit, i;
  311. u64 desc_dma;
  312. u32 val;
  313. /* First, reset & disable MAC RX. */
  314. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  315. for (limit = 0; limit < 5000; limit++) {
  316. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  317. break;
  318. udelay(10);
  319. }
  320. if (limit == 5000) {
  321. netdev_err(dev, "RX MAC will not reset, resetting whole chip\n");
  322. return 1;
  323. }
  324. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  325. gp->regs + MAC_RXCFG);
  326. for (limit = 0; limit < 5000; limit++) {
  327. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  328. break;
  329. udelay(10);
  330. }
  331. if (limit == 5000) {
  332. netdev_err(dev, "RX MAC will not disable, resetting whole chip\n");
  333. return 1;
  334. }
  335. /* Second, disable RX DMA. */
  336. writel(0, gp->regs + RXDMA_CFG);
  337. for (limit = 0; limit < 5000; limit++) {
  338. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  339. break;
  340. udelay(10);
  341. }
  342. if (limit == 5000) {
  343. netdev_err(dev, "RX DMA will not disable, resetting whole chip\n");
  344. return 1;
  345. }
  346. udelay(5000);
  347. /* Execute RX reset command. */
  348. writel(gp->swrst_base | GREG_SWRST_RXRST,
  349. gp->regs + GREG_SWRST);
  350. for (limit = 0; limit < 5000; limit++) {
  351. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  352. break;
  353. udelay(10);
  354. }
  355. if (limit == 5000) {
  356. netdev_err(dev, "RX reset command will not execute, resetting whole chip\n");
  357. return 1;
  358. }
  359. /* Refresh the RX ring. */
  360. for (i = 0; i < RX_RING_SIZE; i++) {
  361. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  362. if (gp->rx_skbs[i] == NULL) {
  363. netdev_err(dev, "Parts of RX ring empty, resetting whole chip\n");
  364. return 1;
  365. }
  366. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  367. }
  368. gp->rx_new = gp->rx_old = 0;
  369. /* Now we must reprogram the rest of RX unit. */
  370. desc_dma = (u64) gp->gblock_dvma;
  371. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  372. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  373. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  374. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  375. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  376. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  377. writel(val, gp->regs + RXDMA_CFG);
  378. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  379. writel(((5 & RXDMA_BLANK_IPKTS) |
  380. ((8 << 12) & RXDMA_BLANK_ITIME)),
  381. gp->regs + RXDMA_BLANK);
  382. else
  383. writel(((5 & RXDMA_BLANK_IPKTS) |
  384. ((4 << 12) & RXDMA_BLANK_ITIME)),
  385. gp->regs + RXDMA_BLANK);
  386. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  387. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  388. writel(val, gp->regs + RXDMA_PTHRESH);
  389. val = readl(gp->regs + RXDMA_CFG);
  390. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  391. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  392. val = readl(gp->regs + MAC_RXCFG);
  393. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  394. return 0;
  395. }
  396. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  397. {
  398. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  399. int ret = 0;
  400. if (netif_msg_intr(gp))
  401. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  402. gp->dev->name, rxmac_stat);
  403. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  404. u32 smac = readl(gp->regs + MAC_SMACHINE);
  405. netdev_err(dev, "RX MAC fifo overflow smac[%08x]\n", smac);
  406. dev->stats.rx_over_errors++;
  407. dev->stats.rx_fifo_errors++;
  408. ret = gem_rxmac_reset(gp);
  409. }
  410. if (rxmac_stat & MAC_RXSTAT_ACE)
  411. dev->stats.rx_frame_errors += 0x10000;
  412. if (rxmac_stat & MAC_RXSTAT_CCE)
  413. dev->stats.rx_crc_errors += 0x10000;
  414. if (rxmac_stat & MAC_RXSTAT_LCE)
  415. dev->stats.rx_length_errors += 0x10000;
  416. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  417. * events.
  418. */
  419. return ret;
  420. }
  421. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  422. {
  423. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  424. if (netif_msg_intr(gp))
  425. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  426. gp->dev->name, mac_cstat);
  427. /* This interrupt is just for pause frame and pause
  428. * tracking. It is useful for diagnostics and debug
  429. * but probably by default we will mask these events.
  430. */
  431. if (mac_cstat & MAC_CSTAT_PS)
  432. gp->pause_entered++;
  433. if (mac_cstat & MAC_CSTAT_PRCV)
  434. gp->pause_last_time_recvd = (mac_cstat >> 16);
  435. return 0;
  436. }
  437. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  438. {
  439. u32 mif_status = readl(gp->regs + MIF_STATUS);
  440. u32 reg_val, changed_bits;
  441. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  442. changed_bits = (mif_status & MIF_STATUS_STAT);
  443. gem_handle_mif_event(gp, reg_val, changed_bits);
  444. return 0;
  445. }
  446. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  447. {
  448. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  449. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  450. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  451. netdev_err(dev, "PCI error [%04x]", pci_estat);
  452. if (pci_estat & GREG_PCIESTAT_BADACK)
  453. pr_cont(" <No ACK64# during ABS64 cycle>");
  454. if (pci_estat & GREG_PCIESTAT_DTRTO)
  455. pr_cont(" <Delayed transaction timeout>");
  456. if (pci_estat & GREG_PCIESTAT_OTHER)
  457. pr_cont(" <other>");
  458. pr_cont("\n");
  459. } else {
  460. pci_estat |= GREG_PCIESTAT_OTHER;
  461. netdev_err(dev, "PCI error\n");
  462. }
  463. if (pci_estat & GREG_PCIESTAT_OTHER) {
  464. u16 pci_cfg_stat;
  465. /* Interrogate PCI config space for the
  466. * true cause.
  467. */
  468. pci_read_config_word(gp->pdev, PCI_STATUS,
  469. &pci_cfg_stat);
  470. netdev_err(dev, "Read PCI cfg space status [%04x]\n",
  471. pci_cfg_stat);
  472. if (pci_cfg_stat & PCI_STATUS_PARITY)
  473. netdev_err(dev, "PCI parity error detected\n");
  474. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  475. netdev_err(dev, "PCI target abort\n");
  476. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  477. netdev_err(dev, "PCI master acks target abort\n");
  478. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  479. netdev_err(dev, "PCI master abort\n");
  480. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  481. netdev_err(dev, "PCI system error SERR#\n");
  482. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  483. netdev_err(dev, "PCI parity error\n");
  484. /* Write the error bits back to clear them. */
  485. pci_cfg_stat &= (PCI_STATUS_PARITY |
  486. PCI_STATUS_SIG_TARGET_ABORT |
  487. PCI_STATUS_REC_TARGET_ABORT |
  488. PCI_STATUS_REC_MASTER_ABORT |
  489. PCI_STATUS_SIG_SYSTEM_ERROR |
  490. PCI_STATUS_DETECTED_PARITY);
  491. pci_write_config_word(gp->pdev,
  492. PCI_STATUS, pci_cfg_stat);
  493. }
  494. /* For all PCI errors, we should reset the chip. */
  495. return 1;
  496. }
  497. /* All non-normal interrupt conditions get serviced here.
  498. * Returns non-zero if we should just exit the interrupt
  499. * handler right now (ie. if we reset the card which invalidates
  500. * all of the other original irq status bits).
  501. */
  502. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  503. {
  504. if (gem_status & GREG_STAT_RXNOBUF) {
  505. /* Frame arrived, no free RX buffers available. */
  506. if (netif_msg_rx_err(gp))
  507. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  508. gp->dev->name);
  509. dev->stats.rx_dropped++;
  510. }
  511. if (gem_status & GREG_STAT_RXTAGERR) {
  512. /* corrupt RX tag framing */
  513. if (netif_msg_rx_err(gp))
  514. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  515. gp->dev->name);
  516. dev->stats.rx_errors++;
  517. return 1;
  518. }
  519. if (gem_status & GREG_STAT_PCS) {
  520. if (gem_pcs_interrupt(dev, gp, gem_status))
  521. return 1;
  522. }
  523. if (gem_status & GREG_STAT_TXMAC) {
  524. if (gem_txmac_interrupt(dev, gp, gem_status))
  525. return 1;
  526. }
  527. if (gem_status & GREG_STAT_RXMAC) {
  528. if (gem_rxmac_interrupt(dev, gp, gem_status))
  529. return 1;
  530. }
  531. if (gem_status & GREG_STAT_MAC) {
  532. if (gem_mac_interrupt(dev, gp, gem_status))
  533. return 1;
  534. }
  535. if (gem_status & GREG_STAT_MIF) {
  536. if (gem_mif_interrupt(dev, gp, gem_status))
  537. return 1;
  538. }
  539. if (gem_status & GREG_STAT_PCIERR) {
  540. if (gem_pci_interrupt(dev, gp, gem_status))
  541. return 1;
  542. }
  543. return 0;
  544. }
  545. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  546. {
  547. int entry, limit;
  548. entry = gp->tx_old;
  549. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  550. while (entry != limit) {
  551. struct sk_buff *skb;
  552. struct gem_txd *txd;
  553. dma_addr_t dma_addr;
  554. u32 dma_len;
  555. int frag;
  556. if (netif_msg_tx_done(gp))
  557. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  558. gp->dev->name, entry);
  559. skb = gp->tx_skbs[entry];
  560. if (skb_shinfo(skb)->nr_frags) {
  561. int last = entry + skb_shinfo(skb)->nr_frags;
  562. int walk = entry;
  563. int incomplete = 0;
  564. last &= (TX_RING_SIZE - 1);
  565. for (;;) {
  566. walk = NEXT_TX(walk);
  567. if (walk == limit)
  568. incomplete = 1;
  569. if (walk == last)
  570. break;
  571. }
  572. if (incomplete)
  573. break;
  574. }
  575. gp->tx_skbs[entry] = NULL;
  576. dev->stats.tx_bytes += skb->len;
  577. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  578. txd = &gp->init_block->txd[entry];
  579. dma_addr = le64_to_cpu(txd->buffer);
  580. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  581. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  582. entry = NEXT_TX(entry);
  583. }
  584. dev->stats.tx_packets++;
  585. dev_kfree_skb(skb);
  586. }
  587. gp->tx_old = entry;
  588. /* Need to make the tx_old update visible to gem_start_xmit()
  589. * before checking for netif_queue_stopped(). Without the
  590. * memory barrier, there is a small possibility that gem_start_xmit()
  591. * will miss it and cause the queue to be stopped forever.
  592. */
  593. smp_mb();
  594. if (unlikely(netif_queue_stopped(dev) &&
  595. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))) {
  596. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  597. __netif_tx_lock(txq, smp_processor_id());
  598. if (netif_queue_stopped(dev) &&
  599. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  600. netif_wake_queue(dev);
  601. __netif_tx_unlock(txq);
  602. }
  603. }
  604. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  605. {
  606. int cluster_start, curr, count, kick;
  607. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  608. count = 0;
  609. kick = -1;
  610. wmb();
  611. while (curr != limit) {
  612. curr = NEXT_RX(curr);
  613. if (++count == 4) {
  614. struct gem_rxd *rxd =
  615. &gp->init_block->rxd[cluster_start];
  616. for (;;) {
  617. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  618. rxd++;
  619. cluster_start = NEXT_RX(cluster_start);
  620. if (cluster_start == curr)
  621. break;
  622. }
  623. kick = curr;
  624. count = 0;
  625. }
  626. }
  627. if (kick >= 0) {
  628. mb();
  629. writel(kick, gp->regs + RXDMA_KICK);
  630. }
  631. }
  632. #define ALIGNED_RX_SKB_ADDR(addr) \
  633. ((((unsigned long)(addr) + (64UL - 1UL)) & ~(64UL - 1UL)) - (unsigned long)(addr))
  634. static __inline__ struct sk_buff *gem_alloc_skb(struct net_device *dev, int size,
  635. gfp_t gfp_flags)
  636. {
  637. struct sk_buff *skb = alloc_skb(size + 64, gfp_flags);
  638. if (likely(skb)) {
  639. unsigned long offset = ALIGNED_RX_SKB_ADDR(skb->data);
  640. skb_reserve(skb, offset);
  641. skb->dev = dev;
  642. }
  643. return skb;
  644. }
  645. static int gem_rx(struct gem *gp, int work_to_do)
  646. {
  647. struct net_device *dev = gp->dev;
  648. int entry, drops, work_done = 0;
  649. u32 done;
  650. __sum16 csum;
  651. if (netif_msg_rx_status(gp))
  652. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  653. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  654. entry = gp->rx_new;
  655. drops = 0;
  656. done = readl(gp->regs + RXDMA_DONE);
  657. for (;;) {
  658. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  659. struct sk_buff *skb;
  660. u64 status = le64_to_cpu(rxd->status_word);
  661. dma_addr_t dma_addr;
  662. int len;
  663. if ((status & RXDCTRL_OWN) != 0)
  664. break;
  665. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  666. break;
  667. /* When writing back RX descriptor, GEM writes status
  668. * then buffer address, possibly in separate transactions.
  669. * If we don't wait for the chip to write both, we could
  670. * post a new buffer to this descriptor then have GEM spam
  671. * on the buffer address. We sync on the RX completion
  672. * register to prevent this from happening.
  673. */
  674. if (entry == done) {
  675. done = readl(gp->regs + RXDMA_DONE);
  676. if (entry == done)
  677. break;
  678. }
  679. /* We can now account for the work we're about to do */
  680. work_done++;
  681. skb = gp->rx_skbs[entry];
  682. len = (status & RXDCTRL_BUFSZ) >> 16;
  683. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  684. dev->stats.rx_errors++;
  685. if (len < ETH_ZLEN)
  686. dev->stats.rx_length_errors++;
  687. if (len & RXDCTRL_BAD)
  688. dev->stats.rx_crc_errors++;
  689. /* We'll just return it to GEM. */
  690. drop_it:
  691. dev->stats.rx_dropped++;
  692. goto next;
  693. }
  694. dma_addr = le64_to_cpu(rxd->buffer);
  695. if (len > RX_COPY_THRESHOLD) {
  696. struct sk_buff *new_skb;
  697. new_skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  698. if (new_skb == NULL) {
  699. drops++;
  700. goto drop_it;
  701. }
  702. pci_unmap_page(gp->pdev, dma_addr,
  703. RX_BUF_ALLOC_SIZE(gp),
  704. PCI_DMA_FROMDEVICE);
  705. gp->rx_skbs[entry] = new_skb;
  706. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  707. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  708. virt_to_page(new_skb->data),
  709. offset_in_page(new_skb->data),
  710. RX_BUF_ALLOC_SIZE(gp),
  711. PCI_DMA_FROMDEVICE));
  712. skb_reserve(new_skb, RX_OFFSET);
  713. /* Trim the original skb for the netif. */
  714. skb_trim(skb, len);
  715. } else {
  716. struct sk_buff *copy_skb = netdev_alloc_skb(dev, len + 2);
  717. if (copy_skb == NULL) {
  718. drops++;
  719. goto drop_it;
  720. }
  721. skb_reserve(copy_skb, 2);
  722. skb_put(copy_skb, len);
  723. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  724. skb_copy_from_linear_data(skb, copy_skb->data, len);
  725. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  726. /* We'll reuse the original ring buffer. */
  727. skb = copy_skb;
  728. }
  729. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  730. skb->csum = csum_unfold(csum);
  731. skb->ip_summed = CHECKSUM_COMPLETE;
  732. skb->protocol = eth_type_trans(skb, gp->dev);
  733. napi_gro_receive(&gp->napi, skb);
  734. dev->stats.rx_packets++;
  735. dev->stats.rx_bytes += len;
  736. next:
  737. entry = NEXT_RX(entry);
  738. }
  739. gem_post_rxds(gp, entry);
  740. gp->rx_new = entry;
  741. if (drops)
  742. netdev_info(gp->dev, "Memory squeeze, deferring packet\n");
  743. return work_done;
  744. }
  745. static int gem_poll(struct napi_struct *napi, int budget)
  746. {
  747. struct gem *gp = container_of(napi, struct gem, napi);
  748. struct net_device *dev = gp->dev;
  749. int work_done;
  750. work_done = 0;
  751. do {
  752. /* Handle anomalies */
  753. if (unlikely(gp->status & GREG_STAT_ABNORMAL)) {
  754. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  755. int reset;
  756. /* We run the abnormal interrupt handling code with
  757. * the Tx lock. It only resets the Rx portion of the
  758. * chip, but we need to guard it against DMA being
  759. * restarted by the link poll timer
  760. */
  761. __netif_tx_lock(txq, smp_processor_id());
  762. reset = gem_abnormal_irq(dev, gp, gp->status);
  763. __netif_tx_unlock(txq);
  764. if (reset) {
  765. gem_schedule_reset(gp);
  766. napi_complete(napi);
  767. return work_done;
  768. }
  769. }
  770. /* Run TX completion thread */
  771. gem_tx(dev, gp, gp->status);
  772. /* Run RX thread. We don't use any locking here,
  773. * code willing to do bad things - like cleaning the
  774. * rx ring - must call napi_disable(), which
  775. * schedule_timeout()'s if polling is already disabled.
  776. */
  777. work_done += gem_rx(gp, budget - work_done);
  778. if (work_done >= budget)
  779. return work_done;
  780. gp->status = readl(gp->regs + GREG_STAT);
  781. } while (gp->status & GREG_STAT_NAPI);
  782. napi_complete(napi);
  783. gem_enable_ints(gp);
  784. return work_done;
  785. }
  786. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  787. {
  788. struct net_device *dev = dev_id;
  789. struct gem *gp = netdev_priv(dev);
  790. if (napi_schedule_prep(&gp->napi)) {
  791. u32 gem_status = readl(gp->regs + GREG_STAT);
  792. if (unlikely(gem_status == 0)) {
  793. napi_enable(&gp->napi);
  794. return IRQ_NONE;
  795. }
  796. if (netif_msg_intr(gp))
  797. printk(KERN_DEBUG "%s: gem_interrupt() gem_status: 0x%x\n",
  798. gp->dev->name, gem_status);
  799. gp->status = gem_status;
  800. gem_disable_ints(gp);
  801. __napi_schedule(&gp->napi);
  802. }
  803. /* If polling was disabled at the time we received that
  804. * interrupt, we may return IRQ_HANDLED here while we
  805. * should return IRQ_NONE. No big deal...
  806. */
  807. return IRQ_HANDLED;
  808. }
  809. #ifdef CONFIG_NET_POLL_CONTROLLER
  810. static void gem_poll_controller(struct net_device *dev)
  811. {
  812. struct gem *gp = netdev_priv(dev);
  813. disable_irq(gp->pdev->irq);
  814. gem_interrupt(gp->pdev->irq, dev);
  815. enable_irq(gp->pdev->irq);
  816. }
  817. #endif
  818. static void gem_tx_timeout(struct net_device *dev)
  819. {
  820. struct gem *gp = netdev_priv(dev);
  821. netdev_err(dev, "transmit timed out, resetting\n");
  822. netdev_err(dev, "TX_STATE[%08x:%08x:%08x]\n",
  823. readl(gp->regs + TXDMA_CFG),
  824. readl(gp->regs + MAC_TXSTAT),
  825. readl(gp->regs + MAC_TXCFG));
  826. netdev_err(dev, "RX_STATE[%08x:%08x:%08x]\n",
  827. readl(gp->regs + RXDMA_CFG),
  828. readl(gp->regs + MAC_RXSTAT),
  829. readl(gp->regs + MAC_RXCFG));
  830. gem_schedule_reset(gp);
  831. }
  832. static __inline__ int gem_intme(int entry)
  833. {
  834. /* Algorithm: IRQ every 1/2 of descriptors. */
  835. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  836. return 1;
  837. return 0;
  838. }
  839. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  840. struct net_device *dev)
  841. {
  842. struct gem *gp = netdev_priv(dev);
  843. int entry;
  844. u64 ctrl;
  845. ctrl = 0;
  846. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  847. const u64 csum_start_off = skb_checksum_start_offset(skb);
  848. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  849. ctrl = (TXDCTRL_CENAB |
  850. (csum_start_off << 15) |
  851. (csum_stuff_off << 21));
  852. }
  853. if (unlikely(TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  854. /* This is a hard error, log it. */
  855. if (!netif_queue_stopped(dev)) {
  856. netif_stop_queue(dev);
  857. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  858. }
  859. return NETDEV_TX_BUSY;
  860. }
  861. entry = gp->tx_new;
  862. gp->tx_skbs[entry] = skb;
  863. if (skb_shinfo(skb)->nr_frags == 0) {
  864. struct gem_txd *txd = &gp->init_block->txd[entry];
  865. dma_addr_t mapping;
  866. u32 len;
  867. len = skb->len;
  868. mapping = pci_map_page(gp->pdev,
  869. virt_to_page(skb->data),
  870. offset_in_page(skb->data),
  871. len, PCI_DMA_TODEVICE);
  872. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  873. if (gem_intme(entry))
  874. ctrl |= TXDCTRL_INTME;
  875. txd->buffer = cpu_to_le64(mapping);
  876. wmb();
  877. txd->control_word = cpu_to_le64(ctrl);
  878. entry = NEXT_TX(entry);
  879. } else {
  880. struct gem_txd *txd;
  881. u32 first_len;
  882. u64 intme;
  883. dma_addr_t first_mapping;
  884. int frag, first_entry = entry;
  885. intme = 0;
  886. if (gem_intme(entry))
  887. intme |= TXDCTRL_INTME;
  888. /* We must give this initial chunk to the device last.
  889. * Otherwise we could race with the device.
  890. */
  891. first_len = skb_headlen(skb);
  892. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  893. offset_in_page(skb->data),
  894. first_len, PCI_DMA_TODEVICE);
  895. entry = NEXT_TX(entry);
  896. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  897. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  898. u32 len;
  899. dma_addr_t mapping;
  900. u64 this_ctrl;
  901. len = this_frag->size;
  902. mapping = pci_map_page(gp->pdev,
  903. this_frag->page,
  904. this_frag->page_offset,
  905. len, PCI_DMA_TODEVICE);
  906. this_ctrl = ctrl;
  907. if (frag == skb_shinfo(skb)->nr_frags - 1)
  908. this_ctrl |= TXDCTRL_EOF;
  909. txd = &gp->init_block->txd[entry];
  910. txd->buffer = cpu_to_le64(mapping);
  911. wmb();
  912. txd->control_word = cpu_to_le64(this_ctrl | len);
  913. if (gem_intme(entry))
  914. intme |= TXDCTRL_INTME;
  915. entry = NEXT_TX(entry);
  916. }
  917. txd = &gp->init_block->txd[first_entry];
  918. txd->buffer = cpu_to_le64(first_mapping);
  919. wmb();
  920. txd->control_word =
  921. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  922. }
  923. gp->tx_new = entry;
  924. if (unlikely(TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))) {
  925. netif_stop_queue(dev);
  926. /* netif_stop_queue() must be done before checking
  927. * checking tx index in TX_BUFFS_AVAIL() below, because
  928. * in gem_tx(), we update tx_old before checking for
  929. * netif_queue_stopped().
  930. */
  931. smp_mb();
  932. if (TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  933. netif_wake_queue(dev);
  934. }
  935. if (netif_msg_tx_queued(gp))
  936. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  937. dev->name, entry, skb->len);
  938. mb();
  939. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  940. return NETDEV_TX_OK;
  941. }
  942. static void gem_pcs_reset(struct gem *gp)
  943. {
  944. int limit;
  945. u32 val;
  946. /* Reset PCS unit. */
  947. val = readl(gp->regs + PCS_MIICTRL);
  948. val |= PCS_MIICTRL_RST;
  949. writel(val, gp->regs + PCS_MIICTRL);
  950. limit = 32;
  951. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  952. udelay(100);
  953. if (limit-- <= 0)
  954. break;
  955. }
  956. if (limit < 0)
  957. netdev_warn(gp->dev, "PCS reset bit would not clear\n");
  958. }
  959. static void gem_pcs_reinit_adv(struct gem *gp)
  960. {
  961. u32 val;
  962. /* Make sure PCS is disabled while changing advertisement
  963. * configuration.
  964. */
  965. val = readl(gp->regs + PCS_CFG);
  966. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  967. writel(val, gp->regs + PCS_CFG);
  968. /* Advertise all capabilities except asymmetric
  969. * pause.
  970. */
  971. val = readl(gp->regs + PCS_MIIADV);
  972. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  973. PCS_MIIADV_SP | PCS_MIIADV_AP);
  974. writel(val, gp->regs + PCS_MIIADV);
  975. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  976. * and re-enable PCS.
  977. */
  978. val = readl(gp->regs + PCS_MIICTRL);
  979. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  980. val &= ~PCS_MIICTRL_WB;
  981. writel(val, gp->regs + PCS_MIICTRL);
  982. val = readl(gp->regs + PCS_CFG);
  983. val |= PCS_CFG_ENABLE;
  984. writel(val, gp->regs + PCS_CFG);
  985. /* Make sure serialink loopback is off. The meaning
  986. * of this bit is logically inverted based upon whether
  987. * you are in Serialink or SERDES mode.
  988. */
  989. val = readl(gp->regs + PCS_SCTRL);
  990. if (gp->phy_type == phy_serialink)
  991. val &= ~PCS_SCTRL_LOOP;
  992. else
  993. val |= PCS_SCTRL_LOOP;
  994. writel(val, gp->regs + PCS_SCTRL);
  995. }
  996. #define STOP_TRIES 32
  997. static void gem_reset(struct gem *gp)
  998. {
  999. int limit;
  1000. u32 val;
  1001. /* Make sure we won't get any more interrupts */
  1002. writel(0xffffffff, gp->regs + GREG_IMASK);
  1003. /* Reset the chip */
  1004. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  1005. gp->regs + GREG_SWRST);
  1006. limit = STOP_TRIES;
  1007. do {
  1008. udelay(20);
  1009. val = readl(gp->regs + GREG_SWRST);
  1010. if (limit-- <= 0)
  1011. break;
  1012. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1013. if (limit < 0)
  1014. netdev_err(gp->dev, "SW reset is ghetto\n");
  1015. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1016. gem_pcs_reinit_adv(gp);
  1017. }
  1018. static void gem_start_dma(struct gem *gp)
  1019. {
  1020. u32 val;
  1021. /* We are ready to rock, turn everything on. */
  1022. val = readl(gp->regs + TXDMA_CFG);
  1023. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1024. val = readl(gp->regs + RXDMA_CFG);
  1025. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1026. val = readl(gp->regs + MAC_TXCFG);
  1027. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1028. val = readl(gp->regs + MAC_RXCFG);
  1029. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1030. (void) readl(gp->regs + MAC_RXCFG);
  1031. udelay(100);
  1032. gem_enable_ints(gp);
  1033. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1034. }
  1035. /* DMA won't be actually stopped before about 4ms tho ...
  1036. */
  1037. static void gem_stop_dma(struct gem *gp)
  1038. {
  1039. u32 val;
  1040. /* We are done rocking, turn everything off. */
  1041. val = readl(gp->regs + TXDMA_CFG);
  1042. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1043. val = readl(gp->regs + RXDMA_CFG);
  1044. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1045. val = readl(gp->regs + MAC_TXCFG);
  1046. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1047. val = readl(gp->regs + MAC_RXCFG);
  1048. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1049. (void) readl(gp->regs + MAC_RXCFG);
  1050. /* Need to wait a bit ... done by the caller */
  1051. }
  1052. // XXX dbl check what that function should do when called on PCS PHY
  1053. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1054. {
  1055. u32 advertise, features;
  1056. int autoneg;
  1057. int speed;
  1058. int duplex;
  1059. if (gp->phy_type != phy_mii_mdio0 &&
  1060. gp->phy_type != phy_mii_mdio1)
  1061. goto non_mii;
  1062. /* Setup advertise */
  1063. if (found_mii_phy(gp))
  1064. features = gp->phy_mii.def->features;
  1065. else
  1066. features = 0;
  1067. advertise = features & ADVERTISE_MASK;
  1068. if (gp->phy_mii.advertising != 0)
  1069. advertise &= gp->phy_mii.advertising;
  1070. autoneg = gp->want_autoneg;
  1071. speed = gp->phy_mii.speed;
  1072. duplex = gp->phy_mii.duplex;
  1073. /* Setup link parameters */
  1074. if (!ep)
  1075. goto start_aneg;
  1076. if (ep->autoneg == AUTONEG_ENABLE) {
  1077. advertise = ep->advertising;
  1078. autoneg = 1;
  1079. } else {
  1080. autoneg = 0;
  1081. speed = ethtool_cmd_speed(ep);
  1082. duplex = ep->duplex;
  1083. }
  1084. start_aneg:
  1085. /* Sanitize settings based on PHY capabilities */
  1086. if ((features & SUPPORTED_Autoneg) == 0)
  1087. autoneg = 0;
  1088. if (speed == SPEED_1000 &&
  1089. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1090. speed = SPEED_100;
  1091. if (speed == SPEED_100 &&
  1092. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1093. speed = SPEED_10;
  1094. if (duplex == DUPLEX_FULL &&
  1095. !(features & (SUPPORTED_1000baseT_Full |
  1096. SUPPORTED_100baseT_Full |
  1097. SUPPORTED_10baseT_Full)))
  1098. duplex = DUPLEX_HALF;
  1099. if (speed == 0)
  1100. speed = SPEED_10;
  1101. /* If we are asleep, we don't try to actually setup the PHY, we
  1102. * just store the settings
  1103. */
  1104. if (!netif_device_present(gp->dev)) {
  1105. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1106. gp->phy_mii.speed = speed;
  1107. gp->phy_mii.duplex = duplex;
  1108. return;
  1109. }
  1110. /* Configure PHY & start aneg */
  1111. gp->want_autoneg = autoneg;
  1112. if (autoneg) {
  1113. if (found_mii_phy(gp))
  1114. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1115. gp->lstate = link_aneg;
  1116. } else {
  1117. if (found_mii_phy(gp))
  1118. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1119. gp->lstate = link_force_ok;
  1120. }
  1121. non_mii:
  1122. gp->timer_ticks = 0;
  1123. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1124. }
  1125. /* A link-up condition has occurred, initialize and enable the
  1126. * rest of the chip.
  1127. */
  1128. static int gem_set_link_modes(struct gem *gp)
  1129. {
  1130. struct netdev_queue *txq = netdev_get_tx_queue(gp->dev, 0);
  1131. int full_duplex, speed, pause;
  1132. u32 val;
  1133. full_duplex = 0;
  1134. speed = SPEED_10;
  1135. pause = 0;
  1136. if (found_mii_phy(gp)) {
  1137. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1138. return 1;
  1139. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1140. speed = gp->phy_mii.speed;
  1141. pause = gp->phy_mii.pause;
  1142. } else if (gp->phy_type == phy_serialink ||
  1143. gp->phy_type == phy_serdes) {
  1144. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1145. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1146. full_duplex = 1;
  1147. speed = SPEED_1000;
  1148. }
  1149. netif_info(gp, link, gp->dev, "Link is up at %d Mbps, %s-duplex\n",
  1150. speed, (full_duplex ? "full" : "half"));
  1151. /* We take the tx queue lock to avoid collisions between
  1152. * this code, the tx path and the NAPI-driven error path
  1153. */
  1154. __netif_tx_lock(txq, smp_processor_id());
  1155. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1156. if (full_duplex) {
  1157. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1158. } else {
  1159. /* MAC_TXCFG_NBO must be zero. */
  1160. }
  1161. writel(val, gp->regs + MAC_TXCFG);
  1162. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1163. if (!full_duplex &&
  1164. (gp->phy_type == phy_mii_mdio0 ||
  1165. gp->phy_type == phy_mii_mdio1)) {
  1166. val |= MAC_XIFCFG_DISE;
  1167. } else if (full_duplex) {
  1168. val |= MAC_XIFCFG_FLED;
  1169. }
  1170. if (speed == SPEED_1000)
  1171. val |= (MAC_XIFCFG_GMII);
  1172. writel(val, gp->regs + MAC_XIFCFG);
  1173. /* If gigabit and half-duplex, enable carrier extension
  1174. * mode. Else, disable it.
  1175. */
  1176. if (speed == SPEED_1000 && !full_duplex) {
  1177. val = readl(gp->regs + MAC_TXCFG);
  1178. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1179. val = readl(gp->regs + MAC_RXCFG);
  1180. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1181. } else {
  1182. val = readl(gp->regs + MAC_TXCFG);
  1183. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1184. val = readl(gp->regs + MAC_RXCFG);
  1185. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1186. }
  1187. if (gp->phy_type == phy_serialink ||
  1188. gp->phy_type == phy_serdes) {
  1189. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1190. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1191. pause = 1;
  1192. }
  1193. if (!full_duplex)
  1194. writel(512, gp->regs + MAC_STIME);
  1195. else
  1196. writel(64, gp->regs + MAC_STIME);
  1197. val = readl(gp->regs + MAC_MCCFG);
  1198. if (pause)
  1199. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1200. else
  1201. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1202. writel(val, gp->regs + MAC_MCCFG);
  1203. gem_start_dma(gp);
  1204. __netif_tx_unlock(txq);
  1205. if (netif_msg_link(gp)) {
  1206. if (pause) {
  1207. netdev_info(gp->dev,
  1208. "Pause is enabled (rxfifo: %d off: %d on: %d)\n",
  1209. gp->rx_fifo_sz,
  1210. gp->rx_pause_off,
  1211. gp->rx_pause_on);
  1212. } else {
  1213. netdev_info(gp->dev, "Pause is disabled\n");
  1214. }
  1215. }
  1216. return 0;
  1217. }
  1218. static int gem_mdio_link_not_up(struct gem *gp)
  1219. {
  1220. switch (gp->lstate) {
  1221. case link_force_ret:
  1222. netif_info(gp, link, gp->dev,
  1223. "Autoneg failed again, keeping forced mode\n");
  1224. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1225. gp->last_forced_speed, DUPLEX_HALF);
  1226. gp->timer_ticks = 5;
  1227. gp->lstate = link_force_ok;
  1228. return 0;
  1229. case link_aneg:
  1230. /* We try forced modes after a failed aneg only on PHYs that don't
  1231. * have "magic_aneg" bit set, which means they internally do the
  1232. * while forced-mode thingy. On these, we just restart aneg
  1233. */
  1234. if (gp->phy_mii.def->magic_aneg)
  1235. return 1;
  1236. netif_info(gp, link, gp->dev, "switching to forced 100bt\n");
  1237. /* Try forced modes. */
  1238. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1239. DUPLEX_HALF);
  1240. gp->timer_ticks = 5;
  1241. gp->lstate = link_force_try;
  1242. return 0;
  1243. case link_force_try:
  1244. /* Downgrade from 100 to 10 Mbps if necessary.
  1245. * If already at 10Mbps, warn user about the
  1246. * situation every 10 ticks.
  1247. */
  1248. if (gp->phy_mii.speed == SPEED_100) {
  1249. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1250. DUPLEX_HALF);
  1251. gp->timer_ticks = 5;
  1252. netif_info(gp, link, gp->dev,
  1253. "switching to forced 10bt\n");
  1254. return 0;
  1255. } else
  1256. return 1;
  1257. default:
  1258. return 0;
  1259. }
  1260. }
  1261. static void gem_link_timer(unsigned long data)
  1262. {
  1263. struct gem *gp = (struct gem *) data;
  1264. struct net_device *dev = gp->dev;
  1265. int restart_aneg = 0;
  1266. /* There's no point doing anything if we're going to be reset */
  1267. if (gp->reset_task_pending)
  1268. return;
  1269. if (gp->phy_type == phy_serialink ||
  1270. gp->phy_type == phy_serdes) {
  1271. u32 val = readl(gp->regs + PCS_MIISTAT);
  1272. if (!(val & PCS_MIISTAT_LS))
  1273. val = readl(gp->regs + PCS_MIISTAT);
  1274. if ((val & PCS_MIISTAT_LS) != 0) {
  1275. if (gp->lstate == link_up)
  1276. goto restart;
  1277. gp->lstate = link_up;
  1278. netif_carrier_on(dev);
  1279. (void)gem_set_link_modes(gp);
  1280. }
  1281. goto restart;
  1282. }
  1283. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1284. /* Ok, here we got a link. If we had it due to a forced
  1285. * fallback, and we were configured for autoneg, we do
  1286. * retry a short autoneg pass. If you know your hub is
  1287. * broken, use ethtool ;)
  1288. */
  1289. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1290. gp->lstate = link_force_ret;
  1291. gp->last_forced_speed = gp->phy_mii.speed;
  1292. gp->timer_ticks = 5;
  1293. if (netif_msg_link(gp))
  1294. netdev_info(dev,
  1295. "Got link after fallback, retrying autoneg once...\n");
  1296. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1297. } else if (gp->lstate != link_up) {
  1298. gp->lstate = link_up;
  1299. netif_carrier_on(dev);
  1300. if (gem_set_link_modes(gp))
  1301. restart_aneg = 1;
  1302. }
  1303. } else {
  1304. /* If the link was previously up, we restart the
  1305. * whole process
  1306. */
  1307. if (gp->lstate == link_up) {
  1308. gp->lstate = link_down;
  1309. netif_info(gp, link, dev, "Link down\n");
  1310. netif_carrier_off(dev);
  1311. gem_schedule_reset(gp);
  1312. /* The reset task will restart the timer */
  1313. return;
  1314. } else if (++gp->timer_ticks > 10) {
  1315. if (found_mii_phy(gp))
  1316. restart_aneg = gem_mdio_link_not_up(gp);
  1317. else
  1318. restart_aneg = 1;
  1319. }
  1320. }
  1321. if (restart_aneg) {
  1322. gem_begin_auto_negotiation(gp, NULL);
  1323. return;
  1324. }
  1325. restart:
  1326. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1327. }
  1328. static void gem_clean_rings(struct gem *gp)
  1329. {
  1330. struct gem_init_block *gb = gp->init_block;
  1331. struct sk_buff *skb;
  1332. int i;
  1333. dma_addr_t dma_addr;
  1334. for (i = 0; i < RX_RING_SIZE; i++) {
  1335. struct gem_rxd *rxd;
  1336. rxd = &gb->rxd[i];
  1337. if (gp->rx_skbs[i] != NULL) {
  1338. skb = gp->rx_skbs[i];
  1339. dma_addr = le64_to_cpu(rxd->buffer);
  1340. pci_unmap_page(gp->pdev, dma_addr,
  1341. RX_BUF_ALLOC_SIZE(gp),
  1342. PCI_DMA_FROMDEVICE);
  1343. dev_kfree_skb_any(skb);
  1344. gp->rx_skbs[i] = NULL;
  1345. }
  1346. rxd->status_word = 0;
  1347. wmb();
  1348. rxd->buffer = 0;
  1349. }
  1350. for (i = 0; i < TX_RING_SIZE; i++) {
  1351. if (gp->tx_skbs[i] != NULL) {
  1352. struct gem_txd *txd;
  1353. int frag;
  1354. skb = gp->tx_skbs[i];
  1355. gp->tx_skbs[i] = NULL;
  1356. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1357. int ent = i & (TX_RING_SIZE - 1);
  1358. txd = &gb->txd[ent];
  1359. dma_addr = le64_to_cpu(txd->buffer);
  1360. pci_unmap_page(gp->pdev, dma_addr,
  1361. le64_to_cpu(txd->control_word) &
  1362. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1363. if (frag != skb_shinfo(skb)->nr_frags)
  1364. i++;
  1365. }
  1366. dev_kfree_skb_any(skb);
  1367. }
  1368. }
  1369. }
  1370. static void gem_init_rings(struct gem *gp)
  1371. {
  1372. struct gem_init_block *gb = gp->init_block;
  1373. struct net_device *dev = gp->dev;
  1374. int i;
  1375. dma_addr_t dma_addr;
  1376. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1377. gem_clean_rings(gp);
  1378. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1379. (unsigned)VLAN_ETH_FRAME_LEN);
  1380. for (i = 0; i < RX_RING_SIZE; i++) {
  1381. struct sk_buff *skb;
  1382. struct gem_rxd *rxd = &gb->rxd[i];
  1383. skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_KERNEL);
  1384. if (!skb) {
  1385. rxd->buffer = 0;
  1386. rxd->status_word = 0;
  1387. continue;
  1388. }
  1389. gp->rx_skbs[i] = skb;
  1390. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1391. dma_addr = pci_map_page(gp->pdev,
  1392. virt_to_page(skb->data),
  1393. offset_in_page(skb->data),
  1394. RX_BUF_ALLOC_SIZE(gp),
  1395. PCI_DMA_FROMDEVICE);
  1396. rxd->buffer = cpu_to_le64(dma_addr);
  1397. wmb();
  1398. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1399. skb_reserve(skb, RX_OFFSET);
  1400. }
  1401. for (i = 0; i < TX_RING_SIZE; i++) {
  1402. struct gem_txd *txd = &gb->txd[i];
  1403. txd->control_word = 0;
  1404. wmb();
  1405. txd->buffer = 0;
  1406. }
  1407. wmb();
  1408. }
  1409. /* Init PHY interface and start link poll state machine */
  1410. static void gem_init_phy(struct gem *gp)
  1411. {
  1412. u32 mifcfg;
  1413. /* Revert MIF CFG setting done on stop_phy */
  1414. mifcfg = readl(gp->regs + MIF_CFG);
  1415. mifcfg &= ~MIF_CFG_BBMODE;
  1416. writel(mifcfg, gp->regs + MIF_CFG);
  1417. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1418. int i;
  1419. /* Those delay sucks, the HW seem to love them though, I'll
  1420. * serisouly consider breaking some locks here to be able
  1421. * to schedule instead
  1422. */
  1423. for (i = 0; i < 3; i++) {
  1424. #ifdef CONFIG_PPC_PMAC
  1425. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1426. msleep(20);
  1427. #endif
  1428. /* Some PHYs used by apple have problem getting back to us,
  1429. * we do an additional reset here
  1430. */
  1431. phy_write(gp, MII_BMCR, BMCR_RESET);
  1432. msleep(20);
  1433. if (phy_read(gp, MII_BMCR) != 0xffff)
  1434. break;
  1435. if (i == 2)
  1436. netdev_warn(gp->dev, "GMAC PHY not responding !\n");
  1437. }
  1438. }
  1439. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1440. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1441. u32 val;
  1442. /* Init datapath mode register. */
  1443. if (gp->phy_type == phy_mii_mdio0 ||
  1444. gp->phy_type == phy_mii_mdio1) {
  1445. val = PCS_DMODE_MGM;
  1446. } else if (gp->phy_type == phy_serialink) {
  1447. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1448. } else {
  1449. val = PCS_DMODE_ESM;
  1450. }
  1451. writel(val, gp->regs + PCS_DMODE);
  1452. }
  1453. if (gp->phy_type == phy_mii_mdio0 ||
  1454. gp->phy_type == phy_mii_mdio1) {
  1455. /* Reset and detect MII PHY */
  1456. mii_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1457. /* Init PHY */
  1458. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1459. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1460. } else {
  1461. gem_pcs_reset(gp);
  1462. gem_pcs_reinit_adv(gp);
  1463. }
  1464. /* Default aneg parameters */
  1465. gp->timer_ticks = 0;
  1466. gp->lstate = link_down;
  1467. netif_carrier_off(gp->dev);
  1468. /* Print things out */
  1469. if (gp->phy_type == phy_mii_mdio0 ||
  1470. gp->phy_type == phy_mii_mdio1)
  1471. netdev_info(gp->dev, "Found %s PHY\n",
  1472. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  1473. gem_begin_auto_negotiation(gp, NULL);
  1474. }
  1475. static void gem_init_dma(struct gem *gp)
  1476. {
  1477. u64 desc_dma = (u64) gp->gblock_dvma;
  1478. u32 val;
  1479. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1480. writel(val, gp->regs + TXDMA_CFG);
  1481. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1482. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1483. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1484. writel(0, gp->regs + TXDMA_KICK);
  1485. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1486. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1487. writel(val, gp->regs + RXDMA_CFG);
  1488. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1489. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1490. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1491. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1492. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1493. writel(val, gp->regs + RXDMA_PTHRESH);
  1494. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1495. writel(((5 & RXDMA_BLANK_IPKTS) |
  1496. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1497. gp->regs + RXDMA_BLANK);
  1498. else
  1499. writel(((5 & RXDMA_BLANK_IPKTS) |
  1500. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1501. gp->regs + RXDMA_BLANK);
  1502. }
  1503. static u32 gem_setup_multicast(struct gem *gp)
  1504. {
  1505. u32 rxcfg = 0;
  1506. int i;
  1507. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1508. (netdev_mc_count(gp->dev) > 256)) {
  1509. for (i=0; i<16; i++)
  1510. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1511. rxcfg |= MAC_RXCFG_HFE;
  1512. } else if (gp->dev->flags & IFF_PROMISC) {
  1513. rxcfg |= MAC_RXCFG_PROM;
  1514. } else {
  1515. u16 hash_table[16];
  1516. u32 crc;
  1517. struct netdev_hw_addr *ha;
  1518. int i;
  1519. memset(hash_table, 0, sizeof(hash_table));
  1520. netdev_for_each_mc_addr(ha, gp->dev) {
  1521. crc = ether_crc_le(6, ha->addr);
  1522. crc >>= 24;
  1523. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1524. }
  1525. for (i=0; i<16; i++)
  1526. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1527. rxcfg |= MAC_RXCFG_HFE;
  1528. }
  1529. return rxcfg;
  1530. }
  1531. static void gem_init_mac(struct gem *gp)
  1532. {
  1533. unsigned char *e = &gp->dev->dev_addr[0];
  1534. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1535. writel(0x00, gp->regs + MAC_IPG0);
  1536. writel(0x08, gp->regs + MAC_IPG1);
  1537. writel(0x04, gp->regs + MAC_IPG2);
  1538. writel(0x40, gp->regs + MAC_STIME);
  1539. writel(0x40, gp->regs + MAC_MINFSZ);
  1540. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1541. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1542. writel(0x07, gp->regs + MAC_PASIZE);
  1543. writel(0x04, gp->regs + MAC_JAMSIZE);
  1544. writel(0x10, gp->regs + MAC_ATTLIM);
  1545. writel(0x8808, gp->regs + MAC_MCTYPE);
  1546. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1547. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1548. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1549. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1550. writel(0, gp->regs + MAC_ADDR3);
  1551. writel(0, gp->regs + MAC_ADDR4);
  1552. writel(0, gp->regs + MAC_ADDR5);
  1553. writel(0x0001, gp->regs + MAC_ADDR6);
  1554. writel(0xc200, gp->regs + MAC_ADDR7);
  1555. writel(0x0180, gp->regs + MAC_ADDR8);
  1556. writel(0, gp->regs + MAC_AFILT0);
  1557. writel(0, gp->regs + MAC_AFILT1);
  1558. writel(0, gp->regs + MAC_AFILT2);
  1559. writel(0, gp->regs + MAC_AF21MSK);
  1560. writel(0, gp->regs + MAC_AF0MSK);
  1561. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1562. #ifdef STRIP_FCS
  1563. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1564. #endif
  1565. writel(0, gp->regs + MAC_NCOLL);
  1566. writel(0, gp->regs + MAC_FASUCC);
  1567. writel(0, gp->regs + MAC_ECOLL);
  1568. writel(0, gp->regs + MAC_LCOLL);
  1569. writel(0, gp->regs + MAC_DTIMER);
  1570. writel(0, gp->regs + MAC_PATMPS);
  1571. writel(0, gp->regs + MAC_RFCTR);
  1572. writel(0, gp->regs + MAC_LERR);
  1573. writel(0, gp->regs + MAC_AERR);
  1574. writel(0, gp->regs + MAC_FCSERR);
  1575. writel(0, gp->regs + MAC_RXCVERR);
  1576. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1577. * them once a link is established.
  1578. */
  1579. writel(0, gp->regs + MAC_TXCFG);
  1580. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1581. writel(0, gp->regs + MAC_MCCFG);
  1582. writel(0, gp->regs + MAC_XIFCFG);
  1583. /* Setup MAC interrupts. We want to get all of the interesting
  1584. * counter expiration events, but we do not want to hear about
  1585. * normal rx/tx as the DMA engine tells us that.
  1586. */
  1587. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1588. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1589. /* Don't enable even the PAUSE interrupts for now, we
  1590. * make no use of those events other than to record them.
  1591. */
  1592. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1593. /* Don't enable GEM's WOL in normal operations
  1594. */
  1595. if (gp->has_wol)
  1596. writel(0, gp->regs + WOL_WAKECSR);
  1597. }
  1598. static void gem_init_pause_thresholds(struct gem *gp)
  1599. {
  1600. u32 cfg;
  1601. /* Calculate pause thresholds. Setting the OFF threshold to the
  1602. * full RX fifo size effectively disables PAUSE generation which
  1603. * is what we do for 10/100 only GEMs which have FIFOs too small
  1604. * to make real gains from PAUSE.
  1605. */
  1606. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1607. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1608. } else {
  1609. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1610. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1611. int on = off - max_frame;
  1612. gp->rx_pause_off = off;
  1613. gp->rx_pause_on = on;
  1614. }
  1615. /* Configure the chip "burst" DMA mode & enable some
  1616. * HW bug fixes on Apple version
  1617. */
  1618. cfg = 0;
  1619. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1620. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1621. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1622. cfg |= GREG_CFG_IBURST;
  1623. #endif
  1624. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1625. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1626. writel(cfg, gp->regs + GREG_CFG);
  1627. /* If Infinite Burst didn't stick, then use different
  1628. * thresholds (and Apple bug fixes don't exist)
  1629. */
  1630. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1631. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1632. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1633. writel(cfg, gp->regs + GREG_CFG);
  1634. }
  1635. }
  1636. static int gem_check_invariants(struct gem *gp)
  1637. {
  1638. struct pci_dev *pdev = gp->pdev;
  1639. u32 mif_cfg;
  1640. /* On Apple's sungem, we can't rely on registers as the chip
  1641. * was been powered down by the firmware. The PHY is looked
  1642. * up later on.
  1643. */
  1644. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1645. gp->phy_type = phy_mii_mdio0;
  1646. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1647. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1648. gp->swrst_base = 0;
  1649. mif_cfg = readl(gp->regs + MIF_CFG);
  1650. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1651. mif_cfg |= MIF_CFG_MDI0;
  1652. writel(mif_cfg, gp->regs + MIF_CFG);
  1653. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1654. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1655. /* We hard-code the PHY address so we can properly bring it out of
  1656. * reset later on, we can't really probe it at this point, though
  1657. * that isn't an issue.
  1658. */
  1659. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1660. gp->mii_phy_addr = 1;
  1661. else
  1662. gp->mii_phy_addr = 0;
  1663. return 0;
  1664. }
  1665. mif_cfg = readl(gp->regs + MIF_CFG);
  1666. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1667. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1668. /* One of the MII PHYs _must_ be present
  1669. * as this chip has no gigabit PHY.
  1670. */
  1671. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1672. pr_err("RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1673. mif_cfg);
  1674. return -1;
  1675. }
  1676. }
  1677. /* Determine initial PHY interface type guess. MDIO1 is the
  1678. * external PHY and thus takes precedence over MDIO0.
  1679. */
  1680. if (mif_cfg & MIF_CFG_MDI1) {
  1681. gp->phy_type = phy_mii_mdio1;
  1682. mif_cfg |= MIF_CFG_PSELECT;
  1683. writel(mif_cfg, gp->regs + MIF_CFG);
  1684. } else if (mif_cfg & MIF_CFG_MDI0) {
  1685. gp->phy_type = phy_mii_mdio0;
  1686. mif_cfg &= ~MIF_CFG_PSELECT;
  1687. writel(mif_cfg, gp->regs + MIF_CFG);
  1688. } else {
  1689. #ifdef CONFIG_SPARC
  1690. const char *p;
  1691. p = of_get_property(gp->of_node, "shared-pins", NULL);
  1692. if (p && !strcmp(p, "serdes"))
  1693. gp->phy_type = phy_serdes;
  1694. else
  1695. #endif
  1696. gp->phy_type = phy_serialink;
  1697. }
  1698. if (gp->phy_type == phy_mii_mdio1 ||
  1699. gp->phy_type == phy_mii_mdio0) {
  1700. int i;
  1701. for (i = 0; i < 32; i++) {
  1702. gp->mii_phy_addr = i;
  1703. if (phy_read(gp, MII_BMCR) != 0xffff)
  1704. break;
  1705. }
  1706. if (i == 32) {
  1707. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1708. pr_err("RIO MII phy will not respond\n");
  1709. return -1;
  1710. }
  1711. gp->phy_type = phy_serdes;
  1712. }
  1713. }
  1714. /* Fetch the FIFO configurations now too. */
  1715. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1716. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1717. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1718. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1719. if (gp->tx_fifo_sz != (9 * 1024) ||
  1720. gp->rx_fifo_sz != (20 * 1024)) {
  1721. pr_err("GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1722. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1723. return -1;
  1724. }
  1725. gp->swrst_base = 0;
  1726. } else {
  1727. if (gp->tx_fifo_sz != (2 * 1024) ||
  1728. gp->rx_fifo_sz != (2 * 1024)) {
  1729. pr_err("RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1730. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1731. return -1;
  1732. }
  1733. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1734. }
  1735. }
  1736. return 0;
  1737. }
  1738. static void gem_reinit_chip(struct gem *gp)
  1739. {
  1740. /* Reset the chip */
  1741. gem_reset(gp);
  1742. /* Make sure ints are disabled */
  1743. gem_disable_ints(gp);
  1744. /* Allocate & setup ring buffers */
  1745. gem_init_rings(gp);
  1746. /* Configure pause thresholds */
  1747. gem_init_pause_thresholds(gp);
  1748. /* Init DMA & MAC engines */
  1749. gem_init_dma(gp);
  1750. gem_init_mac(gp);
  1751. }
  1752. static void gem_stop_phy(struct gem *gp, int wol)
  1753. {
  1754. u32 mifcfg;
  1755. /* Let the chip settle down a bit, it seems that helps
  1756. * for sleep mode on some models
  1757. */
  1758. msleep(10);
  1759. /* Make sure we aren't polling PHY status change. We
  1760. * don't currently use that feature though
  1761. */
  1762. mifcfg = readl(gp->regs + MIF_CFG);
  1763. mifcfg &= ~MIF_CFG_POLL;
  1764. writel(mifcfg, gp->regs + MIF_CFG);
  1765. if (wol && gp->has_wol) {
  1766. unsigned char *e = &gp->dev->dev_addr[0];
  1767. u32 csr;
  1768. /* Setup wake-on-lan for MAGIC packet */
  1769. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1770. gp->regs + MAC_RXCFG);
  1771. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1772. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1773. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1774. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1775. csr = WOL_WAKECSR_ENABLE;
  1776. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1777. csr |= WOL_WAKECSR_MII;
  1778. writel(csr, gp->regs + WOL_WAKECSR);
  1779. } else {
  1780. writel(0, gp->regs + MAC_RXCFG);
  1781. (void)readl(gp->regs + MAC_RXCFG);
  1782. /* Machine sleep will die in strange ways if we
  1783. * dont wait a bit here, looks like the chip takes
  1784. * some time to really shut down
  1785. */
  1786. msleep(10);
  1787. }
  1788. writel(0, gp->regs + MAC_TXCFG);
  1789. writel(0, gp->regs + MAC_XIFCFG);
  1790. writel(0, gp->regs + TXDMA_CFG);
  1791. writel(0, gp->regs + RXDMA_CFG);
  1792. if (!wol) {
  1793. gem_reset(gp);
  1794. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1795. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1796. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1797. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1798. /* According to Apple, we must set the MDIO pins to this begnign
  1799. * state or we may 1) eat more current, 2) damage some PHYs
  1800. */
  1801. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1802. writel(0, gp->regs + MIF_BBCLK);
  1803. writel(0, gp->regs + MIF_BBDATA);
  1804. writel(0, gp->regs + MIF_BBOENAB);
  1805. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1806. (void) readl(gp->regs + MAC_XIFCFG);
  1807. }
  1808. }
  1809. static int gem_do_start(struct net_device *dev)
  1810. {
  1811. struct gem *gp = netdev_priv(dev);
  1812. int rc;
  1813. /* Enable the cell */
  1814. gem_get_cell(gp);
  1815. /* Make sure PCI access and bus master are enabled */
  1816. rc = pci_enable_device(gp->pdev);
  1817. if (rc) {
  1818. netdev_err(dev, "Failed to enable chip on PCI bus !\n");
  1819. /* Put cell and forget it for now, it will be considered as
  1820. * still asleep, a new sleep cycle may bring it back
  1821. */
  1822. gem_put_cell(gp);
  1823. return -ENXIO;
  1824. }
  1825. pci_set_master(gp->pdev);
  1826. /* Init & setup chip hardware */
  1827. gem_reinit_chip(gp);
  1828. /* An interrupt might come in handy */
  1829. rc = request_irq(gp->pdev->irq, gem_interrupt,
  1830. IRQF_SHARED, dev->name, (void *)dev);
  1831. if (rc) {
  1832. netdev_err(dev, "failed to request irq !\n");
  1833. gem_reset(gp);
  1834. gem_clean_rings(gp);
  1835. gem_put_cell(gp);
  1836. return rc;
  1837. }
  1838. /* Mark us as attached again if we come from resume(), this has
  1839. * no effect if we weren't detatched and needs to be done now.
  1840. */
  1841. netif_device_attach(dev);
  1842. /* Restart NAPI & queues */
  1843. gem_netif_start(gp);
  1844. /* Detect & init PHY, start autoneg etc... this will
  1845. * eventually result in starting DMA operations when
  1846. * the link is up
  1847. */
  1848. gem_init_phy(gp);
  1849. return 0;
  1850. }
  1851. static void gem_do_stop(struct net_device *dev, int wol)
  1852. {
  1853. struct gem *gp = netdev_priv(dev);
  1854. /* Stop NAPI and stop tx queue */
  1855. gem_netif_stop(gp);
  1856. /* Make sure ints are disabled. We don't care about
  1857. * synchronizing as NAPI is disabled, thus a stray
  1858. * interrupt will do nothing bad (our irq handler
  1859. * just schedules NAPI)
  1860. */
  1861. gem_disable_ints(gp);
  1862. /* Stop the link timer */
  1863. del_timer_sync(&gp->link_timer);
  1864. /* We cannot cancel the reset task while holding the
  1865. * rtnl lock, we'd get an A->B / B->A deadlock stituation
  1866. * if we did. This is not an issue however as the reset
  1867. * task is synchronized vs. us (rtnl_lock) and will do
  1868. * nothing if the device is down or suspended. We do
  1869. * still clear reset_task_pending to avoid a spurrious
  1870. * reset later on in case we do resume before it gets
  1871. * scheduled.
  1872. */
  1873. gp->reset_task_pending = 0;
  1874. /* If we are going to sleep with WOL */
  1875. gem_stop_dma(gp);
  1876. msleep(10);
  1877. if (!wol)
  1878. gem_reset(gp);
  1879. msleep(10);
  1880. /* Get rid of rings */
  1881. gem_clean_rings(gp);
  1882. /* No irq needed anymore */
  1883. free_irq(gp->pdev->irq, (void *) dev);
  1884. /* Shut the PHY down eventually and setup WOL */
  1885. gem_stop_phy(gp, wol);
  1886. /* Make sure bus master is disabled */
  1887. pci_disable_device(gp->pdev);
  1888. /* Cell not needed neither if no WOL */
  1889. if (!wol)
  1890. gem_put_cell(gp);
  1891. }
  1892. static void gem_reset_task(struct work_struct *work)
  1893. {
  1894. struct gem *gp = container_of(work, struct gem, reset_task);
  1895. /* Lock out the network stack (essentially shield ourselves
  1896. * against a racing open, close, control call, or suspend
  1897. */
  1898. rtnl_lock();
  1899. /* Skip the reset task if suspended or closed, or if it's
  1900. * been cancelled by gem_do_stop (see comment there)
  1901. */
  1902. if (!netif_device_present(gp->dev) ||
  1903. !netif_running(gp->dev) ||
  1904. !gp->reset_task_pending) {
  1905. rtnl_unlock();
  1906. return;
  1907. }
  1908. /* Stop the link timer */
  1909. del_timer_sync(&gp->link_timer);
  1910. /* Stop NAPI and tx */
  1911. gem_netif_stop(gp);
  1912. /* Reset the chip & rings */
  1913. gem_reinit_chip(gp);
  1914. if (gp->lstate == link_up)
  1915. gem_set_link_modes(gp);
  1916. /* Restart NAPI and Tx */
  1917. gem_netif_start(gp);
  1918. /* We are back ! */
  1919. gp->reset_task_pending = 0;
  1920. /* If the link is not up, restart autoneg, else restart the
  1921. * polling timer
  1922. */
  1923. if (gp->lstate != link_up)
  1924. gem_begin_auto_negotiation(gp, NULL);
  1925. else
  1926. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1927. rtnl_unlock();
  1928. }
  1929. static int gem_open(struct net_device *dev)
  1930. {
  1931. /* We allow open while suspended, we just do nothing,
  1932. * the chip will be initialized in resume()
  1933. */
  1934. if (netif_device_present(dev))
  1935. return gem_do_start(dev);
  1936. return 0;
  1937. }
  1938. static int gem_close(struct net_device *dev)
  1939. {
  1940. if (netif_device_present(dev))
  1941. gem_do_stop(dev, 0);
  1942. return 0;
  1943. }
  1944. #ifdef CONFIG_PM
  1945. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1946. {
  1947. struct net_device *dev = pci_get_drvdata(pdev);
  1948. struct gem *gp = netdev_priv(dev);
  1949. /* Lock the network stack first to avoid racing with open/close,
  1950. * reset task and setting calls
  1951. */
  1952. rtnl_lock();
  1953. /* Not running, mark ourselves non-present, no need for
  1954. * a lock here
  1955. */
  1956. if (!netif_running(dev)) {
  1957. netif_device_detach(dev);
  1958. rtnl_unlock();
  1959. return 0;
  1960. }
  1961. netdev_info(dev, "suspending, WakeOnLan %s\n",
  1962. (gp->wake_on_lan && netif_running(dev)) ?
  1963. "enabled" : "disabled");
  1964. /* Tell the network stack we're gone. gem_do_stop() below will
  1965. * synchronize with TX, stop NAPI etc...
  1966. */
  1967. netif_device_detach(dev);
  1968. /* Switch off chip, remember WOL setting */
  1969. gp->asleep_wol = gp->wake_on_lan;
  1970. gem_do_stop(dev, gp->asleep_wol);
  1971. /* Unlock the network stack */
  1972. rtnl_unlock();
  1973. return 0;
  1974. }
  1975. static int gem_resume(struct pci_dev *pdev)
  1976. {
  1977. struct net_device *dev = pci_get_drvdata(pdev);
  1978. struct gem *gp = netdev_priv(dev);
  1979. /* See locking comment in gem_suspend */
  1980. rtnl_lock();
  1981. /* Not running, mark ourselves present, no need for
  1982. * a lock here
  1983. */
  1984. if (!netif_running(dev)) {
  1985. netif_device_attach(dev);
  1986. rtnl_unlock();
  1987. return 0;
  1988. }
  1989. /* Restart chip. If that fails there isn't much we can do, we
  1990. * leave things stopped.
  1991. */
  1992. gem_do_start(dev);
  1993. /* If we had WOL enabled, the cell clock was never turned off during
  1994. * sleep, so we end up beeing unbalanced. Fix that here
  1995. */
  1996. if (gp->asleep_wol)
  1997. gem_put_cell(gp);
  1998. /* Unlock the network stack */
  1999. rtnl_unlock();
  2000. return 0;
  2001. }
  2002. #endif /* CONFIG_PM */
  2003. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  2004. {
  2005. struct gem *gp = netdev_priv(dev);
  2006. /* I have seen this being called while the PM was in progress,
  2007. * so we shield against this. Let's also not poke at registers
  2008. * while the reset task is going on.
  2009. *
  2010. * TODO: Move stats collection elsewhere (link timer ?) and
  2011. * make this a nop to avoid all those synchro issues
  2012. */
  2013. if (!netif_device_present(dev) || !netif_running(dev))
  2014. goto bail;
  2015. /* Better safe than sorry... */
  2016. if (WARN_ON(!gp->cell_enabled))
  2017. goto bail;
  2018. dev->stats.rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2019. writel(0, gp->regs + MAC_FCSERR);
  2020. dev->stats.rx_frame_errors += readl(gp->regs + MAC_AERR);
  2021. writel(0, gp->regs + MAC_AERR);
  2022. dev->stats.rx_length_errors += readl(gp->regs + MAC_LERR);
  2023. writel(0, gp->regs + MAC_LERR);
  2024. dev->stats.tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2025. dev->stats.collisions +=
  2026. (readl(gp->regs + MAC_ECOLL) + readl(gp->regs + MAC_LCOLL));
  2027. writel(0, gp->regs + MAC_ECOLL);
  2028. writel(0, gp->regs + MAC_LCOLL);
  2029. bail:
  2030. return &dev->stats;
  2031. }
  2032. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2033. {
  2034. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2035. struct gem *gp = netdev_priv(dev);
  2036. unsigned char *e = &dev->dev_addr[0];
  2037. if (!is_valid_ether_addr(macaddr->sa_data))
  2038. return -EADDRNOTAVAIL;
  2039. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2040. /* We'll just catch it later when the device is up'd or resumed */
  2041. if (!netif_running(dev) || !netif_device_present(dev))
  2042. return 0;
  2043. /* Better safe than sorry... */
  2044. if (WARN_ON(!gp->cell_enabled))
  2045. return 0;
  2046. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2047. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2048. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2049. return 0;
  2050. }
  2051. static void gem_set_multicast(struct net_device *dev)
  2052. {
  2053. struct gem *gp = netdev_priv(dev);
  2054. u32 rxcfg, rxcfg_new;
  2055. int limit = 10000;
  2056. if (!netif_running(dev) || !netif_device_present(dev))
  2057. return;
  2058. /* Better safe than sorry... */
  2059. if (gp->reset_task_pending || WARN_ON(!gp->cell_enabled))
  2060. return;
  2061. rxcfg = readl(gp->regs + MAC_RXCFG);
  2062. rxcfg_new = gem_setup_multicast(gp);
  2063. #ifdef STRIP_FCS
  2064. rxcfg_new |= MAC_RXCFG_SFCS;
  2065. #endif
  2066. gp->mac_rx_cfg = rxcfg_new;
  2067. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2068. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2069. if (!limit--)
  2070. break;
  2071. udelay(10);
  2072. }
  2073. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2074. rxcfg |= rxcfg_new;
  2075. writel(rxcfg, gp->regs + MAC_RXCFG);
  2076. }
  2077. /* Jumbo-grams don't seem to work :-( */
  2078. #define GEM_MIN_MTU 68
  2079. #if 1
  2080. #define GEM_MAX_MTU 1500
  2081. #else
  2082. #define GEM_MAX_MTU 9000
  2083. #endif
  2084. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2085. {
  2086. struct gem *gp = netdev_priv(dev);
  2087. if (new_mtu < GEM_MIN_MTU || new_mtu > GEM_MAX_MTU)
  2088. return -EINVAL;
  2089. dev->mtu = new_mtu;
  2090. /* We'll just catch it later when the device is up'd or resumed */
  2091. if (!netif_running(dev) || !netif_device_present(dev))
  2092. return 0;
  2093. /* Better safe than sorry... */
  2094. if (WARN_ON(!gp->cell_enabled))
  2095. return 0;
  2096. gem_netif_stop(gp);
  2097. gem_reinit_chip(gp);
  2098. if (gp->lstate == link_up)
  2099. gem_set_link_modes(gp);
  2100. gem_netif_start(gp);
  2101. return 0;
  2102. }
  2103. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2104. {
  2105. struct gem *gp = netdev_priv(dev);
  2106. strcpy(info->driver, DRV_NAME);
  2107. strcpy(info->version, DRV_VERSION);
  2108. strcpy(info->bus_info, pci_name(gp->pdev));
  2109. }
  2110. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2111. {
  2112. struct gem *gp = netdev_priv(dev);
  2113. if (gp->phy_type == phy_mii_mdio0 ||
  2114. gp->phy_type == phy_mii_mdio1) {
  2115. if (gp->phy_mii.def)
  2116. cmd->supported = gp->phy_mii.def->features;
  2117. else
  2118. cmd->supported = (SUPPORTED_10baseT_Half |
  2119. SUPPORTED_10baseT_Full);
  2120. /* XXX hardcoded stuff for now */
  2121. cmd->port = PORT_MII;
  2122. cmd->transceiver = XCVR_EXTERNAL;
  2123. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2124. /* Return current PHY settings */
  2125. cmd->autoneg = gp->want_autoneg;
  2126. ethtool_cmd_speed_set(cmd, gp->phy_mii.speed);
  2127. cmd->duplex = gp->phy_mii.duplex;
  2128. cmd->advertising = gp->phy_mii.advertising;
  2129. /* If we started with a forced mode, we don't have a default
  2130. * advertise set, we need to return something sensible so
  2131. * userland can re-enable autoneg properly.
  2132. */
  2133. if (cmd->advertising == 0)
  2134. cmd->advertising = cmd->supported;
  2135. } else { // XXX PCS ?
  2136. cmd->supported =
  2137. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2138. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2139. SUPPORTED_Autoneg);
  2140. cmd->advertising = cmd->supported;
  2141. ethtool_cmd_speed_set(cmd, 0);
  2142. cmd->duplex = cmd->port = cmd->phy_address =
  2143. cmd->transceiver = cmd->autoneg = 0;
  2144. /* serdes means usually a Fibre connector, with most fixed */
  2145. if (gp->phy_type == phy_serdes) {
  2146. cmd->port = PORT_FIBRE;
  2147. cmd->supported = (SUPPORTED_1000baseT_Half |
  2148. SUPPORTED_1000baseT_Full |
  2149. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2150. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2151. cmd->advertising = cmd->supported;
  2152. cmd->transceiver = XCVR_INTERNAL;
  2153. if (gp->lstate == link_up)
  2154. ethtool_cmd_speed_set(cmd, SPEED_1000);
  2155. cmd->duplex = DUPLEX_FULL;
  2156. cmd->autoneg = 1;
  2157. }
  2158. }
  2159. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2160. return 0;
  2161. }
  2162. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2163. {
  2164. struct gem *gp = netdev_priv(dev);
  2165. u32 speed = ethtool_cmd_speed(cmd);
  2166. /* Verify the settings we care about. */
  2167. if (cmd->autoneg != AUTONEG_ENABLE &&
  2168. cmd->autoneg != AUTONEG_DISABLE)
  2169. return -EINVAL;
  2170. if (cmd->autoneg == AUTONEG_ENABLE &&
  2171. cmd->advertising == 0)
  2172. return -EINVAL;
  2173. if (cmd->autoneg == AUTONEG_DISABLE &&
  2174. ((speed != SPEED_1000 &&
  2175. speed != SPEED_100 &&
  2176. speed != SPEED_10) ||
  2177. (cmd->duplex != DUPLEX_HALF &&
  2178. cmd->duplex != DUPLEX_FULL)))
  2179. return -EINVAL;
  2180. /* Apply settings and restart link process. */
  2181. if (netif_device_present(gp->dev)) {
  2182. del_timer_sync(&gp->link_timer);
  2183. gem_begin_auto_negotiation(gp, cmd);
  2184. }
  2185. return 0;
  2186. }
  2187. static int gem_nway_reset(struct net_device *dev)
  2188. {
  2189. struct gem *gp = netdev_priv(dev);
  2190. if (!gp->want_autoneg)
  2191. return -EINVAL;
  2192. /* Restart link process */
  2193. if (netif_device_present(gp->dev)) {
  2194. del_timer_sync(&gp->link_timer);
  2195. gem_begin_auto_negotiation(gp, NULL);
  2196. }
  2197. return 0;
  2198. }
  2199. static u32 gem_get_msglevel(struct net_device *dev)
  2200. {
  2201. struct gem *gp = netdev_priv(dev);
  2202. return gp->msg_enable;
  2203. }
  2204. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2205. {
  2206. struct gem *gp = netdev_priv(dev);
  2207. gp->msg_enable = value;
  2208. }
  2209. /* Add more when I understand how to program the chip */
  2210. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2211. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2212. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2213. {
  2214. struct gem *gp = netdev_priv(dev);
  2215. /* Add more when I understand how to program the chip */
  2216. if (gp->has_wol) {
  2217. wol->supported = WOL_SUPPORTED_MASK;
  2218. wol->wolopts = gp->wake_on_lan;
  2219. } else {
  2220. wol->supported = 0;
  2221. wol->wolopts = 0;
  2222. }
  2223. }
  2224. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2225. {
  2226. struct gem *gp = netdev_priv(dev);
  2227. if (!gp->has_wol)
  2228. return -EOPNOTSUPP;
  2229. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2230. return 0;
  2231. }
  2232. static const struct ethtool_ops gem_ethtool_ops = {
  2233. .get_drvinfo = gem_get_drvinfo,
  2234. .get_link = ethtool_op_get_link,
  2235. .get_settings = gem_get_settings,
  2236. .set_settings = gem_set_settings,
  2237. .nway_reset = gem_nway_reset,
  2238. .get_msglevel = gem_get_msglevel,
  2239. .set_msglevel = gem_set_msglevel,
  2240. .get_wol = gem_get_wol,
  2241. .set_wol = gem_set_wol,
  2242. };
  2243. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2244. {
  2245. struct gem *gp = netdev_priv(dev);
  2246. struct mii_ioctl_data *data = if_mii(ifr);
  2247. int rc = -EOPNOTSUPP;
  2248. /* For SIOCGMIIREG and SIOCSMIIREG the core checks for us that
  2249. * netif_device_present() is true and holds rtnl_lock for us
  2250. * so we have nothing to worry about
  2251. */
  2252. switch (cmd) {
  2253. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2254. data->phy_id = gp->mii_phy_addr;
  2255. /* Fallthrough... */
  2256. case SIOCGMIIREG: /* Read MII PHY register. */
  2257. data->val_out = __phy_read(gp, data->phy_id & 0x1f,
  2258. data->reg_num & 0x1f);
  2259. rc = 0;
  2260. break;
  2261. case SIOCSMIIREG: /* Write MII PHY register. */
  2262. __phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2263. data->val_in);
  2264. rc = 0;
  2265. break;
  2266. }
  2267. return rc;
  2268. }
  2269. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2270. /* Fetch MAC address from vital product data of PCI ROM. */
  2271. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2272. {
  2273. int this_offset;
  2274. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2275. void __iomem *p = rom_base + this_offset;
  2276. int i;
  2277. if (readb(p + 0) != 0x90 ||
  2278. readb(p + 1) != 0x00 ||
  2279. readb(p + 2) != 0x09 ||
  2280. readb(p + 3) != 0x4e ||
  2281. readb(p + 4) != 0x41 ||
  2282. readb(p + 5) != 0x06)
  2283. continue;
  2284. this_offset += 6;
  2285. p += 6;
  2286. for (i = 0; i < 6; i++)
  2287. dev_addr[i] = readb(p + i);
  2288. return 1;
  2289. }
  2290. return 0;
  2291. }
  2292. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2293. {
  2294. size_t size;
  2295. void __iomem *p = pci_map_rom(pdev, &size);
  2296. if (p) {
  2297. int found;
  2298. found = readb(p) == 0x55 &&
  2299. readb(p + 1) == 0xaa &&
  2300. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2301. pci_unmap_rom(pdev, p);
  2302. if (found)
  2303. return;
  2304. }
  2305. /* Sun MAC prefix then 3 random bytes. */
  2306. dev_addr[0] = 0x08;
  2307. dev_addr[1] = 0x00;
  2308. dev_addr[2] = 0x20;
  2309. get_random_bytes(dev_addr + 3, 3);
  2310. }
  2311. #endif /* not Sparc and not PPC */
  2312. static int __devinit gem_get_device_address(struct gem *gp)
  2313. {
  2314. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2315. struct net_device *dev = gp->dev;
  2316. const unsigned char *addr;
  2317. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2318. if (addr == NULL) {
  2319. #ifdef CONFIG_SPARC
  2320. addr = idprom->id_ethaddr;
  2321. #else
  2322. printk("\n");
  2323. pr_err("%s: can't get mac-address\n", dev->name);
  2324. return -1;
  2325. #endif
  2326. }
  2327. memcpy(dev->dev_addr, addr, 6);
  2328. #else
  2329. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2330. #endif
  2331. return 0;
  2332. }
  2333. static void gem_remove_one(struct pci_dev *pdev)
  2334. {
  2335. struct net_device *dev = pci_get_drvdata(pdev);
  2336. if (dev) {
  2337. struct gem *gp = netdev_priv(dev);
  2338. unregister_netdev(dev);
  2339. /* Ensure reset task is truely gone */
  2340. cancel_work_sync(&gp->reset_task);
  2341. /* Free resources */
  2342. pci_free_consistent(pdev,
  2343. sizeof(struct gem_init_block),
  2344. gp->init_block,
  2345. gp->gblock_dvma);
  2346. iounmap(gp->regs);
  2347. pci_release_regions(pdev);
  2348. free_netdev(dev);
  2349. pci_set_drvdata(pdev, NULL);
  2350. }
  2351. }
  2352. static const struct net_device_ops gem_netdev_ops = {
  2353. .ndo_open = gem_open,
  2354. .ndo_stop = gem_close,
  2355. .ndo_start_xmit = gem_start_xmit,
  2356. .ndo_get_stats = gem_get_stats,
  2357. .ndo_set_multicast_list = gem_set_multicast,
  2358. .ndo_do_ioctl = gem_ioctl,
  2359. .ndo_tx_timeout = gem_tx_timeout,
  2360. .ndo_change_mtu = gem_change_mtu,
  2361. .ndo_validate_addr = eth_validate_addr,
  2362. .ndo_set_mac_address = gem_set_mac_address,
  2363. #ifdef CONFIG_NET_POLL_CONTROLLER
  2364. .ndo_poll_controller = gem_poll_controller,
  2365. #endif
  2366. };
  2367. static int __devinit gem_init_one(struct pci_dev *pdev,
  2368. const struct pci_device_id *ent)
  2369. {
  2370. unsigned long gemreg_base, gemreg_len;
  2371. struct net_device *dev;
  2372. struct gem *gp;
  2373. int err, pci_using_dac;
  2374. printk_once(KERN_INFO "%s", version);
  2375. /* Apple gmac note: during probe, the chip is powered up by
  2376. * the arch code to allow the code below to work (and to let
  2377. * the chip be probed on the config space. It won't stay powered
  2378. * up until the interface is brought up however, so we can't rely
  2379. * on register configuration done at this point.
  2380. */
  2381. err = pci_enable_device(pdev);
  2382. if (err) {
  2383. pr_err("Cannot enable MMIO operation, aborting\n");
  2384. return err;
  2385. }
  2386. pci_set_master(pdev);
  2387. /* Configure DMA attributes. */
  2388. /* All of the GEM documentation states that 64-bit DMA addressing
  2389. * is fully supported and should work just fine. However the
  2390. * front end for RIO based GEMs is different and only supports
  2391. * 32-bit addressing.
  2392. *
  2393. * For now we assume the various PPC GEMs are 32-bit only as well.
  2394. */
  2395. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2396. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2397. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2398. pci_using_dac = 1;
  2399. } else {
  2400. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2401. if (err) {
  2402. pr_err("No usable DMA configuration, aborting\n");
  2403. goto err_disable_device;
  2404. }
  2405. pci_using_dac = 0;
  2406. }
  2407. gemreg_base = pci_resource_start(pdev, 0);
  2408. gemreg_len = pci_resource_len(pdev, 0);
  2409. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2410. pr_err("Cannot find proper PCI device base address, aborting\n");
  2411. err = -ENODEV;
  2412. goto err_disable_device;
  2413. }
  2414. dev = alloc_etherdev(sizeof(*gp));
  2415. if (!dev) {
  2416. pr_err("Etherdev alloc failed, aborting\n");
  2417. err = -ENOMEM;
  2418. goto err_disable_device;
  2419. }
  2420. SET_NETDEV_DEV(dev, &pdev->dev);
  2421. gp = netdev_priv(dev);
  2422. err = pci_request_regions(pdev, DRV_NAME);
  2423. if (err) {
  2424. pr_err("Cannot obtain PCI resources, aborting\n");
  2425. goto err_out_free_netdev;
  2426. }
  2427. gp->pdev = pdev;
  2428. dev->base_addr = (long) pdev;
  2429. gp->dev = dev;
  2430. gp->msg_enable = DEFAULT_MSG;
  2431. init_timer(&gp->link_timer);
  2432. gp->link_timer.function = gem_link_timer;
  2433. gp->link_timer.data = (unsigned long) gp;
  2434. INIT_WORK(&gp->reset_task, gem_reset_task);
  2435. gp->lstate = link_down;
  2436. gp->timer_ticks = 0;
  2437. netif_carrier_off(dev);
  2438. gp->regs = ioremap(gemreg_base, gemreg_len);
  2439. if (!gp->regs) {
  2440. pr_err("Cannot map device registers, aborting\n");
  2441. err = -EIO;
  2442. goto err_out_free_res;
  2443. }
  2444. /* On Apple, we want a reference to the Open Firmware device-tree
  2445. * node. We use it for clock control.
  2446. */
  2447. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2448. gp->of_node = pci_device_to_OF_node(pdev);
  2449. #endif
  2450. /* Only Apple version supports WOL afaik */
  2451. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2452. gp->has_wol = 1;
  2453. /* Make sure cell is enabled */
  2454. gem_get_cell(gp);
  2455. /* Make sure everything is stopped and in init state */
  2456. gem_reset(gp);
  2457. /* Fill up the mii_phy structure (even if we won't use it) */
  2458. gp->phy_mii.dev = dev;
  2459. gp->phy_mii.mdio_read = _phy_read;
  2460. gp->phy_mii.mdio_write = _phy_write;
  2461. #ifdef CONFIG_PPC_PMAC
  2462. gp->phy_mii.platform_data = gp->of_node;
  2463. #endif
  2464. /* By default, we start with autoneg */
  2465. gp->want_autoneg = 1;
  2466. /* Check fifo sizes, PHY type, etc... */
  2467. if (gem_check_invariants(gp)) {
  2468. err = -ENODEV;
  2469. goto err_out_iounmap;
  2470. }
  2471. /* It is guaranteed that the returned buffer will be at least
  2472. * PAGE_SIZE aligned.
  2473. */
  2474. gp->init_block = (struct gem_init_block *)
  2475. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2476. &gp->gblock_dvma);
  2477. if (!gp->init_block) {
  2478. pr_err("Cannot allocate init block, aborting\n");
  2479. err = -ENOMEM;
  2480. goto err_out_iounmap;
  2481. }
  2482. if (gem_get_device_address(gp))
  2483. goto err_out_free_consistent;
  2484. dev->netdev_ops = &gem_netdev_ops;
  2485. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2486. dev->ethtool_ops = &gem_ethtool_ops;
  2487. dev->watchdog_timeo = 5 * HZ;
  2488. dev->irq = pdev->irq;
  2489. dev->dma = 0;
  2490. /* Set that now, in case PM kicks in now */
  2491. pci_set_drvdata(pdev, dev);
  2492. /* We can do scatter/gather and HW checksum */
  2493. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
  2494. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  2495. if (pci_using_dac)
  2496. dev->features |= NETIF_F_HIGHDMA;
  2497. /* Register with kernel */
  2498. if (register_netdev(dev)) {
  2499. pr_err("Cannot register net device, aborting\n");
  2500. err = -ENOMEM;
  2501. goto err_out_free_consistent;
  2502. }
  2503. /* Undo the get_cell with appropriate locking (we could use
  2504. * ndo_init/uninit but that would be even more clumsy imho)
  2505. */
  2506. rtnl_lock();
  2507. gem_put_cell(gp);
  2508. rtnl_unlock();
  2509. netdev_info(dev, "Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2510. dev->dev_addr);
  2511. return 0;
  2512. err_out_free_consistent:
  2513. gem_remove_one(pdev);
  2514. err_out_iounmap:
  2515. gem_put_cell(gp);
  2516. iounmap(gp->regs);
  2517. err_out_free_res:
  2518. pci_release_regions(pdev);
  2519. err_out_free_netdev:
  2520. free_netdev(dev);
  2521. err_disable_device:
  2522. pci_disable_device(pdev);
  2523. return err;
  2524. }
  2525. static struct pci_driver gem_driver = {
  2526. .name = GEM_MODULE_NAME,
  2527. .id_table = gem_pci_tbl,
  2528. .probe = gem_init_one,
  2529. .remove = gem_remove_one,
  2530. #ifdef CONFIG_PM
  2531. .suspend = gem_suspend,
  2532. .resume = gem_resume,
  2533. #endif /* CONFIG_PM */
  2534. };
  2535. static int __init gem_init(void)
  2536. {
  2537. return pci_register_driver(&gem_driver);
  2538. }
  2539. static void __exit gem_cleanup(void)
  2540. {
  2541. pci_unregister_driver(&gem_driver);
  2542. }
  2543. module_init(gem_init);
  2544. module_exit(gem_cleanup);