smc91x.h 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@fluxnic.net>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_MACH_ZYLONITE2) ||\
  45. defined(CONFIG_ARCH_VIPER) ||\
  46. defined(CONFIG_MACH_STARGATE2)
  47. #include <asm/mach-types.h>
  48. /* Now the bus width is specified in the platform data
  49. * pretend here to support all I/O access types
  50. */
  51. #define SMC_CAN_USE_8BIT 1
  52. #define SMC_CAN_USE_16BIT 1
  53. #define SMC_CAN_USE_32BIT 1
  54. #define SMC_NOWAIT 1
  55. #define SMC_IO_SHIFT (lp->io_shift)
  56. #define SMC_inb(a, r) readb((a) + (r))
  57. #define SMC_inw(a, r) readw((a) + (r))
  58. #define SMC_inl(a, r) readl((a) + (r))
  59. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  60. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  61. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  62. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  63. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  64. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  65. #define SMC_IRQ_FLAGS (-1) /* from resource */
  66. /* We actually can't write halfwords properly if not word aligned */
  67. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  68. {
  69. if ((machine_is_mainstone() || machine_is_stargate2()) && reg & 2) {
  70. unsigned int v = val << 16;
  71. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  72. writel(v, ioaddr + (reg & ~2));
  73. } else {
  74. writew(val, ioaddr + reg);
  75. }
  76. }
  77. #elif defined(CONFIG_SA1100_PLEB)
  78. /* We can only do 16-bit reads and writes in the static memory space. */
  79. #define SMC_CAN_USE_8BIT 1
  80. #define SMC_CAN_USE_16BIT 1
  81. #define SMC_CAN_USE_32BIT 0
  82. #define SMC_IO_SHIFT 0
  83. #define SMC_NOWAIT 1
  84. #define SMC_inb(a, r) readb((a) + (r))
  85. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  86. #define SMC_inw(a, r) readw((a) + (r))
  87. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  88. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  89. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  90. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  91. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  92. #define SMC_IRQ_FLAGS (-1)
  93. #elif defined(CONFIG_SA1100_ASSABET)
  94. #include <mach/neponset.h>
  95. /* We can only do 8-bit reads and writes in the static memory space. */
  96. #define SMC_CAN_USE_8BIT 1
  97. #define SMC_CAN_USE_16BIT 0
  98. #define SMC_CAN_USE_32BIT 0
  99. #define SMC_NOWAIT 1
  100. /* The first two address lines aren't connected... */
  101. #define SMC_IO_SHIFT 2
  102. #define SMC_inb(a, r) readb((a) + (r))
  103. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  104. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  105. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  106. #define SMC_IRQ_FLAGS (-1) /* from resource */
  107. #elif defined(CONFIG_MACH_LOGICPD_PXA270) || \
  108. defined(CONFIG_MACH_NOMADIK_8815NHK)
  109. #define SMC_CAN_USE_8BIT 0
  110. #define SMC_CAN_USE_16BIT 1
  111. #define SMC_CAN_USE_32BIT 0
  112. #define SMC_IO_SHIFT 0
  113. #define SMC_NOWAIT 1
  114. #define SMC_inw(a, r) readw((a) + (r))
  115. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  116. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  117. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  118. #elif defined(CONFIG_ARCH_INNOKOM) || \
  119. defined(CONFIG_ARCH_PXA_IDP) || \
  120. defined(CONFIG_ARCH_RAMSES) || \
  121. defined(CONFIG_ARCH_PCM027)
  122. #define SMC_CAN_USE_8BIT 1
  123. #define SMC_CAN_USE_16BIT 1
  124. #define SMC_CAN_USE_32BIT 1
  125. #define SMC_IO_SHIFT 0
  126. #define SMC_NOWAIT 1
  127. #define SMC_USE_PXA_DMA 1
  128. #define SMC_inb(a, r) readb((a) + (r))
  129. #define SMC_inw(a, r) readw((a) + (r))
  130. #define SMC_inl(a, r) readl((a) + (r))
  131. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  132. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  133. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  134. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  135. #define SMC_IRQ_FLAGS (-1) /* from resource */
  136. /* We actually can't write halfwords properly if not word aligned */
  137. static inline void
  138. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  139. {
  140. if (reg & 2) {
  141. unsigned int v = val << 16;
  142. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  143. writel(v, ioaddr + (reg & ~2));
  144. } else {
  145. writew(val, ioaddr + reg);
  146. }
  147. }
  148. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  149. #define SMC_CAN_USE_8BIT 0
  150. #define SMC_CAN_USE_16BIT 1
  151. #define SMC_CAN_USE_32BIT 0
  152. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  153. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  154. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  155. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  156. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  157. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  158. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  159. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  160. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  161. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  162. #define SMC_IRQ_FLAGS (0)
  163. #elif defined(CONFIG_M32R)
  164. #define SMC_CAN_USE_8BIT 0
  165. #define SMC_CAN_USE_16BIT 1
  166. #define SMC_CAN_USE_32BIT 0
  167. #define SMC_inb(a, r) inb(((u32)a) + (r))
  168. #define SMC_inw(a, r) inw(((u32)a) + (r))
  169. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  170. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  171. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  172. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  173. #define SMC_IRQ_FLAGS (0)
  174. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  175. #define RPC_LSB_DEFAULT RPC_LED_100_10
  176. #elif defined(CONFIG_ARCH_VERSATILE)
  177. #define SMC_CAN_USE_8BIT 1
  178. #define SMC_CAN_USE_16BIT 1
  179. #define SMC_CAN_USE_32BIT 1
  180. #define SMC_NOWAIT 1
  181. #define SMC_inb(a, r) readb((a) + (r))
  182. #define SMC_inw(a, r) readw((a) + (r))
  183. #define SMC_inl(a, r) readl((a) + (r))
  184. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  185. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  186. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  187. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  188. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  189. #define SMC_IRQ_FLAGS (-1) /* from resource */
  190. #elif defined(CONFIG_MN10300)
  191. /*
  192. * MN10300/AM33 configuration
  193. */
  194. #include <unit/smc91111.h>
  195. #elif defined(CONFIG_ARCH_MSM)
  196. #define SMC_CAN_USE_8BIT 0
  197. #define SMC_CAN_USE_16BIT 1
  198. #define SMC_CAN_USE_32BIT 0
  199. #define SMC_NOWAIT 1
  200. #define SMC_inw(a, r) readw((a) + (r))
  201. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  202. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  203. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  204. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  205. #elif defined(CONFIG_COLDFIRE)
  206. #define SMC_CAN_USE_8BIT 0
  207. #define SMC_CAN_USE_16BIT 1
  208. #define SMC_CAN_USE_32BIT 0
  209. #define SMC_NOWAIT 1
  210. static inline void mcf_insw(void *a, unsigned char *p, int l)
  211. {
  212. u16 *wp = (u16 *) p;
  213. while (l-- > 0)
  214. *wp++ = readw(a);
  215. }
  216. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  217. {
  218. u16 *wp = (u16 *) p;
  219. while (l-- > 0)
  220. writew(*wp++, a);
  221. }
  222. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  223. #define SMC_outw(v, a, r) writew(_swapw(v), (a) + (r))
  224. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  225. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  226. #define SMC_IRQ_FLAGS (IRQF_DISABLED)
  227. #else
  228. /*
  229. * Default configuration
  230. */
  231. #define SMC_CAN_USE_8BIT 1
  232. #define SMC_CAN_USE_16BIT 1
  233. #define SMC_CAN_USE_32BIT 1
  234. #define SMC_NOWAIT 1
  235. #define SMC_IO_SHIFT (lp->io_shift)
  236. #define SMC_inb(a, r) readb((a) + (r))
  237. #define SMC_inw(a, r) readw((a) + (r))
  238. #define SMC_inl(a, r) readl((a) + (r))
  239. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  240. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  241. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  242. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  243. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  244. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  245. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  246. #define RPC_LSA_DEFAULT RPC_LED_100_10
  247. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  248. #endif
  249. /* store this information for the driver.. */
  250. struct smc_local {
  251. /*
  252. * If I have to wait until memory is available to send a
  253. * packet, I will store the skbuff here, until I get the
  254. * desired memory. Then, I'll send it out and free it.
  255. */
  256. struct sk_buff *pending_tx_skb;
  257. struct tasklet_struct tx_task;
  258. /* version/revision of the SMC91x chip */
  259. int version;
  260. /* Contains the current active transmission mode */
  261. int tcr_cur_mode;
  262. /* Contains the current active receive mode */
  263. int rcr_cur_mode;
  264. /* Contains the current active receive/phy mode */
  265. int rpc_cur_mode;
  266. int ctl_rfduplx;
  267. int ctl_rspeed;
  268. u32 msg_enable;
  269. u32 phy_type;
  270. struct mii_if_info mii;
  271. /* work queue */
  272. struct work_struct phy_configure;
  273. struct net_device *dev;
  274. int work_pending;
  275. spinlock_t lock;
  276. #ifdef CONFIG_ARCH_PXA
  277. /* DMA needs the physical address of the chip */
  278. u_long physaddr;
  279. struct device *device;
  280. #endif
  281. void __iomem *base;
  282. void __iomem *datacs;
  283. /* the low address lines on some platforms aren't connected... */
  284. int io_shift;
  285. struct smc91x_platdata cfg;
  286. };
  287. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  288. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  289. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  290. #ifdef CONFIG_ARCH_PXA
  291. /*
  292. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  293. * always happening in irq context so no need to worry about races. TX is
  294. * different and probably not worth it for that reason, and not as critical
  295. * as RX which can overrun memory and lose packets.
  296. */
  297. #include <linux/dma-mapping.h>
  298. #include <mach/dma.h>
  299. #ifdef SMC_insl
  300. #undef SMC_insl
  301. #define SMC_insl(a, r, p, l) \
  302. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  303. static inline void
  304. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  305. u_char *buf, int len)
  306. {
  307. u_long physaddr = lp->physaddr;
  308. dma_addr_t dmabuf;
  309. /* fallback if no DMA available */
  310. if (dma == (unsigned char)-1) {
  311. readsl(ioaddr + reg, buf, len);
  312. return;
  313. }
  314. /* 64 bit alignment is required for memory to memory DMA */
  315. if ((long)buf & 4) {
  316. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  317. buf += 4;
  318. len--;
  319. }
  320. len *= 4;
  321. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  322. DCSR(dma) = DCSR_NODESC;
  323. DTADR(dma) = dmabuf;
  324. DSADR(dma) = physaddr + reg;
  325. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  326. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  327. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  328. while (!(DCSR(dma) & DCSR_STOPSTATE))
  329. cpu_relax();
  330. DCSR(dma) = 0;
  331. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  332. }
  333. #endif
  334. #ifdef SMC_insw
  335. #undef SMC_insw
  336. #define SMC_insw(a, r, p, l) \
  337. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  338. static inline void
  339. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  340. u_char *buf, int len)
  341. {
  342. u_long physaddr = lp->physaddr;
  343. dma_addr_t dmabuf;
  344. /* fallback if no DMA available */
  345. if (dma == (unsigned char)-1) {
  346. readsw(ioaddr + reg, buf, len);
  347. return;
  348. }
  349. /* 64 bit alignment is required for memory to memory DMA */
  350. while ((long)buf & 6) {
  351. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  352. buf += 2;
  353. len--;
  354. }
  355. len *= 2;
  356. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  357. DCSR(dma) = DCSR_NODESC;
  358. DTADR(dma) = dmabuf;
  359. DSADR(dma) = physaddr + reg;
  360. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  361. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  362. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  363. while (!(DCSR(dma) & DCSR_STOPSTATE))
  364. cpu_relax();
  365. DCSR(dma) = 0;
  366. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  367. }
  368. #endif
  369. static void
  370. smc_pxa_dma_irq(int dma, void *dummy)
  371. {
  372. DCSR(dma) = 0;
  373. }
  374. #endif /* CONFIG_ARCH_PXA */
  375. /*
  376. * Everything a particular hardware setup needs should have been defined
  377. * at this point. Add stubs for the undefined cases, mainly to avoid
  378. * compilation warnings since they'll be optimized away, or to prevent buggy
  379. * use of them.
  380. */
  381. #if ! SMC_CAN_USE_32BIT
  382. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  383. #define SMC_outl(x, ioaddr, reg) BUG()
  384. #define SMC_insl(a, r, p, l) BUG()
  385. #define SMC_outsl(a, r, p, l) BUG()
  386. #endif
  387. #if !defined(SMC_insl) || !defined(SMC_outsl)
  388. #define SMC_insl(a, r, p, l) BUG()
  389. #define SMC_outsl(a, r, p, l) BUG()
  390. #endif
  391. #if ! SMC_CAN_USE_16BIT
  392. /*
  393. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  394. * can't do it directly. Most registers are 16-bit so those are mandatory.
  395. */
  396. #define SMC_outw(x, ioaddr, reg) \
  397. do { \
  398. unsigned int __val16 = (x); \
  399. SMC_outb( __val16, ioaddr, reg ); \
  400. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  401. } while (0)
  402. #define SMC_inw(ioaddr, reg) \
  403. ({ \
  404. unsigned int __val16; \
  405. __val16 = SMC_inb( ioaddr, reg ); \
  406. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  407. __val16; \
  408. })
  409. #define SMC_insw(a, r, p, l) BUG()
  410. #define SMC_outsw(a, r, p, l) BUG()
  411. #endif
  412. #if !defined(SMC_insw) || !defined(SMC_outsw)
  413. #define SMC_insw(a, r, p, l) BUG()
  414. #define SMC_outsw(a, r, p, l) BUG()
  415. #endif
  416. #if ! SMC_CAN_USE_8BIT
  417. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  418. #define SMC_outb(x, ioaddr, reg) BUG()
  419. #define SMC_insb(a, r, p, l) BUG()
  420. #define SMC_outsb(a, r, p, l) BUG()
  421. #endif
  422. #if !defined(SMC_insb) || !defined(SMC_outsb)
  423. #define SMC_insb(a, r, p, l) BUG()
  424. #define SMC_outsb(a, r, p, l) BUG()
  425. #endif
  426. #ifndef SMC_CAN_USE_DATACS
  427. #define SMC_CAN_USE_DATACS 0
  428. #endif
  429. #ifndef SMC_IO_SHIFT
  430. #define SMC_IO_SHIFT 0
  431. #endif
  432. #ifndef SMC_IRQ_FLAGS
  433. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  434. #endif
  435. #ifndef SMC_INTERRUPT_PREAMBLE
  436. #define SMC_INTERRUPT_PREAMBLE
  437. #endif
  438. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  439. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  440. #define SMC_DATA_EXTENT (4)
  441. /*
  442. . Bank Select Register:
  443. .
  444. . yyyy yyyy 0000 00xx
  445. . xx = bank number
  446. . yyyy yyyy = 0x33, for identification purposes.
  447. */
  448. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  449. // Transmit Control Register
  450. /* BANK 0 */
  451. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  452. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  453. #define TCR_LOOP 0x0002 // Controls output pin LBK
  454. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  455. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  456. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  457. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  458. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  459. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  460. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  461. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  462. #define TCR_CLEAR 0 /* do NOTHING */
  463. /* the default settings for the TCR register : */
  464. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  465. // EPH Status Register
  466. /* BANK 0 */
  467. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  468. #define ES_TX_SUC 0x0001 // Last TX was successful
  469. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  470. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  471. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  472. #define ES_16COL 0x0010 // 16 Collisions Reached
  473. #define ES_SQET 0x0020 // Signal Quality Error Test
  474. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  475. #define ES_TXDEFR 0x0080 // Transmit Deferred
  476. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  477. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  478. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  479. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  480. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  481. #define ES_TXUNRN 0x8000 // Tx Underrun
  482. // Receive Control Register
  483. /* BANK 0 */
  484. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  485. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  486. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  487. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  488. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  489. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  490. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  491. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  492. #define RCR_SOFTRST 0x8000 // resets the chip
  493. /* the normal settings for the RCR register : */
  494. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  495. #define RCR_CLEAR 0x0 // set it to a base state
  496. // Counter Register
  497. /* BANK 0 */
  498. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  499. // Memory Information Register
  500. /* BANK 0 */
  501. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  502. // Receive/Phy Control Register
  503. /* BANK 0 */
  504. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  505. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  506. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  507. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  508. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  509. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  510. #ifndef RPC_LSA_DEFAULT
  511. #define RPC_LSA_DEFAULT RPC_LED_100
  512. #endif
  513. #ifndef RPC_LSB_DEFAULT
  514. #define RPC_LSB_DEFAULT RPC_LED_FD
  515. #endif
  516. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  517. /* Bank 0 0x0C is reserved */
  518. // Bank Select Register
  519. /* All Banks */
  520. #define BSR_REG 0x000E
  521. // Configuration Reg
  522. /* BANK 1 */
  523. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  524. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  525. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  526. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  527. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  528. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  529. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  530. // Base Address Register
  531. /* BANK 1 */
  532. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  533. // Individual Address Registers
  534. /* BANK 1 */
  535. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  536. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  537. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  538. // General Purpose Register
  539. /* BANK 1 */
  540. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  541. // Control Register
  542. /* BANK 1 */
  543. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  544. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  545. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  546. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  547. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  548. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  549. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  550. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  551. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  552. // MMU Command Register
  553. /* BANK 2 */
  554. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  555. #define MC_BUSY 1 // When 1 the last release has not completed
  556. #define MC_NOP (0<<5) // No Op
  557. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  558. #define MC_RESET (2<<5) // Reset MMU to initial state
  559. #define MC_REMOVE (3<<5) // Remove the current rx packet
  560. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  561. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  562. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  563. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  564. // Packet Number Register
  565. /* BANK 2 */
  566. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  567. // Allocation Result Register
  568. /* BANK 2 */
  569. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  570. #define AR_FAILED 0x80 // Alocation Failed
  571. // TX FIFO Ports Register
  572. /* BANK 2 */
  573. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  574. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  575. // RX FIFO Ports Register
  576. /* BANK 2 */
  577. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  578. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  579. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  580. // Pointer Register
  581. /* BANK 2 */
  582. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  583. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  584. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  585. #define PTR_READ 0x2000 // When 1 the operation is a read
  586. // Data Register
  587. /* BANK 2 */
  588. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  589. // Interrupt Status/Acknowledge Register
  590. /* BANK 2 */
  591. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  592. // Interrupt Mask Register
  593. /* BANK 2 */
  594. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  595. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  596. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  597. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  598. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  599. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  600. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  601. #define IM_TX_INT 0x02 // Transmit Interrupt
  602. #define IM_RCV_INT 0x01 // Receive Interrupt
  603. // Multicast Table Registers
  604. /* BANK 3 */
  605. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  606. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  607. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  608. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  609. // Management Interface Register (MII)
  610. /* BANK 3 */
  611. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  612. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  613. #define MII_MDOE 0x0008 // MII Output Enable
  614. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  615. #define MII_MDI 0x0002 // MII Input, pin MDI
  616. #define MII_MDO 0x0001 // MII Output, pin MDO
  617. // Revision Register
  618. /* BANK 3 */
  619. /* ( hi: chip id low: rev # ) */
  620. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  621. // Early RCV Register
  622. /* BANK 3 */
  623. /* this is NOT on SMC9192 */
  624. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  625. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  626. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  627. // External Register
  628. /* BANK 7 */
  629. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  630. #define CHIP_9192 3
  631. #define CHIP_9194 4
  632. #define CHIP_9195 5
  633. #define CHIP_9196 6
  634. #define CHIP_91100 7
  635. #define CHIP_91100FD 8
  636. #define CHIP_91111FD 9
  637. static const char * chip_ids[ 16 ] = {
  638. NULL, NULL, NULL,
  639. /* 3 */ "SMC91C90/91C92",
  640. /* 4 */ "SMC91C94",
  641. /* 5 */ "SMC91C95",
  642. /* 6 */ "SMC91C96",
  643. /* 7 */ "SMC91C100",
  644. /* 8 */ "SMC91C100FD",
  645. /* 9 */ "SMC91C11xFD",
  646. NULL, NULL, NULL,
  647. NULL, NULL, NULL};
  648. /*
  649. . Receive status bits
  650. */
  651. #define RS_ALGNERR 0x8000
  652. #define RS_BRODCAST 0x4000
  653. #define RS_BADCRC 0x2000
  654. #define RS_ODDFRAME 0x1000
  655. #define RS_TOOLONG 0x0800
  656. #define RS_TOOSHORT 0x0400
  657. #define RS_MULTICAST 0x0001
  658. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  659. /*
  660. * PHY IDs
  661. * LAN83C183 == LAN91C111 Internal PHY
  662. */
  663. #define PHY_LAN83C183 0x0016f840
  664. #define PHY_LAN83C180 0x02821c50
  665. /*
  666. * PHY Register Addresses (LAN91C111 Internal PHY)
  667. *
  668. * Generic PHY registers can be found in <linux/mii.h>
  669. *
  670. * These phy registers are specific to our on-board phy.
  671. */
  672. // PHY Configuration Register 1
  673. #define PHY_CFG1_REG 0x10
  674. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  675. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  676. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  677. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  678. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  679. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  680. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  681. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  682. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  683. #define PHY_CFG1_TLVL_MASK 0x003C
  684. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  685. // PHY Configuration Register 2
  686. #define PHY_CFG2_REG 0x11
  687. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  688. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  689. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  690. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  691. // PHY Status Output (and Interrupt status) Register
  692. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  693. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  694. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  695. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  696. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  697. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  698. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  699. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  700. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  701. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  702. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  703. // PHY Interrupt/Status Mask Register
  704. #define PHY_MASK_REG 0x13 // Interrupt Mask
  705. // Uses the same bit definitions as PHY_INT_REG
  706. /*
  707. * SMC91C96 ethernet config and status registers.
  708. * These are in the "attribute" space.
  709. */
  710. #define ECOR 0x8000
  711. #define ECOR_RESET 0x80
  712. #define ECOR_LEVEL_IRQ 0x40
  713. #define ECOR_WR_ATTRIB 0x04
  714. #define ECOR_ENABLE 0x01
  715. #define ECSR 0x8002
  716. #define ECSR_IOIS8 0x20
  717. #define ECSR_PWRDWN 0x04
  718. #define ECSR_INT 0x02
  719. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  720. /*
  721. * Macros to abstract register access according to the data bus
  722. * capabilities. Please use those and not the in/out primitives.
  723. * Note: the following macros do *not* select the bank -- this must
  724. * be done separately as needed in the main code. The SMC_REG() macro
  725. * only uses the bank argument for debugging purposes (when enabled).
  726. *
  727. * Note: despite inline functions being safer, everything leading to this
  728. * should preferably be macros to let BUG() display the line number in
  729. * the core source code since we're interested in the top call site
  730. * not in any inline function location.
  731. */
  732. #if SMC_DEBUG > 0
  733. #define SMC_REG(lp, reg, bank) \
  734. ({ \
  735. int __b = SMC_CURRENT_BANK(lp); \
  736. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  737. printk( "%s: bank reg screwed (0x%04x)\n", \
  738. CARDNAME, __b ); \
  739. BUG(); \
  740. } \
  741. reg<<SMC_IO_SHIFT; \
  742. })
  743. #else
  744. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  745. #endif
  746. /*
  747. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  748. * aligned to a 32 bit boundary. I tell you that does exist!
  749. * Fortunately the affected register accesses can be easily worked around
  750. * since we can write zeroes to the preceding 16 bits without adverse
  751. * effects and use a 32-bit access.
  752. *
  753. * Enforce it on any 32-bit capable setup for now.
  754. */
  755. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  756. #define SMC_GET_PN(lp) \
  757. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  758. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  759. #define SMC_SET_PN(lp, x) \
  760. do { \
  761. if (SMC_MUST_ALIGN_WRITE(lp)) \
  762. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  763. else if (SMC_8BIT(lp)) \
  764. SMC_outb(x, ioaddr, PN_REG(lp)); \
  765. else \
  766. SMC_outw(x, ioaddr, PN_REG(lp)); \
  767. } while (0)
  768. #define SMC_GET_AR(lp) \
  769. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  770. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  771. #define SMC_GET_TXFIFO(lp) \
  772. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  773. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  774. #define SMC_GET_RXFIFO(lp) \
  775. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  776. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  777. #define SMC_GET_INT(lp) \
  778. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  779. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  780. #define SMC_ACK_INT(lp, x) \
  781. do { \
  782. if (SMC_8BIT(lp)) \
  783. SMC_outb(x, ioaddr, INT_REG(lp)); \
  784. else { \
  785. unsigned long __flags; \
  786. int __mask; \
  787. local_irq_save(__flags); \
  788. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  789. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  790. local_irq_restore(__flags); \
  791. } \
  792. } while (0)
  793. #define SMC_GET_INT_MASK(lp) \
  794. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  795. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  796. #define SMC_SET_INT_MASK(lp, x) \
  797. do { \
  798. if (SMC_8BIT(lp)) \
  799. SMC_outb(x, ioaddr, IM_REG(lp)); \
  800. else \
  801. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  802. } while (0)
  803. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  804. #define SMC_SELECT_BANK(lp, x) \
  805. do { \
  806. if (SMC_MUST_ALIGN_WRITE(lp)) \
  807. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  808. else \
  809. SMC_outw(x, ioaddr, BANK_SELECT); \
  810. } while (0)
  811. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  812. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  813. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  814. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  815. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  816. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  817. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  818. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  819. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  820. #define SMC_SET_GP(lp, x) \
  821. do { \
  822. if (SMC_MUST_ALIGN_WRITE(lp)) \
  823. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  824. else \
  825. SMC_outw(x, ioaddr, GP_REG(lp)); \
  826. } while (0)
  827. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  828. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  829. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  830. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  831. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  832. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  833. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  834. #define SMC_SET_PTR(lp, x) \
  835. do { \
  836. if (SMC_MUST_ALIGN_WRITE(lp)) \
  837. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  838. else \
  839. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  840. } while (0)
  841. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  842. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  843. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  844. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  845. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  846. #define SMC_SET_RPC(lp, x) \
  847. do { \
  848. if (SMC_MUST_ALIGN_WRITE(lp)) \
  849. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  850. else \
  851. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  852. } while (0)
  853. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  854. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  855. #ifndef SMC_GET_MAC_ADDR
  856. #define SMC_GET_MAC_ADDR(lp, addr) \
  857. do { \
  858. unsigned int __v; \
  859. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  860. addr[0] = __v; addr[1] = __v >> 8; \
  861. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  862. addr[2] = __v; addr[3] = __v >> 8; \
  863. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  864. addr[4] = __v; addr[5] = __v >> 8; \
  865. } while (0)
  866. #endif
  867. #define SMC_SET_MAC_ADDR(lp, addr) \
  868. do { \
  869. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  870. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  871. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  872. } while (0)
  873. #define SMC_SET_MCAST(lp, x) \
  874. do { \
  875. const unsigned char *mt = (x); \
  876. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  877. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  878. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  879. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  880. } while (0)
  881. #define SMC_PUT_PKT_HDR(lp, status, length) \
  882. do { \
  883. if (SMC_32BIT(lp)) \
  884. SMC_outl((status) | (length)<<16, ioaddr, \
  885. DATA_REG(lp)); \
  886. else { \
  887. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  888. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  889. } \
  890. } while (0)
  891. #define SMC_GET_PKT_HDR(lp, status, length) \
  892. do { \
  893. if (SMC_32BIT(lp)) { \
  894. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  895. (status) = __val & 0xffff; \
  896. (length) = __val >> 16; \
  897. } else { \
  898. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  899. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  900. } \
  901. } while (0)
  902. #define SMC_PUSH_DATA(lp, p, l) \
  903. do { \
  904. if (SMC_32BIT(lp)) { \
  905. void *__ptr = (p); \
  906. int __len = (l); \
  907. void __iomem *__ioaddr = ioaddr; \
  908. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  909. __len -= 2; \
  910. SMC_outw(*(u16 *)__ptr, ioaddr, \
  911. DATA_REG(lp)); \
  912. __ptr += 2; \
  913. } \
  914. if (SMC_CAN_USE_DATACS && lp->datacs) \
  915. __ioaddr = lp->datacs; \
  916. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  917. if (__len & 2) { \
  918. __ptr += (__len & ~3); \
  919. SMC_outw(*((u16 *)__ptr), ioaddr, \
  920. DATA_REG(lp)); \
  921. } \
  922. } else if (SMC_16BIT(lp)) \
  923. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  924. else if (SMC_8BIT(lp)) \
  925. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  926. } while (0)
  927. #define SMC_PULL_DATA(lp, p, l) \
  928. do { \
  929. if (SMC_32BIT(lp)) { \
  930. void *__ptr = (p); \
  931. int __len = (l); \
  932. void __iomem *__ioaddr = ioaddr; \
  933. if ((unsigned long)__ptr & 2) { \
  934. /* \
  935. * We want 32bit alignment here. \
  936. * Since some buses perform a full \
  937. * 32bit fetch even for 16bit data \
  938. * we can't use SMC_inw() here. \
  939. * Back both source (on-chip) and \
  940. * destination pointers of 2 bytes. \
  941. * This is possible since the call to \
  942. * SMC_GET_PKT_HDR() already advanced \
  943. * the source pointer of 4 bytes, and \
  944. * the skb_reserve(skb, 2) advanced \
  945. * the destination pointer of 2 bytes. \
  946. */ \
  947. __ptr -= 2; \
  948. __len += 2; \
  949. SMC_SET_PTR(lp, \
  950. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  951. } \
  952. if (SMC_CAN_USE_DATACS && lp->datacs) \
  953. __ioaddr = lp->datacs; \
  954. __len += 2; \
  955. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  956. } else if (SMC_16BIT(lp)) \
  957. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  958. else if (SMC_8BIT(lp)) \
  959. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  960. } while (0)
  961. #endif /* _SMC91X_H_ */