sky2.c 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.29"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 127
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. /* Access to PHY via serial interconnect */
  133. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  134. {
  135. int i;
  136. gma_write16(hw, port, GM_SMI_DATA, val);
  137. gma_write16(hw, port, GM_SMI_CTRL,
  138. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  141. if (ctrl == 0xffff)
  142. goto io_error;
  143. if (!(ctrl & GM_SMI_CT_BUSY))
  144. return 0;
  145. udelay(10);
  146. }
  147. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  148. return -ETIMEDOUT;
  149. io_error:
  150. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  151. return -EIO;
  152. }
  153. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  154. {
  155. int i;
  156. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  157. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  158. for (i = 0; i < PHY_RETRIES; i++) {
  159. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  160. if (ctrl == 0xffff)
  161. goto io_error;
  162. if (ctrl & GM_SMI_CT_RD_VAL) {
  163. *val = gma_read16(hw, port, GM_SMI_DATA);
  164. return 0;
  165. }
  166. udelay(10);
  167. }
  168. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  169. return -ETIMEDOUT;
  170. io_error:
  171. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  172. return -EIO;
  173. }
  174. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  175. {
  176. u16 v;
  177. __gm_phy_read(hw, port, reg, &v);
  178. return v;
  179. }
  180. static void sky2_power_on(struct sky2_hw *hw)
  181. {
  182. /* switch power to VCC (WA for VAUX problem) */
  183. sky2_write8(hw, B0_POWER_CTRL,
  184. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  185. /* disable Core Clock Division, */
  186. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  187. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  188. /* enable bits are inverted */
  189. sky2_write8(hw, B2_Y2_CLK_GATE,
  190. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  191. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  192. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  193. else
  194. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  195. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  196. u32 reg;
  197. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  199. /* set all bits to 0 except bits 15..12 and 8 */
  200. reg &= P_ASPM_CONTROL_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  202. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  203. /* set all bits to 0 except bits 28 & 27 */
  204. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  205. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  206. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  207. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  208. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  209. reg = sky2_read32(hw, B2_GP_IO);
  210. reg |= GLB_GPIO_STAT_RACE_DIS;
  211. sky2_write32(hw, B2_GP_IO, reg);
  212. sky2_read32(hw, B2_GP_IO);
  213. }
  214. /* Turn on "driver loaded" LED */
  215. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  216. }
  217. static void sky2_power_aux(struct sky2_hw *hw)
  218. {
  219. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  220. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  221. else
  222. /* enable bits are inverted */
  223. sky2_write8(hw, B2_Y2_CLK_GATE,
  224. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  225. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  226. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  227. /* switch power to VAUX if supported and PME from D3cold */
  228. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  229. pci_pme_capable(hw->pdev, PCI_D3cold))
  230. sky2_write8(hw, B0_POWER_CTRL,
  231. (PC_VAUX_ENA | PC_VCC_ENA |
  232. PC_VAUX_ON | PC_VCC_OFF));
  233. /* turn off "driver loaded LED" */
  234. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  235. }
  236. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  237. {
  238. u16 reg;
  239. /* disable all GMAC IRQ's */
  240. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  242. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  245. reg = gma_read16(hw, port, GM_RX_CTRL);
  246. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  247. gma_write16(hw, port, GM_RX_CTRL, reg);
  248. }
  249. /* flow control to advertise bits */
  250. static const u16 copper_fc_adv[] = {
  251. [FC_NONE] = 0,
  252. [FC_TX] = PHY_M_AN_ASP,
  253. [FC_RX] = PHY_M_AN_PC,
  254. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  255. };
  256. /* flow control to advertise bits when using 1000BaseX */
  257. static const u16 fiber_fc_adv[] = {
  258. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  259. [FC_TX] = PHY_M_P_ASYM_MD_X,
  260. [FC_RX] = PHY_M_P_SYM_MD_X,
  261. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  262. };
  263. /* flow control to GMA disable bits */
  264. static const u16 gm_fc_disable[] = {
  265. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  266. [FC_TX] = GM_GPCR_FC_RX_DIS,
  267. [FC_RX] = GM_GPCR_FC_TX_DIS,
  268. [FC_BOTH] = 0,
  269. };
  270. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  271. {
  272. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  273. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  274. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  275. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  276. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  277. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  278. PHY_M_EC_MAC_S_MSK);
  279. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  280. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  281. if (hw->chip_id == CHIP_ID_YUKON_EC)
  282. /* set downshift counter to 3x and enable downshift */
  283. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  284. else
  285. /* set master & slave downshift counter to 1x */
  286. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  287. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  288. }
  289. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  290. if (sky2_is_copper(hw)) {
  291. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  292. /* enable automatic crossover */
  293. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  294. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  295. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  296. u16 spec;
  297. /* Enable Class A driver for FE+ A0 */
  298. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  299. spec |= PHY_M_FESC_SEL_CL_A;
  300. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  301. }
  302. } else {
  303. if (hw->chip_id >= CHIP_ID_YUKON_OPT) {
  304. u16 ctrl2 = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL_2);
  305. /* enable PHY Reverse Auto-Negotiation */
  306. ctrl2 |= 1u << 13;
  307. /* Write PHY changes (SW-reset must follow) */
  308. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL_2, ctrl2);
  309. }
  310. /* disable energy detect */
  311. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  312. /* enable automatic crossover */
  313. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  314. /* downshift on PHY 88E1112 and 88E1149 is changed */
  315. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  316. (hw->flags & SKY2_HW_NEWER_PHY)) {
  317. /* set downshift counter to 3x and enable downshift */
  318. ctrl &= ~PHY_M_PC_DSC_MSK;
  319. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  320. }
  321. }
  322. } else {
  323. /* workaround for deviation #4.88 (CRC errors) */
  324. /* disable Automatic Crossover */
  325. ctrl &= ~PHY_M_PC_MDIX_MSK;
  326. }
  327. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  328. /* special setup for PHY 88E1112 Fiber */
  329. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  330. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  331. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  333. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  334. ctrl &= ~PHY_M_MAC_MD_MSK;
  335. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  336. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  337. if (hw->pmd_type == 'P') {
  338. /* select page 1 to access Fiber registers */
  339. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  340. /* for SFP-module set SIGDET polarity to low */
  341. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  342. ctrl |= PHY_M_FIB_SIGD_POL;
  343. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  344. }
  345. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  346. }
  347. ctrl = PHY_CT_RESET;
  348. ct1000 = 0;
  349. adv = PHY_AN_CSMA;
  350. reg = 0;
  351. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  352. if (sky2_is_copper(hw)) {
  353. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  354. ct1000 |= PHY_M_1000C_AFD;
  355. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  356. ct1000 |= PHY_M_1000C_AHD;
  357. if (sky2->advertising & ADVERTISED_100baseT_Full)
  358. adv |= PHY_M_AN_100_FD;
  359. if (sky2->advertising & ADVERTISED_100baseT_Half)
  360. adv |= PHY_M_AN_100_HD;
  361. if (sky2->advertising & ADVERTISED_10baseT_Full)
  362. adv |= PHY_M_AN_10_FD;
  363. if (sky2->advertising & ADVERTISED_10baseT_Half)
  364. adv |= PHY_M_AN_10_HD;
  365. } else { /* special defines for FIBER (88E1040S only) */
  366. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  367. adv |= PHY_M_AN_1000X_AFD;
  368. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  369. adv |= PHY_M_AN_1000X_AHD;
  370. }
  371. /* Restart Auto-negotiation */
  372. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  373. } else {
  374. /* forced speed/duplex settings */
  375. ct1000 = PHY_M_1000C_MSE;
  376. /* Disable auto update for duplex flow control and duplex */
  377. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  378. switch (sky2->speed) {
  379. case SPEED_1000:
  380. ctrl |= PHY_CT_SP1000;
  381. reg |= GM_GPCR_SPEED_1000;
  382. break;
  383. case SPEED_100:
  384. ctrl |= PHY_CT_SP100;
  385. reg |= GM_GPCR_SPEED_100;
  386. break;
  387. }
  388. if (sky2->duplex == DUPLEX_FULL) {
  389. reg |= GM_GPCR_DUP_FULL;
  390. ctrl |= PHY_CT_DUP_MD;
  391. } else if (sky2->speed < SPEED_1000)
  392. sky2->flow_mode = FC_NONE;
  393. }
  394. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  395. if (sky2_is_copper(hw))
  396. adv |= copper_fc_adv[sky2->flow_mode];
  397. else
  398. adv |= fiber_fc_adv[sky2->flow_mode];
  399. } else {
  400. reg |= GM_GPCR_AU_FCT_DIS;
  401. reg |= gm_fc_disable[sky2->flow_mode];
  402. /* Forward pause packets to GMAC? */
  403. if (sky2->flow_mode & FC_RX)
  404. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  405. else
  406. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  407. }
  408. gma_write16(hw, port, GM_GP_CTRL, reg);
  409. if (hw->flags & SKY2_HW_GIGABIT)
  410. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  411. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  412. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  413. /* Setup Phy LED's */
  414. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  415. ledover = 0;
  416. switch (hw->chip_id) {
  417. case CHIP_ID_YUKON_FE:
  418. /* on 88E3082 these bits are at 11..9 (shifted left) */
  419. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  420. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  421. /* delete ACT LED control bits */
  422. ctrl &= ~PHY_M_FELP_LED1_MSK;
  423. /* change ACT LED control to blink mode */
  424. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  425. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  426. break;
  427. case CHIP_ID_YUKON_FE_P:
  428. /* Enable Link Partner Next Page */
  429. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  430. ctrl |= PHY_M_PC_ENA_LIP_NP;
  431. /* disable Energy Detect and enable scrambler */
  432. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  433. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  434. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  435. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  436. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  437. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  438. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  439. break;
  440. case CHIP_ID_YUKON_XL:
  441. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  442. /* select page 3 to access LED control register */
  443. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  444. /* set LED Function Control register */
  445. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  446. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  447. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  448. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  449. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  450. /* set Polarity Control register */
  451. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  452. (PHY_M_POLC_LS1_P_MIX(4) |
  453. PHY_M_POLC_IS0_P_MIX(4) |
  454. PHY_M_POLC_LOS_CTRL(2) |
  455. PHY_M_POLC_INIT_CTRL(2) |
  456. PHY_M_POLC_STA1_CTRL(2) |
  457. PHY_M_POLC_STA0_CTRL(2)));
  458. /* restore page register */
  459. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  460. break;
  461. case CHIP_ID_YUKON_EC_U:
  462. case CHIP_ID_YUKON_EX:
  463. case CHIP_ID_YUKON_SUPR:
  464. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  465. /* select page 3 to access LED control register */
  466. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  467. /* set LED Function Control register */
  468. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  469. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  470. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  471. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  472. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  473. /* set Blink Rate in LED Timer Control Register */
  474. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  475. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  476. /* restore page register */
  477. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  478. break;
  479. default:
  480. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  481. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  482. /* turn off the Rx LED (LED_RX) */
  483. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  484. }
  485. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  486. /* apply fixes in PHY AFE */
  487. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  488. /* increase differential signal amplitude in 10BASE-T */
  489. gm_phy_write(hw, port, 0x18, 0xaa99);
  490. gm_phy_write(hw, port, 0x17, 0x2011);
  491. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  492. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  493. gm_phy_write(hw, port, 0x18, 0xa204);
  494. gm_phy_write(hw, port, 0x17, 0x2002);
  495. }
  496. /* set page register to 0 */
  497. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  498. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  499. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  500. /* apply workaround for integrated resistors calibration */
  501. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  502. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  503. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  504. /* apply fixes in PHY AFE */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  506. /* apply RDAC termination workaround */
  507. gm_phy_write(hw, port, 24, 0x2800);
  508. gm_phy_write(hw, port, 23, 0x2001);
  509. /* set page register back to 0 */
  510. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  511. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  512. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  513. /* no effect on Yukon-XL */
  514. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  515. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  516. sky2->speed == SPEED_100) {
  517. /* turn on 100 Mbps LED (LED_LINK100) */
  518. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  519. }
  520. if (ledover)
  521. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  522. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  523. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  524. int i;
  525. /* This a phy register setup workaround copied from vendor driver. */
  526. static const struct {
  527. u16 reg, val;
  528. } eee_afe[] = {
  529. { 0x156, 0x58ce },
  530. { 0x153, 0x99eb },
  531. { 0x141, 0x8064 },
  532. /* { 0x155, 0x130b },*/
  533. { 0x000, 0x0000 },
  534. { 0x151, 0x8433 },
  535. { 0x14b, 0x8c44 },
  536. { 0x14c, 0x0f90 },
  537. { 0x14f, 0x39aa },
  538. /* { 0x154, 0x2f39 },*/
  539. { 0x14d, 0xba33 },
  540. { 0x144, 0x0048 },
  541. { 0x152, 0x2010 },
  542. /* { 0x158, 0x1223 },*/
  543. { 0x140, 0x4444 },
  544. { 0x154, 0x2f3b },
  545. { 0x158, 0xb203 },
  546. { 0x157, 0x2029 },
  547. };
  548. /* Start Workaround for OptimaEEE Rev.Z0 */
  549. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  550. gm_phy_write(hw, port, 1, 0x4099);
  551. gm_phy_write(hw, port, 3, 0x1120);
  552. gm_phy_write(hw, port, 11, 0x113c);
  553. gm_phy_write(hw, port, 14, 0x8100);
  554. gm_phy_write(hw, port, 15, 0x112a);
  555. gm_phy_write(hw, port, 17, 0x1008);
  556. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  557. gm_phy_write(hw, port, 1, 0x20b0);
  558. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  559. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  560. /* apply AFE settings */
  561. gm_phy_write(hw, port, 17, eee_afe[i].val);
  562. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  563. }
  564. /* End Workaround for OptimaEEE */
  565. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  566. /* Enable 10Base-Te (EEE) */
  567. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  568. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  569. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  570. reg | PHY_M_10B_TE_ENABLE);
  571. }
  572. }
  573. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  574. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  575. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  576. else
  577. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  578. }
  579. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  580. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  581. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  582. {
  583. u32 reg1;
  584. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  585. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  586. reg1 &= ~phy_power[port];
  587. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  588. reg1 |= coma_mode[port];
  589. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  590. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  591. sky2_pci_read32(hw, PCI_DEV_REG1);
  592. if (hw->chip_id == CHIP_ID_YUKON_FE)
  593. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  594. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  595. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  596. }
  597. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  598. {
  599. u32 reg1;
  600. u16 ctrl;
  601. /* release GPHY Control reset */
  602. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  603. /* release GMAC reset */
  604. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  605. if (hw->flags & SKY2_HW_NEWER_PHY) {
  606. /* select page 2 to access MAC control register */
  607. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  608. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  609. /* allow GMII Power Down */
  610. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  611. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  612. /* set page register back to 0 */
  613. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  614. }
  615. /* setup General Purpose Control Register */
  616. gma_write16(hw, port, GM_GP_CTRL,
  617. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  618. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  619. GM_GPCR_AU_SPD_DIS);
  620. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  621. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  622. /* select page 2 to access MAC control register */
  623. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  624. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  625. /* enable Power Down */
  626. ctrl |= PHY_M_PC_POW_D_ENA;
  627. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  628. /* set page register back to 0 */
  629. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  630. }
  631. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  632. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  633. }
  634. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  635. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  636. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  637. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  638. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  639. }
  640. /* configure IPG according to used link speed */
  641. static void sky2_set_ipg(struct sky2_port *sky2)
  642. {
  643. u16 reg;
  644. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  645. reg &= ~GM_SMOD_IPG_MSK;
  646. if (sky2->speed > SPEED_100)
  647. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  648. else
  649. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  650. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  651. }
  652. /* Enable Rx/Tx */
  653. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  654. {
  655. struct sky2_hw *hw = sky2->hw;
  656. unsigned port = sky2->port;
  657. u16 reg;
  658. reg = gma_read16(hw, port, GM_GP_CTRL);
  659. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  660. gma_write16(hw, port, GM_GP_CTRL, reg);
  661. }
  662. /* Force a renegotiation */
  663. static void sky2_phy_reinit(struct sky2_port *sky2)
  664. {
  665. spin_lock_bh(&sky2->phy_lock);
  666. sky2_phy_init(sky2->hw, sky2->port);
  667. sky2_enable_rx_tx(sky2);
  668. spin_unlock_bh(&sky2->phy_lock);
  669. }
  670. /* Put device in state to listen for Wake On Lan */
  671. static void sky2_wol_init(struct sky2_port *sky2)
  672. {
  673. struct sky2_hw *hw = sky2->hw;
  674. unsigned port = sky2->port;
  675. enum flow_control save_mode;
  676. u16 ctrl;
  677. /* Bring hardware out of reset */
  678. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  679. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  680. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  681. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  682. /* Force to 10/100
  683. * sky2_reset will re-enable on resume
  684. */
  685. save_mode = sky2->flow_mode;
  686. ctrl = sky2->advertising;
  687. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  688. sky2->flow_mode = FC_NONE;
  689. spin_lock_bh(&sky2->phy_lock);
  690. sky2_phy_power_up(hw, port);
  691. sky2_phy_init(hw, port);
  692. spin_unlock_bh(&sky2->phy_lock);
  693. sky2->flow_mode = save_mode;
  694. sky2->advertising = ctrl;
  695. /* Set GMAC to no flow control and auto update for speed/duplex */
  696. gma_write16(hw, port, GM_GP_CTRL,
  697. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  698. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  699. /* Set WOL address */
  700. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  701. sky2->netdev->dev_addr, ETH_ALEN);
  702. /* Turn on appropriate WOL control bits */
  703. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  704. ctrl = 0;
  705. if (sky2->wol & WAKE_PHY)
  706. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  707. else
  708. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  709. if (sky2->wol & WAKE_MAGIC)
  710. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  711. else
  712. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  713. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  714. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  715. /* Disable PiG firmware */
  716. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  717. /* block receiver */
  718. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  719. }
  720. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  721. {
  722. struct net_device *dev = hw->dev[port];
  723. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  724. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  725. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  726. /* Yukon-Extreme B0 and further Extreme devices */
  727. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  728. } else if (dev->mtu > ETH_DATA_LEN) {
  729. /* set Tx GMAC FIFO Almost Empty Threshold */
  730. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  731. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  732. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  733. } else
  734. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  735. }
  736. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  737. {
  738. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  739. u16 reg;
  740. u32 rx_reg;
  741. int i;
  742. const u8 *addr = hw->dev[port]->dev_addr;
  743. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  744. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  745. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  746. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  747. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  748. port == 1) {
  749. /* WA DEV_472 -- looks like crossed wires on port 2 */
  750. /* clear GMAC 1 Control reset */
  751. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  752. do {
  753. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  754. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  755. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  756. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  757. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  758. }
  759. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  760. /* Enable Transmit FIFO Underrun */
  761. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  762. spin_lock_bh(&sky2->phy_lock);
  763. sky2_phy_power_up(hw, port);
  764. sky2_phy_init(hw, port);
  765. spin_unlock_bh(&sky2->phy_lock);
  766. /* MIB clear */
  767. reg = gma_read16(hw, port, GM_PHY_ADDR);
  768. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  769. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  770. gma_read16(hw, port, i);
  771. gma_write16(hw, port, GM_PHY_ADDR, reg);
  772. /* transmit control */
  773. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  774. /* receive control reg: unicast + multicast + no FCS */
  775. gma_write16(hw, port, GM_RX_CTRL,
  776. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  777. /* transmit flow control */
  778. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  779. /* transmit parameter */
  780. gma_write16(hw, port, GM_TX_PARAM,
  781. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  782. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  783. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  784. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  785. /* serial mode register */
  786. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  787. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  788. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  789. reg |= GM_SMOD_JUMBO_ENA;
  790. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  791. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  792. reg |= GM_NEW_FLOW_CTRL;
  793. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  794. /* virtual address for data */
  795. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  796. /* physical address: used for pause frames */
  797. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  798. /* ignore counter overflows */
  799. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  800. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  801. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  802. /* Configure Rx MAC FIFO */
  803. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  804. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  805. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  806. hw->chip_id == CHIP_ID_YUKON_FE_P)
  807. rx_reg |= GMF_RX_OVER_ON;
  808. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  809. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  810. /* Hardware errata - clear flush mask */
  811. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  812. } else {
  813. /* Flush Rx MAC FIFO on any flow control or error */
  814. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  815. }
  816. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  817. reg = RX_GMF_FL_THR_DEF + 1;
  818. /* Another magic mystery workaround from sk98lin */
  819. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  820. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  821. reg = 0x178;
  822. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  823. /* Configure Tx MAC FIFO */
  824. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  825. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  826. /* On chips without ram buffer, pause is controlled by MAC level */
  827. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  828. /* Pause threshold is scaled by 8 in bytes */
  829. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  830. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  831. reg = 1568 / 8;
  832. else
  833. reg = 1024 / 8;
  834. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  835. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  836. sky2_set_tx_stfwd(hw, port);
  837. }
  838. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  839. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  840. /* disable dynamic watermark */
  841. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  842. reg &= ~TX_DYN_WM_ENA;
  843. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  844. }
  845. }
  846. /* Assign Ram Buffer allocation to queue */
  847. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  848. {
  849. u32 end;
  850. /* convert from K bytes to qwords used for hw register */
  851. start *= 1024/8;
  852. space *= 1024/8;
  853. end = start + space - 1;
  854. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  855. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  856. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  857. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  858. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  859. if (q == Q_R1 || q == Q_R2) {
  860. u32 tp = space - space/4;
  861. /* On receive queue's set the thresholds
  862. * give receiver priority when > 3/4 full
  863. * send pause when down to 2K
  864. */
  865. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  866. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  867. tp = space - 2048/8;
  868. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  869. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  870. } else {
  871. /* Enable store & forward on Tx queue's because
  872. * Tx FIFO is only 1K on Yukon
  873. */
  874. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  875. }
  876. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  877. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  878. }
  879. /* Setup Bus Memory Interface */
  880. static void sky2_qset(struct sky2_hw *hw, u16 q)
  881. {
  882. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  883. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  884. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  885. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  886. }
  887. /* Setup prefetch unit registers. This is the interface between
  888. * hardware and driver list elements
  889. */
  890. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  891. dma_addr_t addr, u32 last)
  892. {
  893. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  894. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  895. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  896. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  897. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  898. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  899. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  900. }
  901. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  902. {
  903. struct sky2_tx_le *le = sky2->tx_le + *slot;
  904. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  905. le->ctrl = 0;
  906. return le;
  907. }
  908. static void tx_init(struct sky2_port *sky2)
  909. {
  910. struct sky2_tx_le *le;
  911. sky2->tx_prod = sky2->tx_cons = 0;
  912. sky2->tx_tcpsum = 0;
  913. sky2->tx_last_mss = 0;
  914. le = get_tx_le(sky2, &sky2->tx_prod);
  915. le->addr = 0;
  916. le->opcode = OP_ADDR64 | HW_OWNER;
  917. sky2->tx_last_upper = 0;
  918. }
  919. /* Update chip's next pointer */
  920. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  921. {
  922. /* Make sure write' to descriptors are complete before we tell hardware */
  923. wmb();
  924. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  925. /* Synchronize I/O on since next processor may write to tail */
  926. mmiowb();
  927. }
  928. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  929. {
  930. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  931. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  932. le->ctrl = 0;
  933. return le;
  934. }
  935. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  936. {
  937. unsigned size;
  938. /* Space needed for frame data + headers rounded up */
  939. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  940. /* Stopping point for hardware truncation */
  941. return (size - 8) / sizeof(u32);
  942. }
  943. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  944. {
  945. struct rx_ring_info *re;
  946. unsigned size;
  947. /* Space needed for frame data + headers rounded up */
  948. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  949. sky2->rx_nfrags = size >> PAGE_SHIFT;
  950. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  951. /* Compute residue after pages */
  952. size -= sky2->rx_nfrags << PAGE_SHIFT;
  953. /* Optimize to handle small packets and headers */
  954. if (size < copybreak)
  955. size = copybreak;
  956. if (size < ETH_HLEN)
  957. size = ETH_HLEN;
  958. return size;
  959. }
  960. /* Build description to hardware for one receive segment */
  961. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  962. dma_addr_t map, unsigned len)
  963. {
  964. struct sky2_rx_le *le;
  965. if (sizeof(dma_addr_t) > sizeof(u32)) {
  966. le = sky2_next_rx(sky2);
  967. le->addr = cpu_to_le32(upper_32_bits(map));
  968. le->opcode = OP_ADDR64 | HW_OWNER;
  969. }
  970. le = sky2_next_rx(sky2);
  971. le->addr = cpu_to_le32(lower_32_bits(map));
  972. le->length = cpu_to_le16(len);
  973. le->opcode = op | HW_OWNER;
  974. }
  975. /* Build description to hardware for one possibly fragmented skb */
  976. static void sky2_rx_submit(struct sky2_port *sky2,
  977. const struct rx_ring_info *re)
  978. {
  979. int i;
  980. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  981. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  982. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  983. }
  984. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  985. unsigned size)
  986. {
  987. struct sk_buff *skb = re->skb;
  988. int i;
  989. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  990. if (pci_dma_mapping_error(pdev, re->data_addr))
  991. goto mapping_error;
  992. dma_unmap_len_set(re, data_size, size);
  993. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  994. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  995. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  996. frag->page_offset,
  997. frag->size,
  998. PCI_DMA_FROMDEVICE);
  999. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  1000. goto map_page_error;
  1001. }
  1002. return 0;
  1003. map_page_error:
  1004. while (--i >= 0) {
  1005. pci_unmap_page(pdev, re->frag_addr[i],
  1006. skb_shinfo(skb)->frags[i].size,
  1007. PCI_DMA_FROMDEVICE);
  1008. }
  1009. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1010. PCI_DMA_FROMDEVICE);
  1011. mapping_error:
  1012. if (net_ratelimit())
  1013. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1014. skb->dev->name);
  1015. return -EIO;
  1016. }
  1017. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1018. {
  1019. struct sk_buff *skb = re->skb;
  1020. int i;
  1021. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1022. PCI_DMA_FROMDEVICE);
  1023. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1024. pci_unmap_page(pdev, re->frag_addr[i],
  1025. skb_shinfo(skb)->frags[i].size,
  1026. PCI_DMA_FROMDEVICE);
  1027. }
  1028. /* Tell chip where to start receive checksum.
  1029. * Actually has two checksums, but set both same to avoid possible byte
  1030. * order problems.
  1031. */
  1032. static void rx_set_checksum(struct sky2_port *sky2)
  1033. {
  1034. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1035. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1036. le->ctrl = 0;
  1037. le->opcode = OP_TCPSTART | HW_OWNER;
  1038. sky2_write32(sky2->hw,
  1039. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1040. (sky2->netdev->features & NETIF_F_RXCSUM)
  1041. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1042. }
  1043. /* Enable/disable receive hash calculation (RSS) */
  1044. static void rx_set_rss(struct net_device *dev, u32 features)
  1045. {
  1046. struct sky2_port *sky2 = netdev_priv(dev);
  1047. struct sky2_hw *hw = sky2->hw;
  1048. int i, nkeys = 4;
  1049. /* Supports IPv6 and other modes */
  1050. if (hw->flags & SKY2_HW_NEW_LE) {
  1051. nkeys = 10;
  1052. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1053. }
  1054. /* Program RSS initial values */
  1055. if (features & NETIF_F_RXHASH) {
  1056. u32 key[nkeys];
  1057. get_random_bytes(key, nkeys * sizeof(u32));
  1058. for (i = 0; i < nkeys; i++)
  1059. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1060. key[i]);
  1061. /* Need to turn on (undocumented) flag to make hashing work */
  1062. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1063. RX_STFW_ENA);
  1064. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1065. BMU_ENA_RX_RSS_HASH);
  1066. } else
  1067. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1068. BMU_DIS_RX_RSS_HASH);
  1069. }
  1070. /*
  1071. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1072. * reach the end of packet and since we can't make sure that we have
  1073. * incoming data, we must reset the BMU while it is not doing a DMA
  1074. * transfer. Since it is possible that the RX path is still active,
  1075. * the RX RAM buffer will be stopped first, so any possible incoming
  1076. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1077. * BMU is polled until any DMA in progress is ended and only then it
  1078. * will be reset.
  1079. */
  1080. static void sky2_rx_stop(struct sky2_port *sky2)
  1081. {
  1082. struct sky2_hw *hw = sky2->hw;
  1083. unsigned rxq = rxqaddr[sky2->port];
  1084. int i;
  1085. /* disable the RAM Buffer receive queue */
  1086. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1087. for (i = 0; i < 0xffff; i++)
  1088. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1089. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1090. goto stopped;
  1091. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1092. stopped:
  1093. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1094. /* reset the Rx prefetch unit */
  1095. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1096. mmiowb();
  1097. }
  1098. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1099. static void sky2_rx_clean(struct sky2_port *sky2)
  1100. {
  1101. unsigned i;
  1102. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1103. for (i = 0; i < sky2->rx_pending; i++) {
  1104. struct rx_ring_info *re = sky2->rx_ring + i;
  1105. if (re->skb) {
  1106. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1107. kfree_skb(re->skb);
  1108. re->skb = NULL;
  1109. }
  1110. }
  1111. }
  1112. /* Basic MII support */
  1113. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1114. {
  1115. struct mii_ioctl_data *data = if_mii(ifr);
  1116. struct sky2_port *sky2 = netdev_priv(dev);
  1117. struct sky2_hw *hw = sky2->hw;
  1118. int err = -EOPNOTSUPP;
  1119. if (!netif_running(dev))
  1120. return -ENODEV; /* Phy still in reset */
  1121. switch (cmd) {
  1122. case SIOCGMIIPHY:
  1123. data->phy_id = PHY_ADDR_MARV;
  1124. /* fallthru */
  1125. case SIOCGMIIREG: {
  1126. u16 val = 0;
  1127. spin_lock_bh(&sky2->phy_lock);
  1128. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1129. spin_unlock_bh(&sky2->phy_lock);
  1130. data->val_out = val;
  1131. break;
  1132. }
  1133. case SIOCSMIIREG:
  1134. spin_lock_bh(&sky2->phy_lock);
  1135. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1136. data->val_in);
  1137. spin_unlock_bh(&sky2->phy_lock);
  1138. break;
  1139. }
  1140. return err;
  1141. }
  1142. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1143. static void sky2_vlan_mode(struct net_device *dev, u32 features)
  1144. {
  1145. struct sky2_port *sky2 = netdev_priv(dev);
  1146. struct sky2_hw *hw = sky2->hw;
  1147. u16 port = sky2->port;
  1148. if (features & NETIF_F_HW_VLAN_RX)
  1149. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1150. RX_VLAN_STRIP_ON);
  1151. else
  1152. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1153. RX_VLAN_STRIP_OFF);
  1154. if (features & NETIF_F_HW_VLAN_TX) {
  1155. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1156. TX_VLAN_TAG_ON);
  1157. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1158. } else {
  1159. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1160. TX_VLAN_TAG_OFF);
  1161. /* Can't do transmit offload of vlan without hw vlan */
  1162. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1163. }
  1164. }
  1165. /* Amount of required worst case padding in rx buffer */
  1166. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1167. {
  1168. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1169. }
  1170. /*
  1171. * Allocate an skb for receiving. If the MTU is large enough
  1172. * make the skb non-linear with a fragment list of pages.
  1173. */
  1174. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1175. {
  1176. struct sk_buff *skb;
  1177. int i;
  1178. skb = __netdev_alloc_skb(sky2->netdev,
  1179. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1180. gfp);
  1181. if (!skb)
  1182. goto nomem;
  1183. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1184. unsigned char *start;
  1185. /*
  1186. * Workaround for a bug in FIFO that cause hang
  1187. * if the FIFO if the receive buffer is not 64 byte aligned.
  1188. * The buffer returned from netdev_alloc_skb is
  1189. * aligned except if slab debugging is enabled.
  1190. */
  1191. start = PTR_ALIGN(skb->data, 8);
  1192. skb_reserve(skb, start - skb->data);
  1193. } else
  1194. skb_reserve(skb, NET_IP_ALIGN);
  1195. for (i = 0; i < sky2->rx_nfrags; i++) {
  1196. struct page *page = alloc_page(gfp);
  1197. if (!page)
  1198. goto free_partial;
  1199. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1200. }
  1201. return skb;
  1202. free_partial:
  1203. kfree_skb(skb);
  1204. nomem:
  1205. return NULL;
  1206. }
  1207. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1208. {
  1209. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1210. }
  1211. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1212. {
  1213. struct sky2_hw *hw = sky2->hw;
  1214. unsigned i;
  1215. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1216. /* Fill Rx ring */
  1217. for (i = 0; i < sky2->rx_pending; i++) {
  1218. struct rx_ring_info *re = sky2->rx_ring + i;
  1219. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1220. if (!re->skb)
  1221. return -ENOMEM;
  1222. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1223. dev_kfree_skb(re->skb);
  1224. re->skb = NULL;
  1225. return -ENOMEM;
  1226. }
  1227. }
  1228. return 0;
  1229. }
  1230. /*
  1231. * Setup receiver buffer pool.
  1232. * Normal case this ends up creating one list element for skb
  1233. * in the receive ring. Worst case if using large MTU and each
  1234. * allocation falls on a different 64 bit region, that results
  1235. * in 6 list elements per ring entry.
  1236. * One element is used for checksum enable/disable, and one
  1237. * extra to avoid wrap.
  1238. */
  1239. static void sky2_rx_start(struct sky2_port *sky2)
  1240. {
  1241. struct sky2_hw *hw = sky2->hw;
  1242. struct rx_ring_info *re;
  1243. unsigned rxq = rxqaddr[sky2->port];
  1244. unsigned i, thresh;
  1245. sky2->rx_put = sky2->rx_next = 0;
  1246. sky2_qset(hw, rxq);
  1247. /* On PCI express lowering the watermark gives better performance */
  1248. if (pci_is_pcie(hw->pdev))
  1249. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1250. /* These chips have no ram buffer?
  1251. * MAC Rx RAM Read is controlled by hardware */
  1252. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1253. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1254. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1255. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1256. if (!(hw->flags & SKY2_HW_NEW_LE))
  1257. rx_set_checksum(sky2);
  1258. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1259. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1260. /* submit Rx ring */
  1261. for (i = 0; i < sky2->rx_pending; i++) {
  1262. re = sky2->rx_ring + i;
  1263. sky2_rx_submit(sky2, re);
  1264. }
  1265. /*
  1266. * The receiver hangs if it receives frames larger than the
  1267. * packet buffer. As a workaround, truncate oversize frames, but
  1268. * the register is limited to 9 bits, so if you do frames > 2052
  1269. * you better get the MTU right!
  1270. */
  1271. thresh = sky2_get_rx_threshold(sky2);
  1272. if (thresh > 0x1ff)
  1273. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1274. else {
  1275. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1276. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1277. }
  1278. /* Tell chip about available buffers */
  1279. sky2_rx_update(sky2, rxq);
  1280. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1281. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1282. /*
  1283. * Disable flushing of non ASF packets;
  1284. * must be done after initializing the BMUs;
  1285. * drivers without ASF support should do this too, otherwise
  1286. * it may happen that they cannot run on ASF devices;
  1287. * remember that the MAC FIFO isn't reset during initialization.
  1288. */
  1289. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1290. }
  1291. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1292. /* Enable RX Home Address & Routing Header checksum fix */
  1293. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1294. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1295. /* Enable TX Home Address & Routing Header checksum fix */
  1296. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1297. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1298. }
  1299. }
  1300. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1301. {
  1302. struct sky2_hw *hw = sky2->hw;
  1303. /* must be power of 2 */
  1304. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1305. sky2->tx_ring_size *
  1306. sizeof(struct sky2_tx_le),
  1307. &sky2->tx_le_map);
  1308. if (!sky2->tx_le)
  1309. goto nomem;
  1310. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1311. GFP_KERNEL);
  1312. if (!sky2->tx_ring)
  1313. goto nomem;
  1314. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1315. &sky2->rx_le_map);
  1316. if (!sky2->rx_le)
  1317. goto nomem;
  1318. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1319. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1320. GFP_KERNEL);
  1321. if (!sky2->rx_ring)
  1322. goto nomem;
  1323. return sky2_alloc_rx_skbs(sky2);
  1324. nomem:
  1325. return -ENOMEM;
  1326. }
  1327. static void sky2_free_buffers(struct sky2_port *sky2)
  1328. {
  1329. struct sky2_hw *hw = sky2->hw;
  1330. sky2_rx_clean(sky2);
  1331. if (sky2->rx_le) {
  1332. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1333. sky2->rx_le, sky2->rx_le_map);
  1334. sky2->rx_le = NULL;
  1335. }
  1336. if (sky2->tx_le) {
  1337. pci_free_consistent(hw->pdev,
  1338. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1339. sky2->tx_le, sky2->tx_le_map);
  1340. sky2->tx_le = NULL;
  1341. }
  1342. kfree(sky2->tx_ring);
  1343. kfree(sky2->rx_ring);
  1344. sky2->tx_ring = NULL;
  1345. sky2->rx_ring = NULL;
  1346. }
  1347. static void sky2_hw_up(struct sky2_port *sky2)
  1348. {
  1349. struct sky2_hw *hw = sky2->hw;
  1350. unsigned port = sky2->port;
  1351. u32 ramsize;
  1352. int cap;
  1353. struct net_device *otherdev = hw->dev[sky2->port^1];
  1354. tx_init(sky2);
  1355. /*
  1356. * On dual port PCI-X card, there is an problem where status
  1357. * can be received out of order due to split transactions
  1358. */
  1359. if (otherdev && netif_running(otherdev) &&
  1360. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1361. u16 cmd;
  1362. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1363. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1364. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1365. }
  1366. sky2_mac_init(hw, port);
  1367. /* Register is number of 4K blocks on internal RAM buffer. */
  1368. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1369. if (ramsize > 0) {
  1370. u32 rxspace;
  1371. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1372. if (ramsize < 16)
  1373. rxspace = ramsize / 2;
  1374. else
  1375. rxspace = 8 + (2*(ramsize - 16))/3;
  1376. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1377. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1378. /* Make sure SyncQ is disabled */
  1379. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1380. RB_RST_SET);
  1381. }
  1382. sky2_qset(hw, txqaddr[port]);
  1383. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1384. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1385. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1386. /* Set almost empty threshold */
  1387. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1388. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1389. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1390. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1391. sky2->tx_ring_size - 1);
  1392. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1393. netdev_update_features(sky2->netdev);
  1394. sky2_rx_start(sky2);
  1395. }
  1396. /* Bring up network interface. */
  1397. static int sky2_up(struct net_device *dev)
  1398. {
  1399. struct sky2_port *sky2 = netdev_priv(dev);
  1400. struct sky2_hw *hw = sky2->hw;
  1401. unsigned port = sky2->port;
  1402. u32 imask;
  1403. int err;
  1404. netif_carrier_off(dev);
  1405. err = sky2_alloc_buffers(sky2);
  1406. if (err)
  1407. goto err_out;
  1408. sky2_hw_up(sky2);
  1409. /* Enable interrupts from phy/mac for port */
  1410. imask = sky2_read32(hw, B0_IMSK);
  1411. imask |= portirq_msk[port];
  1412. sky2_write32(hw, B0_IMSK, imask);
  1413. sky2_read32(hw, B0_IMSK);
  1414. netif_info(sky2, ifup, dev, "enabling interface\n");
  1415. return 0;
  1416. err_out:
  1417. sky2_free_buffers(sky2);
  1418. return err;
  1419. }
  1420. /* Modular subtraction in ring */
  1421. static inline int tx_inuse(const struct sky2_port *sky2)
  1422. {
  1423. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1424. }
  1425. /* Number of list elements available for next tx */
  1426. static inline int tx_avail(const struct sky2_port *sky2)
  1427. {
  1428. return sky2->tx_pending - tx_inuse(sky2);
  1429. }
  1430. /* Estimate of number of transmit list elements required */
  1431. static unsigned tx_le_req(const struct sk_buff *skb)
  1432. {
  1433. unsigned count;
  1434. count = (skb_shinfo(skb)->nr_frags + 1)
  1435. * (sizeof(dma_addr_t) / sizeof(u32));
  1436. if (skb_is_gso(skb))
  1437. ++count;
  1438. else if (sizeof(dma_addr_t) == sizeof(u32))
  1439. ++count; /* possible vlan */
  1440. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1441. ++count;
  1442. return count;
  1443. }
  1444. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1445. {
  1446. if (re->flags & TX_MAP_SINGLE)
  1447. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1448. dma_unmap_len(re, maplen),
  1449. PCI_DMA_TODEVICE);
  1450. else if (re->flags & TX_MAP_PAGE)
  1451. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1452. dma_unmap_len(re, maplen),
  1453. PCI_DMA_TODEVICE);
  1454. re->flags = 0;
  1455. }
  1456. /*
  1457. * Put one packet in ring for transmit.
  1458. * A single packet can generate multiple list elements, and
  1459. * the number of ring elements will probably be less than the number
  1460. * of list elements used.
  1461. */
  1462. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1463. struct net_device *dev)
  1464. {
  1465. struct sky2_port *sky2 = netdev_priv(dev);
  1466. struct sky2_hw *hw = sky2->hw;
  1467. struct sky2_tx_le *le = NULL;
  1468. struct tx_ring_info *re;
  1469. unsigned i, len;
  1470. dma_addr_t mapping;
  1471. u32 upper;
  1472. u16 slot;
  1473. u16 mss;
  1474. u8 ctrl;
  1475. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1476. return NETDEV_TX_BUSY;
  1477. len = skb_headlen(skb);
  1478. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1479. if (pci_dma_mapping_error(hw->pdev, mapping))
  1480. goto mapping_error;
  1481. slot = sky2->tx_prod;
  1482. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1483. "tx queued, slot %u, len %d\n", slot, skb->len);
  1484. /* Send high bits if needed */
  1485. upper = upper_32_bits(mapping);
  1486. if (upper != sky2->tx_last_upper) {
  1487. le = get_tx_le(sky2, &slot);
  1488. le->addr = cpu_to_le32(upper);
  1489. sky2->tx_last_upper = upper;
  1490. le->opcode = OP_ADDR64 | HW_OWNER;
  1491. }
  1492. /* Check for TCP Segmentation Offload */
  1493. mss = skb_shinfo(skb)->gso_size;
  1494. if (mss != 0) {
  1495. if (!(hw->flags & SKY2_HW_NEW_LE))
  1496. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1497. if (mss != sky2->tx_last_mss) {
  1498. le = get_tx_le(sky2, &slot);
  1499. le->addr = cpu_to_le32(mss);
  1500. if (hw->flags & SKY2_HW_NEW_LE)
  1501. le->opcode = OP_MSS | HW_OWNER;
  1502. else
  1503. le->opcode = OP_LRGLEN | HW_OWNER;
  1504. sky2->tx_last_mss = mss;
  1505. }
  1506. }
  1507. ctrl = 0;
  1508. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1509. if (vlan_tx_tag_present(skb)) {
  1510. if (!le) {
  1511. le = get_tx_le(sky2, &slot);
  1512. le->addr = 0;
  1513. le->opcode = OP_VLAN|HW_OWNER;
  1514. } else
  1515. le->opcode |= OP_VLAN;
  1516. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1517. ctrl |= INS_VLAN;
  1518. }
  1519. /* Handle TCP checksum offload */
  1520. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1521. /* On Yukon EX (some versions) encoding change. */
  1522. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1523. ctrl |= CALSUM; /* auto checksum */
  1524. else {
  1525. const unsigned offset = skb_transport_offset(skb);
  1526. u32 tcpsum;
  1527. tcpsum = offset << 16; /* sum start */
  1528. tcpsum |= offset + skb->csum_offset; /* sum write */
  1529. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1530. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1531. ctrl |= UDPTCP;
  1532. if (tcpsum != sky2->tx_tcpsum) {
  1533. sky2->tx_tcpsum = tcpsum;
  1534. le = get_tx_le(sky2, &slot);
  1535. le->addr = cpu_to_le32(tcpsum);
  1536. le->length = 0; /* initial checksum value */
  1537. le->ctrl = 1; /* one packet */
  1538. le->opcode = OP_TCPLISW | HW_OWNER;
  1539. }
  1540. }
  1541. }
  1542. re = sky2->tx_ring + slot;
  1543. re->flags = TX_MAP_SINGLE;
  1544. dma_unmap_addr_set(re, mapaddr, mapping);
  1545. dma_unmap_len_set(re, maplen, len);
  1546. le = get_tx_le(sky2, &slot);
  1547. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1548. le->length = cpu_to_le16(len);
  1549. le->ctrl = ctrl;
  1550. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1551. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1552. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1553. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1554. frag->size, PCI_DMA_TODEVICE);
  1555. if (pci_dma_mapping_error(hw->pdev, mapping))
  1556. goto mapping_unwind;
  1557. upper = upper_32_bits(mapping);
  1558. if (upper != sky2->tx_last_upper) {
  1559. le = get_tx_le(sky2, &slot);
  1560. le->addr = cpu_to_le32(upper);
  1561. sky2->tx_last_upper = upper;
  1562. le->opcode = OP_ADDR64 | HW_OWNER;
  1563. }
  1564. re = sky2->tx_ring + slot;
  1565. re->flags = TX_MAP_PAGE;
  1566. dma_unmap_addr_set(re, mapaddr, mapping);
  1567. dma_unmap_len_set(re, maplen, frag->size);
  1568. le = get_tx_le(sky2, &slot);
  1569. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1570. le->length = cpu_to_le16(frag->size);
  1571. le->ctrl = ctrl;
  1572. le->opcode = OP_BUFFER | HW_OWNER;
  1573. }
  1574. re->skb = skb;
  1575. le->ctrl |= EOP;
  1576. sky2->tx_prod = slot;
  1577. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1578. netif_stop_queue(dev);
  1579. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1580. return NETDEV_TX_OK;
  1581. mapping_unwind:
  1582. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1583. re = sky2->tx_ring + i;
  1584. sky2_tx_unmap(hw->pdev, re);
  1585. }
  1586. mapping_error:
  1587. if (net_ratelimit())
  1588. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1589. dev_kfree_skb(skb);
  1590. return NETDEV_TX_OK;
  1591. }
  1592. /*
  1593. * Free ring elements from starting at tx_cons until "done"
  1594. *
  1595. * NB:
  1596. * 1. The hardware will tell us about partial completion of multi-part
  1597. * buffers so make sure not to free skb to early.
  1598. * 2. This may run in parallel start_xmit because the it only
  1599. * looks at the tail of the queue of FIFO (tx_cons), not
  1600. * the head (tx_prod)
  1601. */
  1602. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1603. {
  1604. struct net_device *dev = sky2->netdev;
  1605. unsigned idx;
  1606. BUG_ON(done >= sky2->tx_ring_size);
  1607. for (idx = sky2->tx_cons; idx != done;
  1608. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1609. struct tx_ring_info *re = sky2->tx_ring + idx;
  1610. struct sk_buff *skb = re->skb;
  1611. sky2_tx_unmap(sky2->hw->pdev, re);
  1612. if (skb) {
  1613. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1614. "tx done %u\n", idx);
  1615. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1616. ++sky2->tx_stats.packets;
  1617. sky2->tx_stats.bytes += skb->len;
  1618. u64_stats_update_end(&sky2->tx_stats.syncp);
  1619. re->skb = NULL;
  1620. dev_kfree_skb_any(skb);
  1621. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1622. }
  1623. }
  1624. sky2->tx_cons = idx;
  1625. smp_mb();
  1626. }
  1627. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1628. {
  1629. /* Disable Force Sync bit and Enable Alloc bit */
  1630. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1631. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1632. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1633. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1634. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1635. /* Reset the PCI FIFO of the async Tx queue */
  1636. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1637. BMU_RST_SET | BMU_FIFO_RST);
  1638. /* Reset the Tx prefetch units */
  1639. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1640. PREF_UNIT_RST_SET);
  1641. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1642. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1643. }
  1644. static void sky2_hw_down(struct sky2_port *sky2)
  1645. {
  1646. struct sky2_hw *hw = sky2->hw;
  1647. unsigned port = sky2->port;
  1648. u16 ctrl;
  1649. /* Force flow control off */
  1650. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1651. /* Stop transmitter */
  1652. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1653. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1654. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1655. RB_RST_SET | RB_DIS_OP_MD);
  1656. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1657. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1658. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1659. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1660. /* Workaround shared GMAC reset */
  1661. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1662. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1663. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1664. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1665. /* Force any delayed status interrrupt and NAPI */
  1666. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1667. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1668. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1669. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1670. sky2_rx_stop(sky2);
  1671. spin_lock_bh(&sky2->phy_lock);
  1672. sky2_phy_power_down(hw, port);
  1673. spin_unlock_bh(&sky2->phy_lock);
  1674. sky2_tx_reset(hw, port);
  1675. /* Free any pending frames stuck in HW queue */
  1676. sky2_tx_complete(sky2, sky2->tx_prod);
  1677. }
  1678. /* Network shutdown */
  1679. static int sky2_down(struct net_device *dev)
  1680. {
  1681. struct sky2_port *sky2 = netdev_priv(dev);
  1682. struct sky2_hw *hw = sky2->hw;
  1683. /* Never really got started! */
  1684. if (!sky2->tx_le)
  1685. return 0;
  1686. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1687. /* Disable port IRQ */
  1688. sky2_write32(hw, B0_IMSK,
  1689. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1690. sky2_read32(hw, B0_IMSK);
  1691. synchronize_irq(hw->pdev->irq);
  1692. napi_synchronize(&hw->napi);
  1693. sky2_hw_down(sky2);
  1694. sky2_free_buffers(sky2);
  1695. return 0;
  1696. }
  1697. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1698. {
  1699. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1700. return SPEED_1000;
  1701. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1702. if (aux & PHY_M_PS_SPEED_100)
  1703. return SPEED_100;
  1704. else
  1705. return SPEED_10;
  1706. }
  1707. switch (aux & PHY_M_PS_SPEED_MSK) {
  1708. case PHY_M_PS_SPEED_1000:
  1709. return SPEED_1000;
  1710. case PHY_M_PS_SPEED_100:
  1711. return SPEED_100;
  1712. default:
  1713. return SPEED_10;
  1714. }
  1715. }
  1716. static void sky2_link_up(struct sky2_port *sky2)
  1717. {
  1718. struct sky2_hw *hw = sky2->hw;
  1719. unsigned port = sky2->port;
  1720. static const char *fc_name[] = {
  1721. [FC_NONE] = "none",
  1722. [FC_TX] = "tx",
  1723. [FC_RX] = "rx",
  1724. [FC_BOTH] = "both",
  1725. };
  1726. sky2_set_ipg(sky2);
  1727. sky2_enable_rx_tx(sky2);
  1728. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1729. netif_carrier_on(sky2->netdev);
  1730. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1731. /* Turn on link LED */
  1732. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1733. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1734. netif_info(sky2, link, sky2->netdev,
  1735. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1736. sky2->speed,
  1737. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1738. fc_name[sky2->flow_status]);
  1739. }
  1740. static void sky2_link_down(struct sky2_port *sky2)
  1741. {
  1742. struct sky2_hw *hw = sky2->hw;
  1743. unsigned port = sky2->port;
  1744. u16 reg;
  1745. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1746. reg = gma_read16(hw, port, GM_GP_CTRL);
  1747. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1748. gma_write16(hw, port, GM_GP_CTRL, reg);
  1749. netif_carrier_off(sky2->netdev);
  1750. /* Turn off link LED */
  1751. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1752. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1753. sky2_phy_init(hw, port);
  1754. }
  1755. static enum flow_control sky2_flow(int rx, int tx)
  1756. {
  1757. if (rx)
  1758. return tx ? FC_BOTH : FC_RX;
  1759. else
  1760. return tx ? FC_TX : FC_NONE;
  1761. }
  1762. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1763. {
  1764. struct sky2_hw *hw = sky2->hw;
  1765. unsigned port = sky2->port;
  1766. u16 advert, lpa;
  1767. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1768. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1769. if (lpa & PHY_M_AN_RF) {
  1770. netdev_err(sky2->netdev, "remote fault\n");
  1771. return -1;
  1772. }
  1773. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1774. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1775. return -1;
  1776. }
  1777. sky2->speed = sky2_phy_speed(hw, aux);
  1778. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1779. /* Since the pause result bits seem to in different positions on
  1780. * different chips. look at registers.
  1781. */
  1782. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1783. /* Shift for bits in fiber PHY */
  1784. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1785. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1786. if (advert & ADVERTISE_1000XPAUSE)
  1787. advert |= ADVERTISE_PAUSE_CAP;
  1788. if (advert & ADVERTISE_1000XPSE_ASYM)
  1789. advert |= ADVERTISE_PAUSE_ASYM;
  1790. if (lpa & LPA_1000XPAUSE)
  1791. lpa |= LPA_PAUSE_CAP;
  1792. if (lpa & LPA_1000XPAUSE_ASYM)
  1793. lpa |= LPA_PAUSE_ASYM;
  1794. }
  1795. sky2->flow_status = FC_NONE;
  1796. if (advert & ADVERTISE_PAUSE_CAP) {
  1797. if (lpa & LPA_PAUSE_CAP)
  1798. sky2->flow_status = FC_BOTH;
  1799. else if (advert & ADVERTISE_PAUSE_ASYM)
  1800. sky2->flow_status = FC_RX;
  1801. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1802. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1803. sky2->flow_status = FC_TX;
  1804. }
  1805. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1806. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1807. sky2->flow_status = FC_NONE;
  1808. if (sky2->flow_status & FC_TX)
  1809. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1810. else
  1811. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1812. return 0;
  1813. }
  1814. /* Interrupt from PHY */
  1815. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1816. {
  1817. struct net_device *dev = hw->dev[port];
  1818. struct sky2_port *sky2 = netdev_priv(dev);
  1819. u16 istatus, phystat;
  1820. if (!netif_running(dev))
  1821. return;
  1822. spin_lock(&sky2->phy_lock);
  1823. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1824. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1825. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1826. istatus, phystat);
  1827. if (istatus & PHY_M_IS_AN_COMPL) {
  1828. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1829. !netif_carrier_ok(dev))
  1830. sky2_link_up(sky2);
  1831. goto out;
  1832. }
  1833. if (istatus & PHY_M_IS_LSP_CHANGE)
  1834. sky2->speed = sky2_phy_speed(hw, phystat);
  1835. if (istatus & PHY_M_IS_DUP_CHANGE)
  1836. sky2->duplex =
  1837. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1838. if (istatus & PHY_M_IS_LST_CHANGE) {
  1839. if (phystat & PHY_M_PS_LINK_UP)
  1840. sky2_link_up(sky2);
  1841. else
  1842. sky2_link_down(sky2);
  1843. }
  1844. out:
  1845. spin_unlock(&sky2->phy_lock);
  1846. }
  1847. /* Special quick link interrupt (Yukon-2 Optima only) */
  1848. static void sky2_qlink_intr(struct sky2_hw *hw)
  1849. {
  1850. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1851. u32 imask;
  1852. u16 phy;
  1853. /* disable irq */
  1854. imask = sky2_read32(hw, B0_IMSK);
  1855. imask &= ~Y2_IS_PHY_QLNK;
  1856. sky2_write32(hw, B0_IMSK, imask);
  1857. /* reset PHY Link Detect */
  1858. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1859. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1860. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1861. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1862. sky2_link_up(sky2);
  1863. }
  1864. /* Transmit timeout is only called if we are running, carrier is up
  1865. * and tx queue is full (stopped).
  1866. */
  1867. static void sky2_tx_timeout(struct net_device *dev)
  1868. {
  1869. struct sky2_port *sky2 = netdev_priv(dev);
  1870. struct sky2_hw *hw = sky2->hw;
  1871. netif_err(sky2, timer, dev, "tx timeout\n");
  1872. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1873. sky2->tx_cons, sky2->tx_prod,
  1874. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1875. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1876. /* can't restart safely under softirq */
  1877. schedule_work(&hw->restart_work);
  1878. }
  1879. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1880. {
  1881. struct sky2_port *sky2 = netdev_priv(dev);
  1882. struct sky2_hw *hw = sky2->hw;
  1883. unsigned port = sky2->port;
  1884. int err;
  1885. u16 ctl, mode;
  1886. u32 imask;
  1887. /* MTU size outside the spec */
  1888. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1889. return -EINVAL;
  1890. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1891. if (new_mtu > ETH_DATA_LEN &&
  1892. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1893. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1894. return -EINVAL;
  1895. if (!netif_running(dev)) {
  1896. dev->mtu = new_mtu;
  1897. netdev_update_features(dev);
  1898. return 0;
  1899. }
  1900. imask = sky2_read32(hw, B0_IMSK);
  1901. sky2_write32(hw, B0_IMSK, 0);
  1902. dev->trans_start = jiffies; /* prevent tx timeout */
  1903. napi_disable(&hw->napi);
  1904. netif_tx_disable(dev);
  1905. synchronize_irq(hw->pdev->irq);
  1906. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1907. sky2_set_tx_stfwd(hw, port);
  1908. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1909. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1910. sky2_rx_stop(sky2);
  1911. sky2_rx_clean(sky2);
  1912. dev->mtu = new_mtu;
  1913. netdev_update_features(dev);
  1914. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1915. if (sky2->speed > SPEED_100)
  1916. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1917. else
  1918. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1919. if (dev->mtu > ETH_DATA_LEN)
  1920. mode |= GM_SMOD_JUMBO_ENA;
  1921. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1922. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1923. err = sky2_alloc_rx_skbs(sky2);
  1924. if (!err)
  1925. sky2_rx_start(sky2);
  1926. else
  1927. sky2_rx_clean(sky2);
  1928. sky2_write32(hw, B0_IMSK, imask);
  1929. sky2_read32(hw, B0_Y2_SP_LISR);
  1930. napi_enable(&hw->napi);
  1931. if (err)
  1932. dev_close(dev);
  1933. else {
  1934. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1935. netif_wake_queue(dev);
  1936. }
  1937. return err;
  1938. }
  1939. /* For small just reuse existing skb for next receive */
  1940. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1941. const struct rx_ring_info *re,
  1942. unsigned length)
  1943. {
  1944. struct sk_buff *skb;
  1945. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1946. if (likely(skb)) {
  1947. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1948. length, PCI_DMA_FROMDEVICE);
  1949. skb_copy_from_linear_data(re->skb, skb->data, length);
  1950. skb->ip_summed = re->skb->ip_summed;
  1951. skb->csum = re->skb->csum;
  1952. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1953. length, PCI_DMA_FROMDEVICE);
  1954. re->skb->ip_summed = CHECKSUM_NONE;
  1955. skb_put(skb, length);
  1956. }
  1957. return skb;
  1958. }
  1959. /* Adjust length of skb with fragments to match received data */
  1960. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1961. unsigned int length)
  1962. {
  1963. int i, num_frags;
  1964. unsigned int size;
  1965. /* put header into skb */
  1966. size = min(length, hdr_space);
  1967. skb->tail += size;
  1968. skb->len += size;
  1969. length -= size;
  1970. num_frags = skb_shinfo(skb)->nr_frags;
  1971. for (i = 0; i < num_frags; i++) {
  1972. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1973. if (length == 0) {
  1974. /* don't need this page */
  1975. __free_page(frag->page);
  1976. --skb_shinfo(skb)->nr_frags;
  1977. } else {
  1978. size = min(length, (unsigned) PAGE_SIZE);
  1979. frag->size = size;
  1980. skb->data_len += size;
  1981. skb->truesize += size;
  1982. skb->len += size;
  1983. length -= size;
  1984. }
  1985. }
  1986. }
  1987. /* Normal packet - take skb from ring element and put in a new one */
  1988. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1989. struct rx_ring_info *re,
  1990. unsigned int length)
  1991. {
  1992. struct sk_buff *skb;
  1993. struct rx_ring_info nre;
  1994. unsigned hdr_space = sky2->rx_data_size;
  1995. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  1996. if (unlikely(!nre.skb))
  1997. goto nobuf;
  1998. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1999. goto nomap;
  2000. skb = re->skb;
  2001. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2002. prefetch(skb->data);
  2003. *re = nre;
  2004. if (skb_shinfo(skb)->nr_frags)
  2005. skb_put_frags(skb, hdr_space, length);
  2006. else
  2007. skb_put(skb, length);
  2008. return skb;
  2009. nomap:
  2010. dev_kfree_skb(nre.skb);
  2011. nobuf:
  2012. return NULL;
  2013. }
  2014. /*
  2015. * Receive one packet.
  2016. * For larger packets, get new buffer.
  2017. */
  2018. static struct sk_buff *sky2_receive(struct net_device *dev,
  2019. u16 length, u32 status)
  2020. {
  2021. struct sky2_port *sky2 = netdev_priv(dev);
  2022. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2023. struct sk_buff *skb = NULL;
  2024. u16 count = (status & GMR_FS_LEN) >> 16;
  2025. if (status & GMR_FS_VLAN)
  2026. count -= VLAN_HLEN; /* Account for vlan tag */
  2027. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2028. "rx slot %u status 0x%x len %d\n",
  2029. sky2->rx_next, status, length);
  2030. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2031. prefetch(sky2->rx_ring + sky2->rx_next);
  2032. /* This chip has hardware problems that generates bogus status.
  2033. * So do only marginal checking and expect higher level protocols
  2034. * to handle crap frames.
  2035. */
  2036. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2037. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2038. length != count)
  2039. goto okay;
  2040. if (status & GMR_FS_ANY_ERR)
  2041. goto error;
  2042. if (!(status & GMR_FS_RX_OK))
  2043. goto resubmit;
  2044. /* if length reported by DMA does not match PHY, packet was truncated */
  2045. if (length != count)
  2046. goto error;
  2047. okay:
  2048. if (length < copybreak)
  2049. skb = receive_copy(sky2, re, length);
  2050. else
  2051. skb = receive_new(sky2, re, length);
  2052. dev->stats.rx_dropped += (skb == NULL);
  2053. resubmit:
  2054. sky2_rx_submit(sky2, re);
  2055. return skb;
  2056. error:
  2057. ++dev->stats.rx_errors;
  2058. if (net_ratelimit())
  2059. netif_info(sky2, rx_err, dev,
  2060. "rx error, status 0x%x length %d\n", status, length);
  2061. goto resubmit;
  2062. }
  2063. /* Transmit complete */
  2064. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2065. {
  2066. struct sky2_port *sky2 = netdev_priv(dev);
  2067. if (netif_running(dev)) {
  2068. sky2_tx_complete(sky2, last);
  2069. /* Wake unless it's detached, and called e.g. from sky2_down() */
  2070. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2071. netif_wake_queue(dev);
  2072. }
  2073. }
  2074. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2075. u32 status, struct sk_buff *skb)
  2076. {
  2077. if (status & GMR_FS_VLAN)
  2078. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2079. if (skb->ip_summed == CHECKSUM_NONE)
  2080. netif_receive_skb(skb);
  2081. else
  2082. napi_gro_receive(&sky2->hw->napi, skb);
  2083. }
  2084. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2085. unsigned packets, unsigned bytes)
  2086. {
  2087. struct net_device *dev = hw->dev[port];
  2088. struct sky2_port *sky2 = netdev_priv(dev);
  2089. if (packets == 0)
  2090. return;
  2091. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2092. sky2->rx_stats.packets += packets;
  2093. sky2->rx_stats.bytes += bytes;
  2094. u64_stats_update_end(&sky2->rx_stats.syncp);
  2095. dev->last_rx = jiffies;
  2096. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2097. }
  2098. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2099. {
  2100. /* If this happens then driver assuming wrong format for chip type */
  2101. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2102. /* Both checksum counters are programmed to start at
  2103. * the same offset, so unless there is a problem they
  2104. * should match. This failure is an early indication that
  2105. * hardware receive checksumming won't work.
  2106. */
  2107. if (likely((u16)(status >> 16) == (u16)status)) {
  2108. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2109. skb->ip_summed = CHECKSUM_COMPLETE;
  2110. skb->csum = le16_to_cpu(status);
  2111. } else {
  2112. dev_notice(&sky2->hw->pdev->dev,
  2113. "%s: receive checksum problem (status = %#x)\n",
  2114. sky2->netdev->name, status);
  2115. /* Disable checksum offload
  2116. * It will be reenabled on next ndo_set_features, but if it's
  2117. * really broken, will get disabled again
  2118. */
  2119. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2120. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2121. BMU_DIS_RX_CHKSUM);
  2122. }
  2123. }
  2124. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2125. {
  2126. struct sk_buff *skb;
  2127. skb = sky2->rx_ring[sky2->rx_next].skb;
  2128. skb->rxhash = le32_to_cpu(status);
  2129. }
  2130. /* Process status response ring */
  2131. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2132. {
  2133. int work_done = 0;
  2134. unsigned int total_bytes[2] = { 0 };
  2135. unsigned int total_packets[2] = { 0 };
  2136. rmb();
  2137. do {
  2138. struct sky2_port *sky2;
  2139. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2140. unsigned port;
  2141. struct net_device *dev;
  2142. struct sk_buff *skb;
  2143. u32 status;
  2144. u16 length;
  2145. u8 opcode = le->opcode;
  2146. if (!(opcode & HW_OWNER))
  2147. break;
  2148. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2149. port = le->css & CSS_LINK_BIT;
  2150. dev = hw->dev[port];
  2151. sky2 = netdev_priv(dev);
  2152. length = le16_to_cpu(le->length);
  2153. status = le32_to_cpu(le->status);
  2154. le->opcode = 0;
  2155. switch (opcode & ~HW_OWNER) {
  2156. case OP_RXSTAT:
  2157. total_packets[port]++;
  2158. total_bytes[port] += length;
  2159. skb = sky2_receive(dev, length, status);
  2160. if (!skb)
  2161. break;
  2162. /* This chip reports checksum status differently */
  2163. if (hw->flags & SKY2_HW_NEW_LE) {
  2164. if ((dev->features & NETIF_F_RXCSUM) &&
  2165. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2166. (le->css & CSS_TCPUDPCSOK))
  2167. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2168. else
  2169. skb->ip_summed = CHECKSUM_NONE;
  2170. }
  2171. skb->protocol = eth_type_trans(skb, dev);
  2172. sky2_skb_rx(sky2, status, skb);
  2173. /* Stop after net poll weight */
  2174. if (++work_done >= to_do)
  2175. goto exit_loop;
  2176. break;
  2177. case OP_RXVLAN:
  2178. sky2->rx_tag = length;
  2179. break;
  2180. case OP_RXCHKSVLAN:
  2181. sky2->rx_tag = length;
  2182. /* fall through */
  2183. case OP_RXCHKS:
  2184. if (likely(dev->features & NETIF_F_RXCSUM))
  2185. sky2_rx_checksum(sky2, status);
  2186. break;
  2187. case OP_RSS_HASH:
  2188. sky2_rx_hash(sky2, status);
  2189. break;
  2190. case OP_TXINDEXLE:
  2191. /* TX index reports status for both ports */
  2192. sky2_tx_done(hw->dev[0], status & 0xfff);
  2193. if (hw->dev[1])
  2194. sky2_tx_done(hw->dev[1],
  2195. ((status >> 24) & 0xff)
  2196. | (u16)(length & 0xf) << 8);
  2197. break;
  2198. default:
  2199. if (net_ratelimit())
  2200. pr_warning("unknown status opcode 0x%x\n", opcode);
  2201. }
  2202. } while (hw->st_idx != idx);
  2203. /* Fully processed status ring so clear irq */
  2204. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2205. exit_loop:
  2206. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2207. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2208. return work_done;
  2209. }
  2210. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2211. {
  2212. struct net_device *dev = hw->dev[port];
  2213. if (net_ratelimit())
  2214. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2215. if (status & Y2_IS_PAR_RD1) {
  2216. if (net_ratelimit())
  2217. netdev_err(dev, "ram data read parity error\n");
  2218. /* Clear IRQ */
  2219. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2220. }
  2221. if (status & Y2_IS_PAR_WR1) {
  2222. if (net_ratelimit())
  2223. netdev_err(dev, "ram data write parity error\n");
  2224. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2225. }
  2226. if (status & Y2_IS_PAR_MAC1) {
  2227. if (net_ratelimit())
  2228. netdev_err(dev, "MAC parity error\n");
  2229. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2230. }
  2231. if (status & Y2_IS_PAR_RX1) {
  2232. if (net_ratelimit())
  2233. netdev_err(dev, "RX parity error\n");
  2234. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2235. }
  2236. if (status & Y2_IS_TCP_TXA1) {
  2237. if (net_ratelimit())
  2238. netdev_err(dev, "TCP segmentation error\n");
  2239. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2240. }
  2241. }
  2242. static void sky2_hw_intr(struct sky2_hw *hw)
  2243. {
  2244. struct pci_dev *pdev = hw->pdev;
  2245. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2246. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2247. status &= hwmsk;
  2248. if (status & Y2_IS_TIST_OV)
  2249. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2250. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2251. u16 pci_err;
  2252. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2253. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2254. if (net_ratelimit())
  2255. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2256. pci_err);
  2257. sky2_pci_write16(hw, PCI_STATUS,
  2258. pci_err | PCI_STATUS_ERROR_BITS);
  2259. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2260. }
  2261. if (status & Y2_IS_PCI_EXP) {
  2262. /* PCI-Express uncorrectable Error occurred */
  2263. u32 err;
  2264. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2265. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2266. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2267. 0xfffffffful);
  2268. if (net_ratelimit())
  2269. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2270. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2271. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2272. }
  2273. if (status & Y2_HWE_L1_MASK)
  2274. sky2_hw_error(hw, 0, status);
  2275. status >>= 8;
  2276. if (status & Y2_HWE_L1_MASK)
  2277. sky2_hw_error(hw, 1, status);
  2278. }
  2279. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2280. {
  2281. struct net_device *dev = hw->dev[port];
  2282. struct sky2_port *sky2 = netdev_priv(dev);
  2283. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2284. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2285. if (status & GM_IS_RX_CO_OV)
  2286. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2287. if (status & GM_IS_TX_CO_OV)
  2288. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2289. if (status & GM_IS_RX_FF_OR) {
  2290. ++dev->stats.rx_fifo_errors;
  2291. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2292. }
  2293. if (status & GM_IS_TX_FF_UR) {
  2294. ++dev->stats.tx_fifo_errors;
  2295. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2296. }
  2297. }
  2298. /* This should never happen it is a bug. */
  2299. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2300. {
  2301. struct net_device *dev = hw->dev[port];
  2302. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2303. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2304. dev->name, (unsigned) q, (unsigned) idx,
  2305. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2306. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2307. }
  2308. static int sky2_rx_hung(struct net_device *dev)
  2309. {
  2310. struct sky2_port *sky2 = netdev_priv(dev);
  2311. struct sky2_hw *hw = sky2->hw;
  2312. unsigned port = sky2->port;
  2313. unsigned rxq = rxqaddr[port];
  2314. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2315. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2316. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2317. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2318. /* If idle and MAC or PCI is stuck */
  2319. if (sky2->check.last == dev->last_rx &&
  2320. ((mac_rp == sky2->check.mac_rp &&
  2321. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2322. /* Check if the PCI RX hang */
  2323. (fifo_rp == sky2->check.fifo_rp &&
  2324. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2325. netdev_printk(KERN_DEBUG, dev,
  2326. "hung mac %d:%d fifo %d (%d:%d)\n",
  2327. mac_lev, mac_rp, fifo_lev,
  2328. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2329. return 1;
  2330. } else {
  2331. sky2->check.last = dev->last_rx;
  2332. sky2->check.mac_rp = mac_rp;
  2333. sky2->check.mac_lev = mac_lev;
  2334. sky2->check.fifo_rp = fifo_rp;
  2335. sky2->check.fifo_lev = fifo_lev;
  2336. return 0;
  2337. }
  2338. }
  2339. static void sky2_watchdog(unsigned long arg)
  2340. {
  2341. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2342. /* Check for lost IRQ once a second */
  2343. if (sky2_read32(hw, B0_ISRC)) {
  2344. napi_schedule(&hw->napi);
  2345. } else {
  2346. int i, active = 0;
  2347. for (i = 0; i < hw->ports; i++) {
  2348. struct net_device *dev = hw->dev[i];
  2349. if (!netif_running(dev))
  2350. continue;
  2351. ++active;
  2352. /* For chips with Rx FIFO, check if stuck */
  2353. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2354. sky2_rx_hung(dev)) {
  2355. netdev_info(dev, "receiver hang detected\n");
  2356. schedule_work(&hw->restart_work);
  2357. return;
  2358. }
  2359. }
  2360. if (active == 0)
  2361. return;
  2362. }
  2363. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2364. }
  2365. /* Hardware/software error handling */
  2366. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2367. {
  2368. if (net_ratelimit())
  2369. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2370. if (status & Y2_IS_HW_ERR)
  2371. sky2_hw_intr(hw);
  2372. if (status & Y2_IS_IRQ_MAC1)
  2373. sky2_mac_intr(hw, 0);
  2374. if (status & Y2_IS_IRQ_MAC2)
  2375. sky2_mac_intr(hw, 1);
  2376. if (status & Y2_IS_CHK_RX1)
  2377. sky2_le_error(hw, 0, Q_R1);
  2378. if (status & Y2_IS_CHK_RX2)
  2379. sky2_le_error(hw, 1, Q_R2);
  2380. if (status & Y2_IS_CHK_TXA1)
  2381. sky2_le_error(hw, 0, Q_XA1);
  2382. if (status & Y2_IS_CHK_TXA2)
  2383. sky2_le_error(hw, 1, Q_XA2);
  2384. }
  2385. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2386. {
  2387. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2388. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2389. int work_done = 0;
  2390. u16 idx;
  2391. if (unlikely(status & Y2_IS_ERROR))
  2392. sky2_err_intr(hw, status);
  2393. if (status & Y2_IS_IRQ_PHY1)
  2394. sky2_phy_intr(hw, 0);
  2395. if (status & Y2_IS_IRQ_PHY2)
  2396. sky2_phy_intr(hw, 1);
  2397. if (status & Y2_IS_PHY_QLNK)
  2398. sky2_qlink_intr(hw);
  2399. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2400. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2401. if (work_done >= work_limit)
  2402. goto done;
  2403. }
  2404. napi_complete(napi);
  2405. sky2_read32(hw, B0_Y2_SP_LISR);
  2406. done:
  2407. return work_done;
  2408. }
  2409. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2410. {
  2411. struct sky2_hw *hw = dev_id;
  2412. u32 status;
  2413. /* Reading this mask interrupts as side effect */
  2414. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2415. if (status == 0 || status == ~0)
  2416. return IRQ_NONE;
  2417. prefetch(&hw->st_le[hw->st_idx]);
  2418. napi_schedule(&hw->napi);
  2419. return IRQ_HANDLED;
  2420. }
  2421. #ifdef CONFIG_NET_POLL_CONTROLLER
  2422. static void sky2_netpoll(struct net_device *dev)
  2423. {
  2424. struct sky2_port *sky2 = netdev_priv(dev);
  2425. napi_schedule(&sky2->hw->napi);
  2426. }
  2427. #endif
  2428. /* Chip internal frequency for clock calculations */
  2429. static u32 sky2_mhz(const struct sky2_hw *hw)
  2430. {
  2431. switch (hw->chip_id) {
  2432. case CHIP_ID_YUKON_EC:
  2433. case CHIP_ID_YUKON_EC_U:
  2434. case CHIP_ID_YUKON_EX:
  2435. case CHIP_ID_YUKON_SUPR:
  2436. case CHIP_ID_YUKON_UL_2:
  2437. case CHIP_ID_YUKON_OPT:
  2438. case CHIP_ID_YUKON_PRM:
  2439. case CHIP_ID_YUKON_OP_2:
  2440. return 125;
  2441. case CHIP_ID_YUKON_FE:
  2442. return 100;
  2443. case CHIP_ID_YUKON_FE_P:
  2444. return 50;
  2445. case CHIP_ID_YUKON_XL:
  2446. return 156;
  2447. default:
  2448. BUG();
  2449. }
  2450. }
  2451. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2452. {
  2453. return sky2_mhz(hw) * us;
  2454. }
  2455. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2456. {
  2457. return clk / sky2_mhz(hw);
  2458. }
  2459. static int __devinit sky2_init(struct sky2_hw *hw)
  2460. {
  2461. u8 t8;
  2462. /* Enable all clocks and check for bad PCI access */
  2463. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2464. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2465. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2466. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2467. switch (hw->chip_id) {
  2468. case CHIP_ID_YUKON_XL:
  2469. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2470. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2471. hw->flags |= SKY2_HW_RSS_BROKEN;
  2472. break;
  2473. case CHIP_ID_YUKON_EC_U:
  2474. hw->flags = SKY2_HW_GIGABIT
  2475. | SKY2_HW_NEWER_PHY
  2476. | SKY2_HW_ADV_POWER_CTL;
  2477. break;
  2478. case CHIP_ID_YUKON_EX:
  2479. hw->flags = SKY2_HW_GIGABIT
  2480. | SKY2_HW_NEWER_PHY
  2481. | SKY2_HW_NEW_LE
  2482. | SKY2_HW_ADV_POWER_CTL
  2483. | SKY2_HW_RSS_CHKSUM;
  2484. /* New transmit checksum */
  2485. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2486. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2487. break;
  2488. case CHIP_ID_YUKON_EC:
  2489. /* This rev is really old, and requires untested workarounds */
  2490. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2491. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2492. return -EOPNOTSUPP;
  2493. }
  2494. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2495. break;
  2496. case CHIP_ID_YUKON_FE:
  2497. hw->flags = SKY2_HW_RSS_BROKEN;
  2498. break;
  2499. case CHIP_ID_YUKON_FE_P:
  2500. hw->flags = SKY2_HW_NEWER_PHY
  2501. | SKY2_HW_NEW_LE
  2502. | SKY2_HW_AUTO_TX_SUM
  2503. | SKY2_HW_ADV_POWER_CTL;
  2504. /* The workaround for status conflicts VLAN tag detection. */
  2505. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2506. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2507. break;
  2508. case CHIP_ID_YUKON_SUPR:
  2509. hw->flags = SKY2_HW_GIGABIT
  2510. | SKY2_HW_NEWER_PHY
  2511. | SKY2_HW_NEW_LE
  2512. | SKY2_HW_AUTO_TX_SUM
  2513. | SKY2_HW_ADV_POWER_CTL;
  2514. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2515. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2516. break;
  2517. case CHIP_ID_YUKON_UL_2:
  2518. hw->flags = SKY2_HW_GIGABIT
  2519. | SKY2_HW_ADV_POWER_CTL;
  2520. break;
  2521. case CHIP_ID_YUKON_OPT:
  2522. case CHIP_ID_YUKON_PRM:
  2523. case CHIP_ID_YUKON_OP_2:
  2524. hw->flags = SKY2_HW_GIGABIT
  2525. | SKY2_HW_NEW_LE
  2526. | SKY2_HW_ADV_POWER_CTL;
  2527. break;
  2528. default:
  2529. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2530. hw->chip_id);
  2531. return -EOPNOTSUPP;
  2532. }
  2533. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2534. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2535. hw->flags |= SKY2_HW_FIBRE_PHY;
  2536. hw->ports = 1;
  2537. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2538. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2539. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2540. ++hw->ports;
  2541. }
  2542. if (sky2_read8(hw, B2_E_0))
  2543. hw->flags |= SKY2_HW_RAM_BUFFER;
  2544. return 0;
  2545. }
  2546. static void sky2_reset(struct sky2_hw *hw)
  2547. {
  2548. struct pci_dev *pdev = hw->pdev;
  2549. u16 status;
  2550. int i;
  2551. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2552. /* disable ASF */
  2553. if (hw->chip_id == CHIP_ID_YUKON_EX
  2554. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2555. sky2_write32(hw, CPU_WDOG, 0);
  2556. status = sky2_read16(hw, HCU_CCSR);
  2557. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2558. HCU_CCSR_UC_STATE_MSK);
  2559. /*
  2560. * CPU clock divider shouldn't be used because
  2561. * - ASF firmware may malfunction
  2562. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2563. */
  2564. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2565. sky2_write16(hw, HCU_CCSR, status);
  2566. sky2_write32(hw, CPU_WDOG, 0);
  2567. } else
  2568. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2569. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2570. /* do a SW reset */
  2571. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2572. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2573. /* allow writes to PCI config */
  2574. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2575. /* clear PCI errors, if any */
  2576. status = sky2_pci_read16(hw, PCI_STATUS);
  2577. status |= PCI_STATUS_ERROR_BITS;
  2578. sky2_pci_write16(hw, PCI_STATUS, status);
  2579. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2580. if (pci_is_pcie(pdev)) {
  2581. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2582. 0xfffffffful);
  2583. /* If error bit is stuck on ignore it */
  2584. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2585. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2586. else
  2587. hwe_mask |= Y2_IS_PCI_EXP;
  2588. }
  2589. sky2_power_on(hw);
  2590. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2591. for (i = 0; i < hw->ports; i++) {
  2592. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2593. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2594. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2595. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2596. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2597. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2598. | GMC_BYP_RETR_ON);
  2599. }
  2600. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2601. /* enable MACSec clock gating */
  2602. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2603. }
  2604. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2605. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2606. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2607. u16 reg;
  2608. u32 msk;
  2609. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2610. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2611. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2612. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2613. reg = 10;
  2614. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2615. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2616. } else {
  2617. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2618. reg = 3;
  2619. }
  2620. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2621. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2622. /* reset PHY Link Detect */
  2623. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2624. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2625. /* enable PHY Quick Link */
  2626. msk = sky2_read32(hw, B0_IMSK);
  2627. msk |= Y2_IS_PHY_QLNK;
  2628. sky2_write32(hw, B0_IMSK, msk);
  2629. /* check if PSMv2 was running before */
  2630. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2631. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2632. /* restore the PCIe Link Control register */
  2633. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2634. reg);
  2635. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2636. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2637. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2638. }
  2639. /* Clear I2C IRQ noise */
  2640. sky2_write32(hw, B2_I2C_IRQ, 1);
  2641. /* turn off hardware timer (unused) */
  2642. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2643. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2644. /* Turn off descriptor polling */
  2645. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2646. /* Turn off receive timestamp */
  2647. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2648. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2649. /* enable the Tx Arbiters */
  2650. for (i = 0; i < hw->ports; i++)
  2651. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2652. /* Initialize ram interface */
  2653. for (i = 0; i < hw->ports; i++) {
  2654. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2655. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2656. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2657. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2658. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2659. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2660. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2661. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2662. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2663. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2664. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2665. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2666. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2667. }
  2668. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2669. for (i = 0; i < hw->ports; i++)
  2670. sky2_gmac_reset(hw, i);
  2671. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2672. hw->st_idx = 0;
  2673. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2674. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2675. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2676. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2677. /* Set the list last index */
  2678. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2679. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2680. sky2_write8(hw, STAT_FIFO_WM, 16);
  2681. /* set Status-FIFO ISR watermark */
  2682. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2683. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2684. else
  2685. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2686. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2687. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2688. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2689. /* enable status unit */
  2690. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2691. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2692. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2693. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2694. }
  2695. /* Take device down (offline).
  2696. * Equivalent to doing dev_stop() but this does not
  2697. * inform upper layers of the transition.
  2698. */
  2699. static void sky2_detach(struct net_device *dev)
  2700. {
  2701. if (netif_running(dev)) {
  2702. netif_tx_lock(dev);
  2703. netif_device_detach(dev); /* stop txq */
  2704. netif_tx_unlock(dev);
  2705. sky2_down(dev);
  2706. }
  2707. }
  2708. /* Bring device back after doing sky2_detach */
  2709. static int sky2_reattach(struct net_device *dev)
  2710. {
  2711. int err = 0;
  2712. if (netif_running(dev)) {
  2713. err = sky2_up(dev);
  2714. if (err) {
  2715. netdev_info(dev, "could not restart %d\n", err);
  2716. dev_close(dev);
  2717. } else {
  2718. netif_device_attach(dev);
  2719. sky2_set_multicast(dev);
  2720. }
  2721. }
  2722. return err;
  2723. }
  2724. static void sky2_all_down(struct sky2_hw *hw)
  2725. {
  2726. int i;
  2727. sky2_read32(hw, B0_IMSK);
  2728. sky2_write32(hw, B0_IMSK, 0);
  2729. synchronize_irq(hw->pdev->irq);
  2730. napi_disable(&hw->napi);
  2731. for (i = 0; i < hw->ports; i++) {
  2732. struct net_device *dev = hw->dev[i];
  2733. struct sky2_port *sky2 = netdev_priv(dev);
  2734. if (!netif_running(dev))
  2735. continue;
  2736. netif_carrier_off(dev);
  2737. netif_tx_disable(dev);
  2738. sky2_hw_down(sky2);
  2739. }
  2740. }
  2741. static void sky2_all_up(struct sky2_hw *hw)
  2742. {
  2743. u32 imask = Y2_IS_BASE;
  2744. int i;
  2745. for (i = 0; i < hw->ports; i++) {
  2746. struct net_device *dev = hw->dev[i];
  2747. struct sky2_port *sky2 = netdev_priv(dev);
  2748. if (!netif_running(dev))
  2749. continue;
  2750. sky2_hw_up(sky2);
  2751. sky2_set_multicast(dev);
  2752. imask |= portirq_msk[i];
  2753. netif_wake_queue(dev);
  2754. }
  2755. sky2_write32(hw, B0_IMSK, imask);
  2756. sky2_read32(hw, B0_IMSK);
  2757. sky2_read32(hw, B0_Y2_SP_LISR);
  2758. napi_enable(&hw->napi);
  2759. }
  2760. static void sky2_restart(struct work_struct *work)
  2761. {
  2762. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2763. rtnl_lock();
  2764. sky2_all_down(hw);
  2765. sky2_reset(hw);
  2766. sky2_all_up(hw);
  2767. rtnl_unlock();
  2768. }
  2769. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2770. {
  2771. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2772. }
  2773. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2774. {
  2775. const struct sky2_port *sky2 = netdev_priv(dev);
  2776. wol->supported = sky2_wol_supported(sky2->hw);
  2777. wol->wolopts = sky2->wol;
  2778. }
  2779. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2780. {
  2781. struct sky2_port *sky2 = netdev_priv(dev);
  2782. struct sky2_hw *hw = sky2->hw;
  2783. bool enable_wakeup = false;
  2784. int i;
  2785. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2786. !device_can_wakeup(&hw->pdev->dev))
  2787. return -EOPNOTSUPP;
  2788. sky2->wol = wol->wolopts;
  2789. for (i = 0; i < hw->ports; i++) {
  2790. struct net_device *dev = hw->dev[i];
  2791. struct sky2_port *sky2 = netdev_priv(dev);
  2792. if (sky2->wol)
  2793. enable_wakeup = true;
  2794. }
  2795. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2796. return 0;
  2797. }
  2798. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2799. {
  2800. if (sky2_is_copper(hw)) {
  2801. u32 modes = SUPPORTED_10baseT_Half
  2802. | SUPPORTED_10baseT_Full
  2803. | SUPPORTED_100baseT_Half
  2804. | SUPPORTED_100baseT_Full;
  2805. if (hw->flags & SKY2_HW_GIGABIT)
  2806. modes |= SUPPORTED_1000baseT_Half
  2807. | SUPPORTED_1000baseT_Full;
  2808. return modes;
  2809. } else
  2810. return SUPPORTED_1000baseT_Half
  2811. | SUPPORTED_1000baseT_Full;
  2812. }
  2813. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2814. {
  2815. struct sky2_port *sky2 = netdev_priv(dev);
  2816. struct sky2_hw *hw = sky2->hw;
  2817. ecmd->transceiver = XCVR_INTERNAL;
  2818. ecmd->supported = sky2_supported_modes(hw);
  2819. ecmd->phy_address = PHY_ADDR_MARV;
  2820. if (sky2_is_copper(hw)) {
  2821. ecmd->port = PORT_TP;
  2822. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2823. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2824. } else {
  2825. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2826. ecmd->port = PORT_FIBRE;
  2827. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2828. }
  2829. ecmd->advertising = sky2->advertising;
  2830. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2831. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2832. ecmd->duplex = sky2->duplex;
  2833. return 0;
  2834. }
  2835. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2836. {
  2837. struct sky2_port *sky2 = netdev_priv(dev);
  2838. const struct sky2_hw *hw = sky2->hw;
  2839. u32 supported = sky2_supported_modes(hw);
  2840. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2841. if (ecmd->advertising & ~supported)
  2842. return -EINVAL;
  2843. if (sky2_is_copper(hw))
  2844. sky2->advertising = ecmd->advertising |
  2845. ADVERTISED_TP |
  2846. ADVERTISED_Autoneg;
  2847. else
  2848. sky2->advertising = ecmd->advertising |
  2849. ADVERTISED_FIBRE |
  2850. ADVERTISED_Autoneg;
  2851. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2852. sky2->duplex = -1;
  2853. sky2->speed = -1;
  2854. } else {
  2855. u32 setting;
  2856. u32 speed = ethtool_cmd_speed(ecmd);
  2857. switch (speed) {
  2858. case SPEED_1000:
  2859. if (ecmd->duplex == DUPLEX_FULL)
  2860. setting = SUPPORTED_1000baseT_Full;
  2861. else if (ecmd->duplex == DUPLEX_HALF)
  2862. setting = SUPPORTED_1000baseT_Half;
  2863. else
  2864. return -EINVAL;
  2865. break;
  2866. case SPEED_100:
  2867. if (ecmd->duplex == DUPLEX_FULL)
  2868. setting = SUPPORTED_100baseT_Full;
  2869. else if (ecmd->duplex == DUPLEX_HALF)
  2870. setting = SUPPORTED_100baseT_Half;
  2871. else
  2872. return -EINVAL;
  2873. break;
  2874. case SPEED_10:
  2875. if (ecmd->duplex == DUPLEX_FULL)
  2876. setting = SUPPORTED_10baseT_Full;
  2877. else if (ecmd->duplex == DUPLEX_HALF)
  2878. setting = SUPPORTED_10baseT_Half;
  2879. else
  2880. return -EINVAL;
  2881. break;
  2882. default:
  2883. return -EINVAL;
  2884. }
  2885. if ((setting & supported) == 0)
  2886. return -EINVAL;
  2887. sky2->speed = speed;
  2888. sky2->duplex = ecmd->duplex;
  2889. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2890. }
  2891. if (netif_running(dev)) {
  2892. sky2_phy_reinit(sky2);
  2893. sky2_set_multicast(dev);
  2894. }
  2895. return 0;
  2896. }
  2897. static void sky2_get_drvinfo(struct net_device *dev,
  2898. struct ethtool_drvinfo *info)
  2899. {
  2900. struct sky2_port *sky2 = netdev_priv(dev);
  2901. strcpy(info->driver, DRV_NAME);
  2902. strcpy(info->version, DRV_VERSION);
  2903. strcpy(info->fw_version, "N/A");
  2904. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2905. }
  2906. static const struct sky2_stat {
  2907. char name[ETH_GSTRING_LEN];
  2908. u16 offset;
  2909. } sky2_stats[] = {
  2910. { "tx_bytes", GM_TXO_OK_HI },
  2911. { "rx_bytes", GM_RXO_OK_HI },
  2912. { "tx_broadcast", GM_TXF_BC_OK },
  2913. { "rx_broadcast", GM_RXF_BC_OK },
  2914. { "tx_multicast", GM_TXF_MC_OK },
  2915. { "rx_multicast", GM_RXF_MC_OK },
  2916. { "tx_unicast", GM_TXF_UC_OK },
  2917. { "rx_unicast", GM_RXF_UC_OK },
  2918. { "tx_mac_pause", GM_TXF_MPAUSE },
  2919. { "rx_mac_pause", GM_RXF_MPAUSE },
  2920. { "collisions", GM_TXF_COL },
  2921. { "late_collision",GM_TXF_LAT_COL },
  2922. { "aborted", GM_TXF_ABO_COL },
  2923. { "single_collisions", GM_TXF_SNG_COL },
  2924. { "multi_collisions", GM_TXF_MUL_COL },
  2925. { "rx_short", GM_RXF_SHT },
  2926. { "rx_runt", GM_RXE_FRAG },
  2927. { "rx_64_byte_packets", GM_RXF_64B },
  2928. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2929. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2930. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2931. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2932. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2933. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2934. { "rx_too_long", GM_RXF_LNG_ERR },
  2935. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2936. { "rx_jabber", GM_RXF_JAB_PKT },
  2937. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2938. { "tx_64_byte_packets", GM_TXF_64B },
  2939. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2940. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2941. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2942. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2943. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2944. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2945. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2946. };
  2947. static u32 sky2_get_msglevel(struct net_device *netdev)
  2948. {
  2949. struct sky2_port *sky2 = netdev_priv(netdev);
  2950. return sky2->msg_enable;
  2951. }
  2952. static int sky2_nway_reset(struct net_device *dev)
  2953. {
  2954. struct sky2_port *sky2 = netdev_priv(dev);
  2955. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2956. return -EINVAL;
  2957. sky2_phy_reinit(sky2);
  2958. sky2_set_multicast(dev);
  2959. return 0;
  2960. }
  2961. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2962. {
  2963. struct sky2_hw *hw = sky2->hw;
  2964. unsigned port = sky2->port;
  2965. int i;
  2966. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2967. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2968. for (i = 2; i < count; i++)
  2969. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2970. }
  2971. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2972. {
  2973. struct sky2_port *sky2 = netdev_priv(netdev);
  2974. sky2->msg_enable = value;
  2975. }
  2976. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2977. {
  2978. switch (sset) {
  2979. case ETH_SS_STATS:
  2980. return ARRAY_SIZE(sky2_stats);
  2981. default:
  2982. return -EOPNOTSUPP;
  2983. }
  2984. }
  2985. static void sky2_get_ethtool_stats(struct net_device *dev,
  2986. struct ethtool_stats *stats, u64 * data)
  2987. {
  2988. struct sky2_port *sky2 = netdev_priv(dev);
  2989. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2990. }
  2991. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2992. {
  2993. int i;
  2994. switch (stringset) {
  2995. case ETH_SS_STATS:
  2996. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2997. memcpy(data + i * ETH_GSTRING_LEN,
  2998. sky2_stats[i].name, ETH_GSTRING_LEN);
  2999. break;
  3000. }
  3001. }
  3002. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3003. {
  3004. struct sky2_port *sky2 = netdev_priv(dev);
  3005. struct sky2_hw *hw = sky2->hw;
  3006. unsigned port = sky2->port;
  3007. const struct sockaddr *addr = p;
  3008. if (!is_valid_ether_addr(addr->sa_data))
  3009. return -EADDRNOTAVAIL;
  3010. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3011. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3012. dev->dev_addr, ETH_ALEN);
  3013. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3014. dev->dev_addr, ETH_ALEN);
  3015. /* virtual address for data */
  3016. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3017. /* physical address: used for pause frames */
  3018. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3019. return 0;
  3020. }
  3021. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3022. {
  3023. u32 bit;
  3024. bit = ether_crc(ETH_ALEN, addr) & 63;
  3025. filter[bit >> 3] |= 1 << (bit & 7);
  3026. }
  3027. static void sky2_set_multicast(struct net_device *dev)
  3028. {
  3029. struct sky2_port *sky2 = netdev_priv(dev);
  3030. struct sky2_hw *hw = sky2->hw;
  3031. unsigned port = sky2->port;
  3032. struct netdev_hw_addr *ha;
  3033. u16 reg;
  3034. u8 filter[8];
  3035. int rx_pause;
  3036. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3037. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3038. memset(filter, 0, sizeof(filter));
  3039. reg = gma_read16(hw, port, GM_RX_CTRL);
  3040. reg |= GM_RXCR_UCF_ENA;
  3041. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3042. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3043. else if (dev->flags & IFF_ALLMULTI)
  3044. memset(filter, 0xff, sizeof(filter));
  3045. else if (netdev_mc_empty(dev) && !rx_pause)
  3046. reg &= ~GM_RXCR_MCF_ENA;
  3047. else {
  3048. reg |= GM_RXCR_MCF_ENA;
  3049. if (rx_pause)
  3050. sky2_add_filter(filter, pause_mc_addr);
  3051. netdev_for_each_mc_addr(ha, dev)
  3052. sky2_add_filter(filter, ha->addr);
  3053. }
  3054. gma_write16(hw, port, GM_MC_ADDR_H1,
  3055. (u16) filter[0] | ((u16) filter[1] << 8));
  3056. gma_write16(hw, port, GM_MC_ADDR_H2,
  3057. (u16) filter[2] | ((u16) filter[3] << 8));
  3058. gma_write16(hw, port, GM_MC_ADDR_H3,
  3059. (u16) filter[4] | ((u16) filter[5] << 8));
  3060. gma_write16(hw, port, GM_MC_ADDR_H4,
  3061. (u16) filter[6] | ((u16) filter[7] << 8));
  3062. gma_write16(hw, port, GM_RX_CTRL, reg);
  3063. }
  3064. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3065. struct rtnl_link_stats64 *stats)
  3066. {
  3067. struct sky2_port *sky2 = netdev_priv(dev);
  3068. struct sky2_hw *hw = sky2->hw;
  3069. unsigned port = sky2->port;
  3070. unsigned int start;
  3071. u64 _bytes, _packets;
  3072. do {
  3073. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3074. _bytes = sky2->rx_stats.bytes;
  3075. _packets = sky2->rx_stats.packets;
  3076. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3077. stats->rx_packets = _packets;
  3078. stats->rx_bytes = _bytes;
  3079. do {
  3080. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3081. _bytes = sky2->tx_stats.bytes;
  3082. _packets = sky2->tx_stats.packets;
  3083. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3084. stats->tx_packets = _packets;
  3085. stats->tx_bytes = _bytes;
  3086. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3087. + get_stats32(hw, port, GM_RXF_BC_OK);
  3088. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3089. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3090. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3091. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3092. + get_stats32(hw, port, GM_RXE_FRAG);
  3093. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3094. stats->rx_dropped = dev->stats.rx_dropped;
  3095. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3096. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3097. return stats;
  3098. }
  3099. /* Can have one global because blinking is controlled by
  3100. * ethtool and that is always under RTNL mutex
  3101. */
  3102. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3103. {
  3104. struct sky2_hw *hw = sky2->hw;
  3105. unsigned port = sky2->port;
  3106. spin_lock_bh(&sky2->phy_lock);
  3107. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3108. hw->chip_id == CHIP_ID_YUKON_EX ||
  3109. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3110. u16 pg;
  3111. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3112. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3113. switch (mode) {
  3114. case MO_LED_OFF:
  3115. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3116. PHY_M_LEDC_LOS_CTRL(8) |
  3117. PHY_M_LEDC_INIT_CTRL(8) |
  3118. PHY_M_LEDC_STA1_CTRL(8) |
  3119. PHY_M_LEDC_STA0_CTRL(8));
  3120. break;
  3121. case MO_LED_ON:
  3122. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3123. PHY_M_LEDC_LOS_CTRL(9) |
  3124. PHY_M_LEDC_INIT_CTRL(9) |
  3125. PHY_M_LEDC_STA1_CTRL(9) |
  3126. PHY_M_LEDC_STA0_CTRL(9));
  3127. break;
  3128. case MO_LED_BLINK:
  3129. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3130. PHY_M_LEDC_LOS_CTRL(0xa) |
  3131. PHY_M_LEDC_INIT_CTRL(0xa) |
  3132. PHY_M_LEDC_STA1_CTRL(0xa) |
  3133. PHY_M_LEDC_STA0_CTRL(0xa));
  3134. break;
  3135. case MO_LED_NORM:
  3136. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3137. PHY_M_LEDC_LOS_CTRL(1) |
  3138. PHY_M_LEDC_INIT_CTRL(8) |
  3139. PHY_M_LEDC_STA1_CTRL(7) |
  3140. PHY_M_LEDC_STA0_CTRL(7));
  3141. }
  3142. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3143. } else
  3144. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3145. PHY_M_LED_MO_DUP(mode) |
  3146. PHY_M_LED_MO_10(mode) |
  3147. PHY_M_LED_MO_100(mode) |
  3148. PHY_M_LED_MO_1000(mode) |
  3149. PHY_M_LED_MO_RX(mode) |
  3150. PHY_M_LED_MO_TX(mode));
  3151. spin_unlock_bh(&sky2->phy_lock);
  3152. }
  3153. /* blink LED's for finding board */
  3154. static int sky2_set_phys_id(struct net_device *dev,
  3155. enum ethtool_phys_id_state state)
  3156. {
  3157. struct sky2_port *sky2 = netdev_priv(dev);
  3158. switch (state) {
  3159. case ETHTOOL_ID_ACTIVE:
  3160. return 1; /* cycle on/off once per second */
  3161. case ETHTOOL_ID_INACTIVE:
  3162. sky2_led(sky2, MO_LED_NORM);
  3163. break;
  3164. case ETHTOOL_ID_ON:
  3165. sky2_led(sky2, MO_LED_ON);
  3166. break;
  3167. case ETHTOOL_ID_OFF:
  3168. sky2_led(sky2, MO_LED_OFF);
  3169. break;
  3170. }
  3171. return 0;
  3172. }
  3173. static void sky2_get_pauseparam(struct net_device *dev,
  3174. struct ethtool_pauseparam *ecmd)
  3175. {
  3176. struct sky2_port *sky2 = netdev_priv(dev);
  3177. switch (sky2->flow_mode) {
  3178. case FC_NONE:
  3179. ecmd->tx_pause = ecmd->rx_pause = 0;
  3180. break;
  3181. case FC_TX:
  3182. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3183. break;
  3184. case FC_RX:
  3185. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3186. break;
  3187. case FC_BOTH:
  3188. ecmd->tx_pause = ecmd->rx_pause = 1;
  3189. }
  3190. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3191. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3192. }
  3193. static int sky2_set_pauseparam(struct net_device *dev,
  3194. struct ethtool_pauseparam *ecmd)
  3195. {
  3196. struct sky2_port *sky2 = netdev_priv(dev);
  3197. if (ecmd->autoneg == AUTONEG_ENABLE)
  3198. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3199. else
  3200. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3201. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3202. if (netif_running(dev))
  3203. sky2_phy_reinit(sky2);
  3204. return 0;
  3205. }
  3206. static int sky2_get_coalesce(struct net_device *dev,
  3207. struct ethtool_coalesce *ecmd)
  3208. {
  3209. struct sky2_port *sky2 = netdev_priv(dev);
  3210. struct sky2_hw *hw = sky2->hw;
  3211. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3212. ecmd->tx_coalesce_usecs = 0;
  3213. else {
  3214. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3215. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3216. }
  3217. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3218. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3219. ecmd->rx_coalesce_usecs = 0;
  3220. else {
  3221. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3222. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3223. }
  3224. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3225. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3226. ecmd->rx_coalesce_usecs_irq = 0;
  3227. else {
  3228. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3229. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3230. }
  3231. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3232. return 0;
  3233. }
  3234. /* Note: this affect both ports */
  3235. static int sky2_set_coalesce(struct net_device *dev,
  3236. struct ethtool_coalesce *ecmd)
  3237. {
  3238. struct sky2_port *sky2 = netdev_priv(dev);
  3239. struct sky2_hw *hw = sky2->hw;
  3240. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3241. if (ecmd->tx_coalesce_usecs > tmax ||
  3242. ecmd->rx_coalesce_usecs > tmax ||
  3243. ecmd->rx_coalesce_usecs_irq > tmax)
  3244. return -EINVAL;
  3245. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3246. return -EINVAL;
  3247. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3248. return -EINVAL;
  3249. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3250. return -EINVAL;
  3251. if (ecmd->tx_coalesce_usecs == 0)
  3252. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3253. else {
  3254. sky2_write32(hw, STAT_TX_TIMER_INI,
  3255. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3256. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3257. }
  3258. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3259. if (ecmd->rx_coalesce_usecs == 0)
  3260. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3261. else {
  3262. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3263. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3264. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3265. }
  3266. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3267. if (ecmd->rx_coalesce_usecs_irq == 0)
  3268. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3269. else {
  3270. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3271. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3272. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3273. }
  3274. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3275. return 0;
  3276. }
  3277. static void sky2_get_ringparam(struct net_device *dev,
  3278. struct ethtool_ringparam *ering)
  3279. {
  3280. struct sky2_port *sky2 = netdev_priv(dev);
  3281. ering->rx_max_pending = RX_MAX_PENDING;
  3282. ering->rx_mini_max_pending = 0;
  3283. ering->rx_jumbo_max_pending = 0;
  3284. ering->tx_max_pending = TX_MAX_PENDING;
  3285. ering->rx_pending = sky2->rx_pending;
  3286. ering->rx_mini_pending = 0;
  3287. ering->rx_jumbo_pending = 0;
  3288. ering->tx_pending = sky2->tx_pending;
  3289. }
  3290. static int sky2_set_ringparam(struct net_device *dev,
  3291. struct ethtool_ringparam *ering)
  3292. {
  3293. struct sky2_port *sky2 = netdev_priv(dev);
  3294. if (ering->rx_pending > RX_MAX_PENDING ||
  3295. ering->rx_pending < 8 ||
  3296. ering->tx_pending < TX_MIN_PENDING ||
  3297. ering->tx_pending > TX_MAX_PENDING)
  3298. return -EINVAL;
  3299. sky2_detach(dev);
  3300. sky2->rx_pending = ering->rx_pending;
  3301. sky2->tx_pending = ering->tx_pending;
  3302. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3303. return sky2_reattach(dev);
  3304. }
  3305. static int sky2_get_regs_len(struct net_device *dev)
  3306. {
  3307. return 0x4000;
  3308. }
  3309. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3310. {
  3311. /* This complicated switch statement is to make sure and
  3312. * only access regions that are unreserved.
  3313. * Some blocks are only valid on dual port cards.
  3314. */
  3315. switch (b) {
  3316. /* second port */
  3317. case 5: /* Tx Arbiter 2 */
  3318. case 9: /* RX2 */
  3319. case 14 ... 15: /* TX2 */
  3320. case 17: case 19: /* Ram Buffer 2 */
  3321. case 22 ... 23: /* Tx Ram Buffer 2 */
  3322. case 25: /* Rx MAC Fifo 1 */
  3323. case 27: /* Tx MAC Fifo 2 */
  3324. case 31: /* GPHY 2 */
  3325. case 40 ... 47: /* Pattern Ram 2 */
  3326. case 52: case 54: /* TCP Segmentation 2 */
  3327. case 112 ... 116: /* GMAC 2 */
  3328. return hw->ports > 1;
  3329. case 0: /* Control */
  3330. case 2: /* Mac address */
  3331. case 4: /* Tx Arbiter 1 */
  3332. case 7: /* PCI express reg */
  3333. case 8: /* RX1 */
  3334. case 12 ... 13: /* TX1 */
  3335. case 16: case 18:/* Rx Ram Buffer 1 */
  3336. case 20 ... 21: /* Tx Ram Buffer 1 */
  3337. case 24: /* Rx MAC Fifo 1 */
  3338. case 26: /* Tx MAC Fifo 1 */
  3339. case 28 ... 29: /* Descriptor and status unit */
  3340. case 30: /* GPHY 1*/
  3341. case 32 ... 39: /* Pattern Ram 1 */
  3342. case 48: case 50: /* TCP Segmentation 1 */
  3343. case 56 ... 60: /* PCI space */
  3344. case 80 ... 84: /* GMAC 1 */
  3345. return 1;
  3346. default:
  3347. return 0;
  3348. }
  3349. }
  3350. /*
  3351. * Returns copy of control register region
  3352. * Note: ethtool_get_regs always provides full size (16k) buffer
  3353. */
  3354. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3355. void *p)
  3356. {
  3357. const struct sky2_port *sky2 = netdev_priv(dev);
  3358. const void __iomem *io = sky2->hw->regs;
  3359. unsigned int b;
  3360. regs->version = 1;
  3361. for (b = 0; b < 128; b++) {
  3362. /* skip poisonous diagnostic ram region in block 3 */
  3363. if (b == 3)
  3364. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3365. else if (sky2_reg_access_ok(sky2->hw, b))
  3366. memcpy_fromio(p, io, 128);
  3367. else
  3368. memset(p, 0, 128);
  3369. p += 128;
  3370. io += 128;
  3371. }
  3372. }
  3373. static int sky2_get_eeprom_len(struct net_device *dev)
  3374. {
  3375. struct sky2_port *sky2 = netdev_priv(dev);
  3376. struct sky2_hw *hw = sky2->hw;
  3377. u16 reg2;
  3378. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3379. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3380. }
  3381. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3382. {
  3383. unsigned long start = jiffies;
  3384. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3385. /* Can take up to 10.6 ms for write */
  3386. if (time_after(jiffies, start + HZ/4)) {
  3387. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3388. return -ETIMEDOUT;
  3389. }
  3390. mdelay(1);
  3391. }
  3392. return 0;
  3393. }
  3394. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3395. u16 offset, size_t length)
  3396. {
  3397. int rc = 0;
  3398. while (length > 0) {
  3399. u32 val;
  3400. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3401. rc = sky2_vpd_wait(hw, cap, 0);
  3402. if (rc)
  3403. break;
  3404. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3405. memcpy(data, &val, min(sizeof(val), length));
  3406. offset += sizeof(u32);
  3407. data += sizeof(u32);
  3408. length -= sizeof(u32);
  3409. }
  3410. return rc;
  3411. }
  3412. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3413. u16 offset, unsigned int length)
  3414. {
  3415. unsigned int i;
  3416. int rc = 0;
  3417. for (i = 0; i < length; i += sizeof(u32)) {
  3418. u32 val = *(u32 *)(data + i);
  3419. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3420. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3421. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3422. if (rc)
  3423. break;
  3424. }
  3425. return rc;
  3426. }
  3427. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3428. u8 *data)
  3429. {
  3430. struct sky2_port *sky2 = netdev_priv(dev);
  3431. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3432. if (!cap)
  3433. return -EINVAL;
  3434. eeprom->magic = SKY2_EEPROM_MAGIC;
  3435. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3436. }
  3437. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3438. u8 *data)
  3439. {
  3440. struct sky2_port *sky2 = netdev_priv(dev);
  3441. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3442. if (!cap)
  3443. return -EINVAL;
  3444. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3445. return -EINVAL;
  3446. /* Partial writes not supported */
  3447. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3448. return -EINVAL;
  3449. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3450. }
  3451. static u32 sky2_fix_features(struct net_device *dev, u32 features)
  3452. {
  3453. const struct sky2_port *sky2 = netdev_priv(dev);
  3454. const struct sky2_hw *hw = sky2->hw;
  3455. /* In order to do Jumbo packets on these chips, need to turn off the
  3456. * transmit store/forward. Therefore checksum offload won't work.
  3457. */
  3458. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3459. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3460. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3461. }
  3462. /* Some hardware requires receive checksum for RSS to work. */
  3463. if ( (features & NETIF_F_RXHASH) &&
  3464. !(features & NETIF_F_RXCSUM) &&
  3465. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3466. netdev_info(dev, "receive hashing forces receive checksum\n");
  3467. features |= NETIF_F_RXCSUM;
  3468. }
  3469. return features;
  3470. }
  3471. static int sky2_set_features(struct net_device *dev, u32 features)
  3472. {
  3473. struct sky2_port *sky2 = netdev_priv(dev);
  3474. u32 changed = dev->features ^ features;
  3475. if (changed & NETIF_F_RXCSUM) {
  3476. u32 on = features & NETIF_F_RXCSUM;
  3477. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3478. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3479. }
  3480. if (changed & NETIF_F_RXHASH)
  3481. rx_set_rss(dev, features);
  3482. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3483. sky2_vlan_mode(dev, features);
  3484. return 0;
  3485. }
  3486. static const struct ethtool_ops sky2_ethtool_ops = {
  3487. .get_settings = sky2_get_settings,
  3488. .set_settings = sky2_set_settings,
  3489. .get_drvinfo = sky2_get_drvinfo,
  3490. .get_wol = sky2_get_wol,
  3491. .set_wol = sky2_set_wol,
  3492. .get_msglevel = sky2_get_msglevel,
  3493. .set_msglevel = sky2_set_msglevel,
  3494. .nway_reset = sky2_nway_reset,
  3495. .get_regs_len = sky2_get_regs_len,
  3496. .get_regs = sky2_get_regs,
  3497. .get_link = ethtool_op_get_link,
  3498. .get_eeprom_len = sky2_get_eeprom_len,
  3499. .get_eeprom = sky2_get_eeprom,
  3500. .set_eeprom = sky2_set_eeprom,
  3501. .get_strings = sky2_get_strings,
  3502. .get_coalesce = sky2_get_coalesce,
  3503. .set_coalesce = sky2_set_coalesce,
  3504. .get_ringparam = sky2_get_ringparam,
  3505. .set_ringparam = sky2_set_ringparam,
  3506. .get_pauseparam = sky2_get_pauseparam,
  3507. .set_pauseparam = sky2_set_pauseparam,
  3508. .set_phys_id = sky2_set_phys_id,
  3509. .get_sset_count = sky2_get_sset_count,
  3510. .get_ethtool_stats = sky2_get_ethtool_stats,
  3511. };
  3512. #ifdef CONFIG_SKY2_DEBUG
  3513. static struct dentry *sky2_debug;
  3514. /*
  3515. * Read and parse the first part of Vital Product Data
  3516. */
  3517. #define VPD_SIZE 128
  3518. #define VPD_MAGIC 0x82
  3519. static const struct vpd_tag {
  3520. char tag[2];
  3521. char *label;
  3522. } vpd_tags[] = {
  3523. { "PN", "Part Number" },
  3524. { "EC", "Engineering Level" },
  3525. { "MN", "Manufacturer" },
  3526. { "SN", "Serial Number" },
  3527. { "YA", "Asset Tag" },
  3528. { "VL", "First Error Log Message" },
  3529. { "VF", "Second Error Log Message" },
  3530. { "VB", "Boot Agent ROM Configuration" },
  3531. { "VE", "EFI UNDI Configuration" },
  3532. };
  3533. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3534. {
  3535. size_t vpd_size;
  3536. loff_t offs;
  3537. u8 len;
  3538. unsigned char *buf;
  3539. u16 reg2;
  3540. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3541. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3542. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3543. buf = kmalloc(vpd_size, GFP_KERNEL);
  3544. if (!buf) {
  3545. seq_puts(seq, "no memory!\n");
  3546. return;
  3547. }
  3548. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3549. seq_puts(seq, "VPD read failed\n");
  3550. goto out;
  3551. }
  3552. if (buf[0] != VPD_MAGIC) {
  3553. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3554. goto out;
  3555. }
  3556. len = buf[1];
  3557. if (len == 0 || len > vpd_size - 4) {
  3558. seq_printf(seq, "Invalid id length: %d\n", len);
  3559. goto out;
  3560. }
  3561. seq_printf(seq, "%.*s\n", len, buf + 3);
  3562. offs = len + 3;
  3563. while (offs < vpd_size - 4) {
  3564. int i;
  3565. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3566. break;
  3567. len = buf[offs + 2];
  3568. if (offs + len + 3 >= vpd_size)
  3569. break;
  3570. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3571. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3572. seq_printf(seq, " %s: %.*s\n",
  3573. vpd_tags[i].label, len, buf + offs + 3);
  3574. break;
  3575. }
  3576. }
  3577. offs += len + 3;
  3578. }
  3579. out:
  3580. kfree(buf);
  3581. }
  3582. static int sky2_debug_show(struct seq_file *seq, void *v)
  3583. {
  3584. struct net_device *dev = seq->private;
  3585. const struct sky2_port *sky2 = netdev_priv(dev);
  3586. struct sky2_hw *hw = sky2->hw;
  3587. unsigned port = sky2->port;
  3588. unsigned idx, last;
  3589. int sop;
  3590. sky2_show_vpd(seq, hw);
  3591. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3592. sky2_read32(hw, B0_ISRC),
  3593. sky2_read32(hw, B0_IMSK),
  3594. sky2_read32(hw, B0_Y2_SP_ICR));
  3595. if (!netif_running(dev)) {
  3596. seq_printf(seq, "network not running\n");
  3597. return 0;
  3598. }
  3599. napi_disable(&hw->napi);
  3600. last = sky2_read16(hw, STAT_PUT_IDX);
  3601. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3602. if (hw->st_idx == last)
  3603. seq_puts(seq, "Status ring (empty)\n");
  3604. else {
  3605. seq_puts(seq, "Status ring\n");
  3606. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3607. idx = RING_NEXT(idx, hw->st_size)) {
  3608. const struct sky2_status_le *le = hw->st_le + idx;
  3609. seq_printf(seq, "[%d] %#x %d %#x\n",
  3610. idx, le->opcode, le->length, le->status);
  3611. }
  3612. seq_puts(seq, "\n");
  3613. }
  3614. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3615. sky2->tx_cons, sky2->tx_prod,
  3616. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3617. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3618. /* Dump contents of tx ring */
  3619. sop = 1;
  3620. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3621. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3622. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3623. u32 a = le32_to_cpu(le->addr);
  3624. if (sop)
  3625. seq_printf(seq, "%u:", idx);
  3626. sop = 0;
  3627. switch (le->opcode & ~HW_OWNER) {
  3628. case OP_ADDR64:
  3629. seq_printf(seq, " %#x:", a);
  3630. break;
  3631. case OP_LRGLEN:
  3632. seq_printf(seq, " mtu=%d", a);
  3633. break;
  3634. case OP_VLAN:
  3635. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3636. break;
  3637. case OP_TCPLISW:
  3638. seq_printf(seq, " csum=%#x", a);
  3639. break;
  3640. case OP_LARGESEND:
  3641. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3642. break;
  3643. case OP_PACKET:
  3644. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3645. break;
  3646. case OP_BUFFER:
  3647. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3648. break;
  3649. default:
  3650. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3651. a, le16_to_cpu(le->length));
  3652. }
  3653. if (le->ctrl & EOP) {
  3654. seq_putc(seq, '\n');
  3655. sop = 1;
  3656. }
  3657. }
  3658. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3659. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3660. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3661. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3662. sky2_read32(hw, B0_Y2_SP_LISR);
  3663. napi_enable(&hw->napi);
  3664. return 0;
  3665. }
  3666. static int sky2_debug_open(struct inode *inode, struct file *file)
  3667. {
  3668. return single_open(file, sky2_debug_show, inode->i_private);
  3669. }
  3670. static const struct file_operations sky2_debug_fops = {
  3671. .owner = THIS_MODULE,
  3672. .open = sky2_debug_open,
  3673. .read = seq_read,
  3674. .llseek = seq_lseek,
  3675. .release = single_release,
  3676. };
  3677. /*
  3678. * Use network device events to create/remove/rename
  3679. * debugfs file entries
  3680. */
  3681. static int sky2_device_event(struct notifier_block *unused,
  3682. unsigned long event, void *ptr)
  3683. {
  3684. struct net_device *dev = ptr;
  3685. struct sky2_port *sky2 = netdev_priv(dev);
  3686. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3687. return NOTIFY_DONE;
  3688. switch (event) {
  3689. case NETDEV_CHANGENAME:
  3690. if (sky2->debugfs) {
  3691. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3692. sky2_debug, dev->name);
  3693. }
  3694. break;
  3695. case NETDEV_GOING_DOWN:
  3696. if (sky2->debugfs) {
  3697. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3698. debugfs_remove(sky2->debugfs);
  3699. sky2->debugfs = NULL;
  3700. }
  3701. break;
  3702. case NETDEV_UP:
  3703. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3704. sky2_debug, dev,
  3705. &sky2_debug_fops);
  3706. if (IS_ERR(sky2->debugfs))
  3707. sky2->debugfs = NULL;
  3708. }
  3709. return NOTIFY_DONE;
  3710. }
  3711. static struct notifier_block sky2_notifier = {
  3712. .notifier_call = sky2_device_event,
  3713. };
  3714. static __init void sky2_debug_init(void)
  3715. {
  3716. struct dentry *ent;
  3717. ent = debugfs_create_dir("sky2", NULL);
  3718. if (!ent || IS_ERR(ent))
  3719. return;
  3720. sky2_debug = ent;
  3721. register_netdevice_notifier(&sky2_notifier);
  3722. }
  3723. static __exit void sky2_debug_cleanup(void)
  3724. {
  3725. if (sky2_debug) {
  3726. unregister_netdevice_notifier(&sky2_notifier);
  3727. debugfs_remove(sky2_debug);
  3728. sky2_debug = NULL;
  3729. }
  3730. }
  3731. #else
  3732. #define sky2_debug_init()
  3733. #define sky2_debug_cleanup()
  3734. #endif
  3735. /* Two copies of network device operations to handle special case of
  3736. not allowing netpoll on second port */
  3737. static const struct net_device_ops sky2_netdev_ops[2] = {
  3738. {
  3739. .ndo_open = sky2_up,
  3740. .ndo_stop = sky2_down,
  3741. .ndo_start_xmit = sky2_xmit_frame,
  3742. .ndo_do_ioctl = sky2_ioctl,
  3743. .ndo_validate_addr = eth_validate_addr,
  3744. .ndo_set_mac_address = sky2_set_mac_address,
  3745. .ndo_set_multicast_list = sky2_set_multicast,
  3746. .ndo_change_mtu = sky2_change_mtu,
  3747. .ndo_fix_features = sky2_fix_features,
  3748. .ndo_set_features = sky2_set_features,
  3749. .ndo_tx_timeout = sky2_tx_timeout,
  3750. .ndo_get_stats64 = sky2_get_stats,
  3751. #ifdef CONFIG_NET_POLL_CONTROLLER
  3752. .ndo_poll_controller = sky2_netpoll,
  3753. #endif
  3754. },
  3755. {
  3756. .ndo_open = sky2_up,
  3757. .ndo_stop = sky2_down,
  3758. .ndo_start_xmit = sky2_xmit_frame,
  3759. .ndo_do_ioctl = sky2_ioctl,
  3760. .ndo_validate_addr = eth_validate_addr,
  3761. .ndo_set_mac_address = sky2_set_mac_address,
  3762. .ndo_set_multicast_list = sky2_set_multicast,
  3763. .ndo_change_mtu = sky2_change_mtu,
  3764. .ndo_fix_features = sky2_fix_features,
  3765. .ndo_set_features = sky2_set_features,
  3766. .ndo_tx_timeout = sky2_tx_timeout,
  3767. .ndo_get_stats64 = sky2_get_stats,
  3768. },
  3769. };
  3770. /* Initialize network device */
  3771. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3772. unsigned port,
  3773. int highmem, int wol)
  3774. {
  3775. struct sky2_port *sky2;
  3776. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3777. if (!dev) {
  3778. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3779. return NULL;
  3780. }
  3781. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3782. dev->irq = hw->pdev->irq;
  3783. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3784. dev->watchdog_timeo = TX_WATCHDOG;
  3785. dev->netdev_ops = &sky2_netdev_ops[port];
  3786. sky2 = netdev_priv(dev);
  3787. sky2->netdev = dev;
  3788. sky2->hw = hw;
  3789. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3790. /* Auto speed and flow control */
  3791. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3792. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3793. dev->hw_features |= NETIF_F_RXCSUM;
  3794. sky2->flow_mode = FC_BOTH;
  3795. sky2->duplex = -1;
  3796. sky2->speed = -1;
  3797. sky2->advertising = sky2_supported_modes(hw);
  3798. sky2->wol = wol;
  3799. spin_lock_init(&sky2->phy_lock);
  3800. sky2->tx_pending = TX_DEF_PENDING;
  3801. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3802. sky2->rx_pending = RX_DEF_PENDING;
  3803. hw->dev[port] = dev;
  3804. sky2->port = port;
  3805. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3806. if (highmem)
  3807. dev->features |= NETIF_F_HIGHDMA;
  3808. /* Enable receive hashing unless hardware is known broken */
  3809. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3810. dev->hw_features |= NETIF_F_RXHASH;
  3811. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3812. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3813. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3814. }
  3815. dev->features |= dev->hw_features;
  3816. /* read the mac address */
  3817. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3818. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3819. return dev;
  3820. }
  3821. static void __devinit sky2_show_addr(struct net_device *dev)
  3822. {
  3823. const struct sky2_port *sky2 = netdev_priv(dev);
  3824. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3825. }
  3826. /* Handle software interrupt used during MSI test */
  3827. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3828. {
  3829. struct sky2_hw *hw = dev_id;
  3830. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3831. if (status == 0)
  3832. return IRQ_NONE;
  3833. if (status & Y2_IS_IRQ_SW) {
  3834. hw->flags |= SKY2_HW_USE_MSI;
  3835. wake_up(&hw->msi_wait);
  3836. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3837. }
  3838. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3839. return IRQ_HANDLED;
  3840. }
  3841. /* Test interrupt path by forcing a a software IRQ */
  3842. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3843. {
  3844. struct pci_dev *pdev = hw->pdev;
  3845. int err;
  3846. init_waitqueue_head(&hw->msi_wait);
  3847. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3848. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3849. if (err) {
  3850. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3851. return err;
  3852. }
  3853. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3854. sky2_read8(hw, B0_CTST);
  3855. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3856. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3857. /* MSI test failed, go back to INTx mode */
  3858. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3859. "switching to INTx mode.\n");
  3860. err = -EOPNOTSUPP;
  3861. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3862. }
  3863. sky2_write32(hw, B0_IMSK, 0);
  3864. sky2_read32(hw, B0_IMSK);
  3865. free_irq(pdev->irq, hw);
  3866. return err;
  3867. }
  3868. /* This driver supports yukon2 chipset only */
  3869. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3870. {
  3871. const char *name[] = {
  3872. "XL", /* 0xb3 */
  3873. "EC Ultra", /* 0xb4 */
  3874. "Extreme", /* 0xb5 */
  3875. "EC", /* 0xb6 */
  3876. "FE", /* 0xb7 */
  3877. "FE+", /* 0xb8 */
  3878. "Supreme", /* 0xb9 */
  3879. "UL 2", /* 0xba */
  3880. "Unknown", /* 0xbb */
  3881. "Optima", /* 0xbc */
  3882. "Optima Prime", /* 0xbd */
  3883. "Optima 2", /* 0xbe */
  3884. };
  3885. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3886. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3887. else
  3888. snprintf(buf, sz, "(chip %#x)", chipid);
  3889. return buf;
  3890. }
  3891. static int __devinit sky2_probe(struct pci_dev *pdev,
  3892. const struct pci_device_id *ent)
  3893. {
  3894. struct net_device *dev;
  3895. struct sky2_hw *hw;
  3896. int err, using_dac = 0, wol_default;
  3897. u32 reg;
  3898. char buf1[16];
  3899. err = pci_enable_device(pdev);
  3900. if (err) {
  3901. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3902. goto err_out;
  3903. }
  3904. /* Get configuration information
  3905. * Note: only regular PCI config access once to test for HW issues
  3906. * other PCI access through shared memory for speed and to
  3907. * avoid MMCONFIG problems.
  3908. */
  3909. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3910. if (err) {
  3911. dev_err(&pdev->dev, "PCI read config failed\n");
  3912. goto err_out;
  3913. }
  3914. if (~reg == 0) {
  3915. dev_err(&pdev->dev, "PCI configuration read error\n");
  3916. goto err_out;
  3917. }
  3918. err = pci_request_regions(pdev, DRV_NAME);
  3919. if (err) {
  3920. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3921. goto err_out_disable;
  3922. }
  3923. pci_set_master(pdev);
  3924. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3925. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3926. using_dac = 1;
  3927. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3928. if (err < 0) {
  3929. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3930. "for consistent allocations\n");
  3931. goto err_out_free_regions;
  3932. }
  3933. } else {
  3934. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3935. if (err) {
  3936. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3937. goto err_out_free_regions;
  3938. }
  3939. }
  3940. #ifdef __BIG_ENDIAN
  3941. /* The sk98lin vendor driver uses hardware byte swapping but
  3942. * this driver uses software swapping.
  3943. */
  3944. reg &= ~PCI_REV_DESC;
  3945. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3946. if (err) {
  3947. dev_err(&pdev->dev, "PCI write config failed\n");
  3948. goto err_out_free_regions;
  3949. }
  3950. #endif
  3951. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3952. err = -ENOMEM;
  3953. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3954. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3955. if (!hw) {
  3956. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3957. goto err_out_free_regions;
  3958. }
  3959. hw->pdev = pdev;
  3960. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3961. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3962. if (!hw->regs) {
  3963. dev_err(&pdev->dev, "cannot map device registers\n");
  3964. goto err_out_free_hw;
  3965. }
  3966. err = sky2_init(hw);
  3967. if (err)
  3968. goto err_out_iounmap;
  3969. /* ring for status responses */
  3970. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3971. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3972. &hw->st_dma);
  3973. if (!hw->st_le)
  3974. goto err_out_reset;
  3975. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3976. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3977. sky2_reset(hw);
  3978. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3979. if (!dev) {
  3980. err = -ENOMEM;
  3981. goto err_out_free_pci;
  3982. }
  3983. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3984. err = sky2_test_msi(hw);
  3985. if (err == -EOPNOTSUPP)
  3986. pci_disable_msi(pdev);
  3987. else if (err)
  3988. goto err_out_free_netdev;
  3989. }
  3990. err = register_netdev(dev);
  3991. if (err) {
  3992. dev_err(&pdev->dev, "cannot register net device\n");
  3993. goto err_out_free_netdev;
  3994. }
  3995. netif_carrier_off(dev);
  3996. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3997. err = request_irq(pdev->irq, sky2_intr,
  3998. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3999. hw->irq_name, hw);
  4000. if (err) {
  4001. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  4002. goto err_out_unregister;
  4003. }
  4004. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  4005. napi_enable(&hw->napi);
  4006. sky2_show_addr(dev);
  4007. if (hw->ports > 1) {
  4008. struct net_device *dev1;
  4009. err = -ENOMEM;
  4010. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4011. if (dev1 && (err = register_netdev(dev1)) == 0)
  4012. sky2_show_addr(dev1);
  4013. else {
  4014. dev_warn(&pdev->dev,
  4015. "register of second port failed (%d)\n", err);
  4016. hw->dev[1] = NULL;
  4017. hw->ports = 1;
  4018. if (dev1)
  4019. free_netdev(dev1);
  4020. }
  4021. }
  4022. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  4023. INIT_WORK(&hw->restart_work, sky2_restart);
  4024. pci_set_drvdata(pdev, hw);
  4025. pdev->d3_delay = 150;
  4026. return 0;
  4027. err_out_unregister:
  4028. if (hw->flags & SKY2_HW_USE_MSI)
  4029. pci_disable_msi(pdev);
  4030. unregister_netdev(dev);
  4031. err_out_free_netdev:
  4032. free_netdev(dev);
  4033. err_out_free_pci:
  4034. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4035. hw->st_le, hw->st_dma);
  4036. err_out_reset:
  4037. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4038. err_out_iounmap:
  4039. iounmap(hw->regs);
  4040. err_out_free_hw:
  4041. kfree(hw);
  4042. err_out_free_regions:
  4043. pci_release_regions(pdev);
  4044. err_out_disable:
  4045. pci_disable_device(pdev);
  4046. err_out:
  4047. pci_set_drvdata(pdev, NULL);
  4048. return err;
  4049. }
  4050. static void __devexit sky2_remove(struct pci_dev *pdev)
  4051. {
  4052. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4053. int i;
  4054. if (!hw)
  4055. return;
  4056. del_timer_sync(&hw->watchdog_timer);
  4057. cancel_work_sync(&hw->restart_work);
  4058. for (i = hw->ports-1; i >= 0; --i)
  4059. unregister_netdev(hw->dev[i]);
  4060. sky2_write32(hw, B0_IMSK, 0);
  4061. sky2_power_aux(hw);
  4062. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4063. sky2_read8(hw, B0_CTST);
  4064. free_irq(pdev->irq, hw);
  4065. if (hw->flags & SKY2_HW_USE_MSI)
  4066. pci_disable_msi(pdev);
  4067. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4068. hw->st_le, hw->st_dma);
  4069. pci_release_regions(pdev);
  4070. pci_disable_device(pdev);
  4071. for (i = hw->ports-1; i >= 0; --i)
  4072. free_netdev(hw->dev[i]);
  4073. iounmap(hw->regs);
  4074. kfree(hw);
  4075. pci_set_drvdata(pdev, NULL);
  4076. }
  4077. static int sky2_suspend(struct device *dev)
  4078. {
  4079. struct pci_dev *pdev = to_pci_dev(dev);
  4080. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4081. int i;
  4082. if (!hw)
  4083. return 0;
  4084. del_timer_sync(&hw->watchdog_timer);
  4085. cancel_work_sync(&hw->restart_work);
  4086. rtnl_lock();
  4087. sky2_all_down(hw);
  4088. for (i = 0; i < hw->ports; i++) {
  4089. struct net_device *dev = hw->dev[i];
  4090. struct sky2_port *sky2 = netdev_priv(dev);
  4091. if (sky2->wol)
  4092. sky2_wol_init(sky2);
  4093. }
  4094. sky2_power_aux(hw);
  4095. rtnl_unlock();
  4096. return 0;
  4097. }
  4098. #ifdef CONFIG_PM_SLEEP
  4099. static int sky2_resume(struct device *dev)
  4100. {
  4101. struct pci_dev *pdev = to_pci_dev(dev);
  4102. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4103. int err;
  4104. if (!hw)
  4105. return 0;
  4106. /* Re-enable all clocks */
  4107. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4108. if (err) {
  4109. dev_err(&pdev->dev, "PCI write config failed\n");
  4110. goto out;
  4111. }
  4112. rtnl_lock();
  4113. sky2_reset(hw);
  4114. sky2_all_up(hw);
  4115. rtnl_unlock();
  4116. return 0;
  4117. out:
  4118. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4119. pci_disable_device(pdev);
  4120. return err;
  4121. }
  4122. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4123. #define SKY2_PM_OPS (&sky2_pm_ops)
  4124. #else
  4125. #define SKY2_PM_OPS NULL
  4126. #endif
  4127. static void sky2_shutdown(struct pci_dev *pdev)
  4128. {
  4129. sky2_suspend(&pdev->dev);
  4130. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4131. pci_set_power_state(pdev, PCI_D3hot);
  4132. }
  4133. static struct pci_driver sky2_driver = {
  4134. .name = DRV_NAME,
  4135. .id_table = sky2_id_table,
  4136. .probe = sky2_probe,
  4137. .remove = __devexit_p(sky2_remove),
  4138. .shutdown = sky2_shutdown,
  4139. .driver.pm = SKY2_PM_OPS,
  4140. };
  4141. static int __init sky2_init_module(void)
  4142. {
  4143. pr_info("driver version " DRV_VERSION "\n");
  4144. sky2_debug_init();
  4145. return pci_register_driver(&sky2_driver);
  4146. }
  4147. static void __exit sky2_cleanup_module(void)
  4148. {
  4149. pci_unregister_driver(&sky2_driver);
  4150. sky2_debug_cleanup();
  4151. }
  4152. module_init(sky2_init_module);
  4153. module_exit(sky2_cleanup_module);
  4154. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4155. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4156. MODULE_LICENSE("GPL");
  4157. MODULE_VERSION(DRV_VERSION);