sc92031.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615
  1. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  2. *
  3. * Based on vendor drivers:
  4. * Silan Fast Ethernet Netcard Driver:
  5. * MODULE_AUTHOR ("gaoyonghong");
  6. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  7. * MODULE_LICENSE("GPL");
  8. * 8139D Fast Ethernet driver:
  9. * (C) 2002 by gaoyonghong
  10. * MODULE_AUTHOR ("gaoyonghong");
  11. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  12. * MODULE_LICENSE("GPL");
  13. * Both are almost identical and seem to be based on pci-skeleton.c
  14. *
  15. * Rewritten for 2.6 by Cesar Eduardo Barros
  16. *
  17. * A datasheet for this chip can be found at
  18. * http://www.silan.com.cn/english/product/pdf/SC92031AY.pdf
  19. */
  20. /* Note about set_mac_address: I don't know how to change the hardware
  21. * matching, so you need to enable IFF_PROMISC when using it.
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/pci.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/crc32.h>
  33. #include <asm/irq.h>
  34. #define SC92031_NAME "sc92031"
  35. /* BAR 0 is MMIO, BAR 1 is PIO */
  36. #ifndef SC92031_USE_BAR
  37. #define SC92031_USE_BAR 0
  38. #endif
  39. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  40. static int multicast_filter_limit = 64;
  41. module_param(multicast_filter_limit, int, 0);
  42. MODULE_PARM_DESC(multicast_filter_limit,
  43. "Maximum number of filtered multicast addresses");
  44. static int media;
  45. module_param(media, int, 0);
  46. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  47. " 0x01 = 10M half, 0x02 = 10M full,"
  48. " 0x04 = 100M half, 0x08 = 100M full)");
  49. /* Size of the in-memory receive ring. */
  50. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  51. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  52. /* Number of Tx descriptor registers. */
  53. #define NUM_TX_DESC 4
  54. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  55. #define MAX_ETH_FRAME_SIZE 1536
  56. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  57. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  58. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  59. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  60. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  61. /* Time in jiffies before concluding the transmitter is hung. */
  62. #define TX_TIMEOUT (4*HZ)
  63. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  64. /* media options */
  65. #define AUTOSELECT 0x00
  66. #define M10_HALF 0x01
  67. #define M10_FULL 0x02
  68. #define M100_HALF 0x04
  69. #define M100_FULL 0x08
  70. /* Symbolic offsets to registers. */
  71. enum silan_registers {
  72. Config0 = 0x00, // Config0
  73. Config1 = 0x04, // Config1
  74. RxBufWPtr = 0x08, // Rx buffer writer poiter
  75. IntrStatus = 0x0C, // Interrupt status
  76. IntrMask = 0x10, // Interrupt mask
  77. RxbufAddr = 0x14, // Rx buffer start address
  78. RxBufRPtr = 0x18, // Rx buffer read pointer
  79. Txstatusall = 0x1C, // Transmit status of all descriptors
  80. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  81. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  82. RxConfig = 0x40, // Rx configuration
  83. MAC0 = 0x44, // Ethernet hardware address.
  84. MAR0 = 0x4C, // Multicast filter.
  85. RxStatus0 = 0x54, // Rx status
  86. TxConfig = 0x5C, // Tx configuration
  87. PhyCtrl = 0x60, // physical control
  88. FlowCtrlConfig = 0x64, // flow control
  89. Miicmd0 = 0x68, // Mii command0 register
  90. Miicmd1 = 0x6C, // Mii command1 register
  91. Miistatus = 0x70, // Mii status register
  92. Timercnt = 0x74, // Timer counter register
  93. TimerIntr = 0x78, // Timer interrupt register
  94. PMConfig = 0x7C, // Power Manager configuration
  95. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  96. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  97. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  98. TestD0 = 0xD0,
  99. TestD4 = 0xD4,
  100. TestD8 = 0xD8,
  101. };
  102. #define MII_BMCR 0 // Basic mode control register
  103. #define MII_BMSR 1 // Basic mode status register
  104. #define MII_JAB 16
  105. #define MII_OutputStatus 24
  106. #define BMCR_FULLDPLX 0x0100 // Full duplex
  107. #define BMCR_ANRESTART 0x0200 // Auto negotiation restart
  108. #define BMCR_ANENABLE 0x1000 // Enable auto negotiation
  109. #define BMCR_SPEED100 0x2000 // Select 100Mbps
  110. #define BMSR_LSTATUS 0x0004 // Link status
  111. #define PHY_16_JAB_ENB 0x1000
  112. #define PHY_16_PORT_ENB 0x1
  113. enum IntrStatusBits {
  114. LinkFail = 0x80000000,
  115. LinkOK = 0x40000000,
  116. TimeOut = 0x20000000,
  117. RxOverflow = 0x0040,
  118. RxOK = 0x0020,
  119. TxOK = 0x0001,
  120. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  121. };
  122. enum TxStatusBits {
  123. TxCarrierLost = 0x20000000,
  124. TxAborted = 0x10000000,
  125. TxOutOfWindow = 0x08000000,
  126. TxNccShift = 22,
  127. EarlyTxThresShift = 16,
  128. TxStatOK = 0x8000,
  129. TxUnderrun = 0x4000,
  130. TxOwn = 0x2000,
  131. };
  132. enum RxStatusBits {
  133. RxStatesOK = 0x80000,
  134. RxBadAlign = 0x40000,
  135. RxHugeFrame = 0x20000,
  136. RxSmallFrame = 0x10000,
  137. RxCRCOK = 0x8000,
  138. RxCrlFrame = 0x4000,
  139. Rx_Broadcast = 0x2000,
  140. Rx_Multicast = 0x1000,
  141. RxAddrMatch = 0x0800,
  142. MiiErr = 0x0400,
  143. };
  144. enum RxConfigBits {
  145. RxFullDx = 0x80000000,
  146. RxEnb = 0x40000000,
  147. RxSmall = 0x20000000,
  148. RxHuge = 0x10000000,
  149. RxErr = 0x08000000,
  150. RxAllphys = 0x04000000,
  151. RxMulticast = 0x02000000,
  152. RxBroadcast = 0x01000000,
  153. RxLoopBack = (1 << 23) | (1 << 22),
  154. LowThresholdShift = 12,
  155. HighThresholdShift = 2,
  156. };
  157. enum TxConfigBits {
  158. TxFullDx = 0x80000000,
  159. TxEnb = 0x40000000,
  160. TxEnbPad = 0x20000000,
  161. TxEnbHuge = 0x10000000,
  162. TxEnbFCS = 0x08000000,
  163. TxNoBackOff = 0x04000000,
  164. TxEnbPrem = 0x02000000,
  165. TxCareLostCrs = 0x1000000,
  166. TxExdCollNum = 0xf00000,
  167. TxDataRate = 0x80000,
  168. };
  169. enum PhyCtrlconfigbits {
  170. PhyCtrlAne = 0x80000000,
  171. PhyCtrlSpd100 = 0x40000000,
  172. PhyCtrlSpd10 = 0x20000000,
  173. PhyCtrlPhyBaseAddr = 0x1f000000,
  174. PhyCtrlDux = 0x800000,
  175. PhyCtrlReset = 0x400000,
  176. };
  177. enum FlowCtrlConfigBits {
  178. FlowCtrlFullDX = 0x80000000,
  179. FlowCtrlEnb = 0x40000000,
  180. };
  181. enum Config0Bits {
  182. Cfg0_Reset = 0x80000000,
  183. Cfg0_Anaoff = 0x40000000,
  184. Cfg0_LDPS = 0x20000000,
  185. };
  186. enum Config1Bits {
  187. Cfg1_EarlyRx = 1 << 31,
  188. Cfg1_EarlyTx = 1 << 30,
  189. //rx buffer size
  190. Cfg1_Rcv8K = 0x0,
  191. Cfg1_Rcv16K = 0x1,
  192. Cfg1_Rcv32K = 0x3,
  193. Cfg1_Rcv64K = 0x7,
  194. Cfg1_Rcv128K = 0xf,
  195. };
  196. enum MiiCmd0Bits {
  197. Mii_Divider = 0x20000000,
  198. Mii_WRITE = 0x400000,
  199. Mii_READ = 0x200000,
  200. Mii_SCAN = 0x100000,
  201. Mii_Tamod = 0x80000,
  202. Mii_Drvmod = 0x40000,
  203. Mii_mdc = 0x20000,
  204. Mii_mdoen = 0x10000,
  205. Mii_mdo = 0x8000,
  206. Mii_mdi = 0x4000,
  207. };
  208. enum MiiStatusBits {
  209. Mii_StatusBusy = 0x80000000,
  210. };
  211. enum PMConfigBits {
  212. PM_Enable = 1 << 31,
  213. PM_LongWF = 1 << 30,
  214. PM_Magic = 1 << 29,
  215. PM_LANWake = 1 << 28,
  216. PM_LWPTN = (1 << 27 | 1<< 26),
  217. PM_LinkUp = 1 << 25,
  218. PM_WakeUp = 1 << 24,
  219. };
  220. /* Locking rules:
  221. * priv->lock protects most of the fields of priv and most of the
  222. * hardware registers. It does not have to protect against softirqs
  223. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  224. * it also does not need to be used in ->open and ->stop while the
  225. * device interrupts are off.
  226. * Not having to protect against softirqs is very useful due to heavy
  227. * use of mdelay() at _sc92031_reset.
  228. * Functions prefixed with _sc92031_ must be called with the lock held;
  229. * functions prefixed with sc92031_ must be called without the lock held.
  230. * Use mmiowb() before unlocking if the hardware was written to.
  231. */
  232. /* Locking rules for the interrupt:
  233. * - the interrupt and the tasklet never run at the same time
  234. * - neither run between sc92031_disable_interrupts and
  235. * sc92031_enable_interrupt
  236. */
  237. struct sc92031_priv {
  238. spinlock_t lock;
  239. /* iomap.h cookie */
  240. void __iomem *port_base;
  241. /* pci device structure */
  242. struct pci_dev *pdev;
  243. /* tasklet */
  244. struct tasklet_struct tasklet;
  245. /* CPU address of rx ring */
  246. void *rx_ring;
  247. /* PCI address of rx ring */
  248. dma_addr_t rx_ring_dma_addr;
  249. /* PCI address of rx ring read pointer */
  250. dma_addr_t rx_ring_tail;
  251. /* tx ring write index */
  252. unsigned tx_head;
  253. /* tx ring read index */
  254. unsigned tx_tail;
  255. /* CPU address of tx bounce buffer */
  256. void *tx_bufs;
  257. /* PCI address of tx bounce buffer */
  258. dma_addr_t tx_bufs_dma_addr;
  259. /* copies of some hardware registers */
  260. u32 intr_status;
  261. atomic_t intr_mask;
  262. u32 rx_config;
  263. u32 tx_config;
  264. u32 pm_config;
  265. /* copy of some flags from dev->flags */
  266. unsigned int mc_flags;
  267. /* for ETHTOOL_GSTATS */
  268. u64 tx_timeouts;
  269. u64 rx_loss;
  270. /* for dev->get_stats */
  271. long rx_value;
  272. };
  273. /* I don't know which registers can be safely read; however, I can guess
  274. * MAC0 is one of them. */
  275. static inline void _sc92031_dummy_read(void __iomem *port_base)
  276. {
  277. ioread32(port_base + MAC0);
  278. }
  279. static u32 _sc92031_mii_wait(void __iomem *port_base)
  280. {
  281. u32 mii_status;
  282. do {
  283. udelay(10);
  284. mii_status = ioread32(port_base + Miistatus);
  285. } while (mii_status & Mii_StatusBusy);
  286. return mii_status;
  287. }
  288. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  289. {
  290. iowrite32(Mii_Divider, port_base + Miicmd0);
  291. _sc92031_mii_wait(port_base);
  292. iowrite32(cmd1, port_base + Miicmd1);
  293. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  294. return _sc92031_mii_wait(port_base);
  295. }
  296. static void _sc92031_mii_scan(void __iomem *port_base)
  297. {
  298. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  299. }
  300. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  301. {
  302. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  303. }
  304. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  305. {
  306. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  307. }
  308. static void sc92031_disable_interrupts(struct net_device *dev)
  309. {
  310. struct sc92031_priv *priv = netdev_priv(dev);
  311. void __iomem *port_base = priv->port_base;
  312. /* tell the tasklet/interrupt not to enable interrupts */
  313. atomic_set(&priv->intr_mask, 0);
  314. wmb();
  315. /* stop interrupts */
  316. iowrite32(0, port_base + IntrMask);
  317. _sc92031_dummy_read(port_base);
  318. mmiowb();
  319. /* wait for any concurrent interrupt/tasklet to finish */
  320. synchronize_irq(dev->irq);
  321. tasklet_disable(&priv->tasklet);
  322. }
  323. static void sc92031_enable_interrupts(struct net_device *dev)
  324. {
  325. struct sc92031_priv *priv = netdev_priv(dev);
  326. void __iomem *port_base = priv->port_base;
  327. tasklet_enable(&priv->tasklet);
  328. atomic_set(&priv->intr_mask, IntrBits);
  329. wmb();
  330. iowrite32(IntrBits, port_base + IntrMask);
  331. mmiowb();
  332. }
  333. static void _sc92031_disable_tx_rx(struct net_device *dev)
  334. {
  335. struct sc92031_priv *priv = netdev_priv(dev);
  336. void __iomem *port_base = priv->port_base;
  337. priv->rx_config &= ~RxEnb;
  338. priv->tx_config &= ~TxEnb;
  339. iowrite32(priv->rx_config, port_base + RxConfig);
  340. iowrite32(priv->tx_config, port_base + TxConfig);
  341. }
  342. static void _sc92031_enable_tx_rx(struct net_device *dev)
  343. {
  344. struct sc92031_priv *priv = netdev_priv(dev);
  345. void __iomem *port_base = priv->port_base;
  346. priv->rx_config |= RxEnb;
  347. priv->tx_config |= TxEnb;
  348. iowrite32(priv->rx_config, port_base + RxConfig);
  349. iowrite32(priv->tx_config, port_base + TxConfig);
  350. }
  351. static void _sc92031_tx_clear(struct net_device *dev)
  352. {
  353. struct sc92031_priv *priv = netdev_priv(dev);
  354. while (priv->tx_head - priv->tx_tail > 0) {
  355. priv->tx_tail++;
  356. dev->stats.tx_dropped++;
  357. }
  358. priv->tx_head = priv->tx_tail = 0;
  359. }
  360. static void _sc92031_set_mar(struct net_device *dev)
  361. {
  362. struct sc92031_priv *priv = netdev_priv(dev);
  363. void __iomem *port_base = priv->port_base;
  364. u32 mar0 = 0, mar1 = 0;
  365. if ((dev->flags & IFF_PROMISC) ||
  366. netdev_mc_count(dev) > multicast_filter_limit ||
  367. (dev->flags & IFF_ALLMULTI))
  368. mar0 = mar1 = 0xffffffff;
  369. else if (dev->flags & IFF_MULTICAST) {
  370. struct netdev_hw_addr *ha;
  371. netdev_for_each_mc_addr(ha, dev) {
  372. u32 crc;
  373. unsigned bit = 0;
  374. crc = ~ether_crc(ETH_ALEN, ha->addr);
  375. crc >>= 24;
  376. if (crc & 0x01) bit |= 0x02;
  377. if (crc & 0x02) bit |= 0x01;
  378. if (crc & 0x10) bit |= 0x20;
  379. if (crc & 0x20) bit |= 0x10;
  380. if (crc & 0x40) bit |= 0x08;
  381. if (crc & 0x80) bit |= 0x04;
  382. if (bit > 31)
  383. mar0 |= 0x1 << (bit - 32);
  384. else
  385. mar1 |= 0x1 << bit;
  386. }
  387. }
  388. iowrite32(mar0, port_base + MAR0);
  389. iowrite32(mar1, port_base + MAR0 + 4);
  390. }
  391. static void _sc92031_set_rx_config(struct net_device *dev)
  392. {
  393. struct sc92031_priv *priv = netdev_priv(dev);
  394. void __iomem *port_base = priv->port_base;
  395. unsigned int old_mc_flags;
  396. u32 rx_config_bits = 0;
  397. old_mc_flags = priv->mc_flags;
  398. if (dev->flags & IFF_PROMISC)
  399. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  400. | RxMulticast | RxAllphys;
  401. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  402. rx_config_bits |= RxMulticast;
  403. if (dev->flags & IFF_BROADCAST)
  404. rx_config_bits |= RxBroadcast;
  405. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  406. | RxMulticast | RxAllphys);
  407. priv->rx_config |= rx_config_bits;
  408. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  409. | IFF_MULTICAST | IFF_BROADCAST);
  410. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  411. iowrite32(priv->rx_config, port_base + RxConfig);
  412. }
  413. static bool _sc92031_check_media(struct net_device *dev)
  414. {
  415. struct sc92031_priv *priv = netdev_priv(dev);
  416. void __iomem *port_base = priv->port_base;
  417. u16 bmsr;
  418. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  419. rmb();
  420. if (bmsr & BMSR_LSTATUS) {
  421. bool speed_100, duplex_full;
  422. u32 flow_ctrl_config = 0;
  423. u16 output_status = _sc92031_mii_read(port_base,
  424. MII_OutputStatus);
  425. _sc92031_mii_scan(port_base);
  426. speed_100 = output_status & 0x2;
  427. duplex_full = output_status & 0x4;
  428. /* Initial Tx/Rx configuration */
  429. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  430. priv->tx_config = 0x48800000;
  431. /* NOTE: vendor driver had dead code here to enable tx padding */
  432. if (!speed_100)
  433. priv->tx_config |= 0x80000;
  434. // configure rx mode
  435. _sc92031_set_rx_config(dev);
  436. if (duplex_full) {
  437. priv->rx_config |= RxFullDx;
  438. priv->tx_config |= TxFullDx;
  439. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  440. } else {
  441. priv->rx_config &= ~RxFullDx;
  442. priv->tx_config &= ~TxFullDx;
  443. }
  444. _sc92031_set_mar(dev);
  445. _sc92031_set_rx_config(dev);
  446. _sc92031_enable_tx_rx(dev);
  447. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  448. netif_carrier_on(dev);
  449. if (printk_ratelimit())
  450. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  451. dev->name,
  452. speed_100 ? "100" : "10",
  453. duplex_full ? "full" : "half");
  454. return true;
  455. } else {
  456. _sc92031_mii_scan(port_base);
  457. netif_carrier_off(dev);
  458. _sc92031_disable_tx_rx(dev);
  459. if (printk_ratelimit())
  460. printk(KERN_INFO "%s: link down\n", dev->name);
  461. return false;
  462. }
  463. }
  464. static void _sc92031_phy_reset(struct net_device *dev)
  465. {
  466. struct sc92031_priv *priv = netdev_priv(dev);
  467. void __iomem *port_base = priv->port_base;
  468. u32 phy_ctrl;
  469. phy_ctrl = ioread32(port_base + PhyCtrl);
  470. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  471. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  472. switch (media) {
  473. default:
  474. case AUTOSELECT:
  475. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  476. break;
  477. case M10_HALF:
  478. phy_ctrl |= PhyCtrlSpd10;
  479. break;
  480. case M10_FULL:
  481. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  482. break;
  483. case M100_HALF:
  484. phy_ctrl |= PhyCtrlSpd100;
  485. break;
  486. case M100_FULL:
  487. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  488. break;
  489. }
  490. iowrite32(phy_ctrl, port_base + PhyCtrl);
  491. mdelay(10);
  492. phy_ctrl &= ~PhyCtrlReset;
  493. iowrite32(phy_ctrl, port_base + PhyCtrl);
  494. mdelay(1);
  495. _sc92031_mii_write(port_base, MII_JAB,
  496. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  497. _sc92031_mii_scan(port_base);
  498. netif_carrier_off(dev);
  499. netif_stop_queue(dev);
  500. }
  501. static void _sc92031_reset(struct net_device *dev)
  502. {
  503. struct sc92031_priv *priv = netdev_priv(dev);
  504. void __iomem *port_base = priv->port_base;
  505. /* disable PM */
  506. iowrite32(0, port_base + PMConfig);
  507. /* soft reset the chip */
  508. iowrite32(Cfg0_Reset, port_base + Config0);
  509. mdelay(200);
  510. iowrite32(0, port_base + Config0);
  511. mdelay(10);
  512. /* disable interrupts */
  513. iowrite32(0, port_base + IntrMask);
  514. /* clear multicast address */
  515. iowrite32(0, port_base + MAR0);
  516. iowrite32(0, port_base + MAR0 + 4);
  517. /* init rx ring */
  518. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  519. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  520. /* init tx ring */
  521. _sc92031_tx_clear(dev);
  522. /* clear old register values */
  523. priv->intr_status = 0;
  524. atomic_set(&priv->intr_mask, 0);
  525. priv->rx_config = 0;
  526. priv->tx_config = 0;
  527. priv->mc_flags = 0;
  528. /* configure rx buffer size */
  529. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  530. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  531. _sc92031_phy_reset(dev);
  532. _sc92031_check_media(dev);
  533. /* calculate rx fifo overflow */
  534. priv->rx_value = 0;
  535. /* enable PM */
  536. iowrite32(priv->pm_config, port_base + PMConfig);
  537. /* clear intr register */
  538. ioread32(port_base + IntrStatus);
  539. }
  540. static void _sc92031_tx_tasklet(struct net_device *dev)
  541. {
  542. struct sc92031_priv *priv = netdev_priv(dev);
  543. void __iomem *port_base = priv->port_base;
  544. unsigned old_tx_tail;
  545. unsigned entry;
  546. u32 tx_status;
  547. old_tx_tail = priv->tx_tail;
  548. while (priv->tx_head - priv->tx_tail > 0) {
  549. entry = priv->tx_tail % NUM_TX_DESC;
  550. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  551. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  552. break;
  553. priv->tx_tail++;
  554. if (tx_status & TxStatOK) {
  555. dev->stats.tx_bytes += tx_status & 0x1fff;
  556. dev->stats.tx_packets++;
  557. /* Note: TxCarrierLost is always asserted at 100mbps. */
  558. dev->stats.collisions += (tx_status >> 22) & 0xf;
  559. }
  560. if (tx_status & (TxOutOfWindow | TxAborted)) {
  561. dev->stats.tx_errors++;
  562. if (tx_status & TxAborted)
  563. dev->stats.tx_aborted_errors++;
  564. if (tx_status & TxCarrierLost)
  565. dev->stats.tx_carrier_errors++;
  566. if (tx_status & TxOutOfWindow)
  567. dev->stats.tx_window_errors++;
  568. }
  569. if (tx_status & TxUnderrun)
  570. dev->stats.tx_fifo_errors++;
  571. }
  572. if (priv->tx_tail != old_tx_tail)
  573. if (netif_queue_stopped(dev))
  574. netif_wake_queue(dev);
  575. }
  576. static void _sc92031_rx_tasklet_error(struct net_device *dev,
  577. u32 rx_status, unsigned rx_size)
  578. {
  579. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  580. dev->stats.rx_errors++;
  581. dev->stats.rx_length_errors++;
  582. }
  583. if (!(rx_status & RxStatesOK)) {
  584. dev->stats.rx_errors++;
  585. if (rx_status & (RxHugeFrame | RxSmallFrame))
  586. dev->stats.rx_length_errors++;
  587. if (rx_status & RxBadAlign)
  588. dev->stats.rx_frame_errors++;
  589. if (!(rx_status & RxCRCOK))
  590. dev->stats.rx_crc_errors++;
  591. } else {
  592. struct sc92031_priv *priv = netdev_priv(dev);
  593. priv->rx_loss++;
  594. }
  595. }
  596. static void _sc92031_rx_tasklet(struct net_device *dev)
  597. {
  598. struct sc92031_priv *priv = netdev_priv(dev);
  599. void __iomem *port_base = priv->port_base;
  600. dma_addr_t rx_ring_head;
  601. unsigned rx_len;
  602. unsigned rx_ring_offset;
  603. void *rx_ring = priv->rx_ring;
  604. rx_ring_head = ioread32(port_base + RxBufWPtr);
  605. rmb();
  606. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  607. * we need to change it to 32 bits physical address
  608. */
  609. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  610. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  611. if (rx_ring_head < priv->rx_ring_dma_addr)
  612. rx_ring_head += RX_BUF_LEN;
  613. if (rx_ring_head >= priv->rx_ring_tail)
  614. rx_len = rx_ring_head - priv->rx_ring_tail;
  615. else
  616. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  617. if (!rx_len)
  618. return;
  619. if (unlikely(rx_len > RX_BUF_LEN)) {
  620. if (printk_ratelimit())
  621. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  622. dev->name);
  623. return;
  624. }
  625. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  626. while (rx_len) {
  627. u32 rx_status;
  628. unsigned rx_size, rx_size_align, pkt_size;
  629. struct sk_buff *skb;
  630. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  631. rmb();
  632. rx_size = rx_status >> 20;
  633. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  634. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  635. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  636. if (unlikely(rx_status == 0 ||
  637. rx_size > (MAX_ETH_FRAME_SIZE + 4) ||
  638. rx_size < 16 ||
  639. !(rx_status & RxStatesOK))) {
  640. _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
  641. break;
  642. }
  643. if (unlikely(rx_size_align + 4 > rx_len)) {
  644. if (printk_ratelimit())
  645. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  646. break;
  647. }
  648. rx_len -= rx_size_align + 4;
  649. skb = netdev_alloc_skb_ip_align(dev, pkt_size);
  650. if (unlikely(!skb)) {
  651. if (printk_ratelimit())
  652. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  653. dev->name, pkt_size);
  654. goto next;
  655. }
  656. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  657. memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
  658. rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
  659. memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
  660. rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
  661. } else {
  662. memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
  663. }
  664. skb->protocol = eth_type_trans(skb, dev);
  665. netif_rx(skb);
  666. dev->stats.rx_bytes += pkt_size;
  667. dev->stats.rx_packets++;
  668. if (rx_status & Rx_Multicast)
  669. dev->stats.multicast++;
  670. next:
  671. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  672. }
  673. mb();
  674. priv->rx_ring_tail = rx_ring_head;
  675. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  676. }
  677. static void _sc92031_link_tasklet(struct net_device *dev)
  678. {
  679. if (_sc92031_check_media(dev))
  680. netif_wake_queue(dev);
  681. else {
  682. netif_stop_queue(dev);
  683. dev->stats.tx_carrier_errors++;
  684. }
  685. }
  686. static void sc92031_tasklet(unsigned long data)
  687. {
  688. struct net_device *dev = (struct net_device *)data;
  689. struct sc92031_priv *priv = netdev_priv(dev);
  690. void __iomem *port_base = priv->port_base;
  691. u32 intr_status, intr_mask;
  692. intr_status = priv->intr_status;
  693. spin_lock(&priv->lock);
  694. if (unlikely(!netif_running(dev)))
  695. goto out;
  696. if (intr_status & TxOK)
  697. _sc92031_tx_tasklet(dev);
  698. if (intr_status & RxOK)
  699. _sc92031_rx_tasklet(dev);
  700. if (intr_status & RxOverflow)
  701. dev->stats.rx_errors++;
  702. if (intr_status & TimeOut) {
  703. dev->stats.rx_errors++;
  704. dev->stats.rx_length_errors++;
  705. }
  706. if (intr_status & (LinkFail | LinkOK))
  707. _sc92031_link_tasklet(dev);
  708. out:
  709. intr_mask = atomic_read(&priv->intr_mask);
  710. rmb();
  711. iowrite32(intr_mask, port_base + IntrMask);
  712. mmiowb();
  713. spin_unlock(&priv->lock);
  714. }
  715. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  716. {
  717. struct net_device *dev = dev_id;
  718. struct sc92031_priv *priv = netdev_priv(dev);
  719. void __iomem *port_base = priv->port_base;
  720. u32 intr_status, intr_mask;
  721. /* mask interrupts before clearing IntrStatus */
  722. iowrite32(0, port_base + IntrMask);
  723. _sc92031_dummy_read(port_base);
  724. intr_status = ioread32(port_base + IntrStatus);
  725. if (unlikely(intr_status == 0xffffffff))
  726. return IRQ_NONE; // hardware has gone missing
  727. intr_status &= IntrBits;
  728. if (!intr_status)
  729. goto out_none;
  730. priv->intr_status = intr_status;
  731. tasklet_schedule(&priv->tasklet);
  732. return IRQ_HANDLED;
  733. out_none:
  734. intr_mask = atomic_read(&priv->intr_mask);
  735. rmb();
  736. iowrite32(intr_mask, port_base + IntrMask);
  737. mmiowb();
  738. return IRQ_NONE;
  739. }
  740. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  741. {
  742. struct sc92031_priv *priv = netdev_priv(dev);
  743. void __iomem *port_base = priv->port_base;
  744. // FIXME I do not understand what is this trying to do.
  745. if (netif_running(dev)) {
  746. int temp;
  747. spin_lock_bh(&priv->lock);
  748. /* Update the error count. */
  749. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  750. if (temp == 0xffff) {
  751. priv->rx_value += temp;
  752. dev->stats.rx_fifo_errors = priv->rx_value;
  753. } else
  754. dev->stats.rx_fifo_errors = temp + priv->rx_value;
  755. spin_unlock_bh(&priv->lock);
  756. }
  757. return &dev->stats;
  758. }
  759. static netdev_tx_t sc92031_start_xmit(struct sk_buff *skb,
  760. struct net_device *dev)
  761. {
  762. struct sc92031_priv *priv = netdev_priv(dev);
  763. void __iomem *port_base = priv->port_base;
  764. unsigned len;
  765. unsigned entry;
  766. u32 tx_status;
  767. if (unlikely(skb->len > TX_BUF_SIZE)) {
  768. dev->stats.tx_dropped++;
  769. goto out;
  770. }
  771. spin_lock(&priv->lock);
  772. if (unlikely(!netif_carrier_ok(dev))) {
  773. dev->stats.tx_dropped++;
  774. goto out_unlock;
  775. }
  776. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  777. entry = priv->tx_head++ % NUM_TX_DESC;
  778. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  779. len = skb->len;
  780. if (len < ETH_ZLEN) {
  781. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  782. 0, ETH_ZLEN - len);
  783. len = ETH_ZLEN;
  784. }
  785. wmb();
  786. if (len < 100)
  787. tx_status = len;
  788. else if (len < 300)
  789. tx_status = 0x30000 | len;
  790. else
  791. tx_status = 0x50000 | len;
  792. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  793. port_base + TxAddr0 + entry * 4);
  794. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  795. mmiowb();
  796. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  797. netif_stop_queue(dev);
  798. out_unlock:
  799. spin_unlock(&priv->lock);
  800. out:
  801. dev_kfree_skb(skb);
  802. return NETDEV_TX_OK;
  803. }
  804. static int sc92031_open(struct net_device *dev)
  805. {
  806. int err;
  807. struct sc92031_priv *priv = netdev_priv(dev);
  808. struct pci_dev *pdev = priv->pdev;
  809. priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
  810. &priv->rx_ring_dma_addr);
  811. if (unlikely(!priv->rx_ring)) {
  812. err = -ENOMEM;
  813. goto out_alloc_rx_ring;
  814. }
  815. priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
  816. &priv->tx_bufs_dma_addr);
  817. if (unlikely(!priv->tx_bufs)) {
  818. err = -ENOMEM;
  819. goto out_alloc_tx_bufs;
  820. }
  821. priv->tx_head = priv->tx_tail = 0;
  822. err = request_irq(pdev->irq, sc92031_interrupt,
  823. IRQF_SHARED, dev->name, dev);
  824. if (unlikely(err < 0))
  825. goto out_request_irq;
  826. priv->pm_config = 0;
  827. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  828. spin_lock_bh(&priv->lock);
  829. _sc92031_reset(dev);
  830. mmiowb();
  831. spin_unlock_bh(&priv->lock);
  832. sc92031_enable_interrupts(dev);
  833. if (netif_carrier_ok(dev))
  834. netif_start_queue(dev);
  835. else
  836. netif_tx_disable(dev);
  837. return 0;
  838. out_request_irq:
  839. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  840. priv->tx_bufs_dma_addr);
  841. out_alloc_tx_bufs:
  842. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  843. priv->rx_ring_dma_addr);
  844. out_alloc_rx_ring:
  845. return err;
  846. }
  847. static int sc92031_stop(struct net_device *dev)
  848. {
  849. struct sc92031_priv *priv = netdev_priv(dev);
  850. struct pci_dev *pdev = priv->pdev;
  851. netif_tx_disable(dev);
  852. /* Disable interrupts, stop Tx and Rx. */
  853. sc92031_disable_interrupts(dev);
  854. spin_lock_bh(&priv->lock);
  855. _sc92031_disable_tx_rx(dev);
  856. _sc92031_tx_clear(dev);
  857. mmiowb();
  858. spin_unlock_bh(&priv->lock);
  859. free_irq(pdev->irq, dev);
  860. pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
  861. priv->tx_bufs_dma_addr);
  862. pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
  863. priv->rx_ring_dma_addr);
  864. return 0;
  865. }
  866. static void sc92031_set_multicast_list(struct net_device *dev)
  867. {
  868. struct sc92031_priv *priv = netdev_priv(dev);
  869. spin_lock_bh(&priv->lock);
  870. _sc92031_set_mar(dev);
  871. _sc92031_set_rx_config(dev);
  872. mmiowb();
  873. spin_unlock_bh(&priv->lock);
  874. }
  875. static void sc92031_tx_timeout(struct net_device *dev)
  876. {
  877. struct sc92031_priv *priv = netdev_priv(dev);
  878. /* Disable interrupts by clearing the interrupt mask.*/
  879. sc92031_disable_interrupts(dev);
  880. spin_lock(&priv->lock);
  881. priv->tx_timeouts++;
  882. _sc92031_reset(dev);
  883. mmiowb();
  884. spin_unlock(&priv->lock);
  885. /* enable interrupts */
  886. sc92031_enable_interrupts(dev);
  887. if (netif_carrier_ok(dev))
  888. netif_wake_queue(dev);
  889. }
  890. #ifdef CONFIG_NET_POLL_CONTROLLER
  891. static void sc92031_poll_controller(struct net_device *dev)
  892. {
  893. disable_irq(dev->irq);
  894. if (sc92031_interrupt(dev->irq, dev) != IRQ_NONE)
  895. sc92031_tasklet((unsigned long)dev);
  896. enable_irq(dev->irq);
  897. }
  898. #endif
  899. static int sc92031_ethtool_get_settings(struct net_device *dev,
  900. struct ethtool_cmd *cmd)
  901. {
  902. struct sc92031_priv *priv = netdev_priv(dev);
  903. void __iomem *port_base = priv->port_base;
  904. u8 phy_address;
  905. u32 phy_ctrl;
  906. u16 output_status;
  907. spin_lock_bh(&priv->lock);
  908. phy_address = ioread32(port_base + Miicmd1) >> 27;
  909. phy_ctrl = ioread32(port_base + PhyCtrl);
  910. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  911. _sc92031_mii_scan(port_base);
  912. mmiowb();
  913. spin_unlock_bh(&priv->lock);
  914. cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  915. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  916. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  917. cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
  918. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  919. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  920. cmd->advertising |= ADVERTISED_Autoneg;
  921. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  922. cmd->advertising |= ADVERTISED_10baseT_Half;
  923. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  924. == (PhyCtrlSpd10 | PhyCtrlDux))
  925. cmd->advertising |= ADVERTISED_10baseT_Full;
  926. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  927. cmd->advertising |= ADVERTISED_100baseT_Half;
  928. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  929. == (PhyCtrlSpd100 | PhyCtrlDux))
  930. cmd->advertising |= ADVERTISED_100baseT_Full;
  931. if (phy_ctrl & PhyCtrlAne)
  932. cmd->advertising |= ADVERTISED_Autoneg;
  933. ethtool_cmd_speed_set(cmd,
  934. (output_status & 0x2) ? SPEED_100 : SPEED_10);
  935. cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  936. cmd->port = PORT_MII;
  937. cmd->phy_address = phy_address;
  938. cmd->transceiver = XCVR_INTERNAL;
  939. cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  940. return 0;
  941. }
  942. static int sc92031_ethtool_set_settings(struct net_device *dev,
  943. struct ethtool_cmd *cmd)
  944. {
  945. struct sc92031_priv *priv = netdev_priv(dev);
  946. void __iomem *port_base = priv->port_base;
  947. u32 speed = ethtool_cmd_speed(cmd);
  948. u32 phy_ctrl;
  949. u32 old_phy_ctrl;
  950. if (!(speed == SPEED_10 || speed == SPEED_100))
  951. return -EINVAL;
  952. if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
  953. return -EINVAL;
  954. if (!(cmd->port == PORT_MII))
  955. return -EINVAL;
  956. if (!(cmd->phy_address == 0x1f))
  957. return -EINVAL;
  958. if (!(cmd->transceiver == XCVR_INTERNAL))
  959. return -EINVAL;
  960. if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
  961. return -EINVAL;
  962. if (cmd->autoneg == AUTONEG_ENABLE) {
  963. if (!(cmd->advertising & (ADVERTISED_Autoneg
  964. | ADVERTISED_100baseT_Full
  965. | ADVERTISED_100baseT_Half
  966. | ADVERTISED_10baseT_Full
  967. | ADVERTISED_10baseT_Half)))
  968. return -EINVAL;
  969. phy_ctrl = PhyCtrlAne;
  970. // FIXME: I'm not sure what the original code was trying to do
  971. if (cmd->advertising & ADVERTISED_Autoneg)
  972. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  973. if (cmd->advertising & ADVERTISED_100baseT_Full)
  974. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  975. if (cmd->advertising & ADVERTISED_100baseT_Half)
  976. phy_ctrl |= PhyCtrlSpd100;
  977. if (cmd->advertising & ADVERTISED_10baseT_Full)
  978. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  979. if (cmd->advertising & ADVERTISED_10baseT_Half)
  980. phy_ctrl |= PhyCtrlSpd10;
  981. } else {
  982. // FIXME: Whole branch guessed
  983. phy_ctrl = 0;
  984. if (speed == SPEED_10)
  985. phy_ctrl |= PhyCtrlSpd10;
  986. else /* cmd->speed == SPEED_100 */
  987. phy_ctrl |= PhyCtrlSpd100;
  988. if (cmd->duplex == DUPLEX_FULL)
  989. phy_ctrl |= PhyCtrlDux;
  990. }
  991. spin_lock_bh(&priv->lock);
  992. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  993. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  994. | PhyCtrlSpd100 | PhyCtrlSpd10);
  995. if (phy_ctrl != old_phy_ctrl)
  996. iowrite32(phy_ctrl, port_base + PhyCtrl);
  997. spin_unlock_bh(&priv->lock);
  998. return 0;
  999. }
  1000. static void sc92031_ethtool_get_wol(struct net_device *dev,
  1001. struct ethtool_wolinfo *wolinfo)
  1002. {
  1003. struct sc92031_priv *priv = netdev_priv(dev);
  1004. void __iomem *port_base = priv->port_base;
  1005. u32 pm_config;
  1006. spin_lock_bh(&priv->lock);
  1007. pm_config = ioread32(port_base + PMConfig);
  1008. spin_unlock_bh(&priv->lock);
  1009. // FIXME: Guessed
  1010. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1011. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1012. wolinfo->wolopts = 0;
  1013. if (pm_config & PM_LinkUp)
  1014. wolinfo->wolopts |= WAKE_PHY;
  1015. if (pm_config & PM_Magic)
  1016. wolinfo->wolopts |= WAKE_MAGIC;
  1017. if (pm_config & PM_WakeUp)
  1018. // FIXME: Guessed
  1019. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1020. }
  1021. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1022. struct ethtool_wolinfo *wolinfo)
  1023. {
  1024. struct sc92031_priv *priv = netdev_priv(dev);
  1025. void __iomem *port_base = priv->port_base;
  1026. u32 pm_config;
  1027. spin_lock_bh(&priv->lock);
  1028. pm_config = ioread32(port_base + PMConfig)
  1029. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1030. if (wolinfo->wolopts & WAKE_PHY)
  1031. pm_config |= PM_LinkUp;
  1032. if (wolinfo->wolopts & WAKE_MAGIC)
  1033. pm_config |= PM_Magic;
  1034. // FIXME: Guessed
  1035. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1036. pm_config |= PM_WakeUp;
  1037. priv->pm_config = pm_config;
  1038. iowrite32(pm_config, port_base + PMConfig);
  1039. mmiowb();
  1040. spin_unlock_bh(&priv->lock);
  1041. return 0;
  1042. }
  1043. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1044. {
  1045. int err = 0;
  1046. struct sc92031_priv *priv = netdev_priv(dev);
  1047. void __iomem *port_base = priv->port_base;
  1048. u16 bmcr;
  1049. spin_lock_bh(&priv->lock);
  1050. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1051. if (!(bmcr & BMCR_ANENABLE)) {
  1052. err = -EINVAL;
  1053. goto out;
  1054. }
  1055. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1056. out:
  1057. _sc92031_mii_scan(port_base);
  1058. mmiowb();
  1059. spin_unlock_bh(&priv->lock);
  1060. return err;
  1061. }
  1062. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1063. "tx_timeout",
  1064. "rx_loss",
  1065. };
  1066. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1067. u32 stringset, u8 *data)
  1068. {
  1069. if (stringset == ETH_SS_STATS)
  1070. memcpy(data, sc92031_ethtool_stats_strings,
  1071. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1072. }
  1073. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1074. {
  1075. switch (sset) {
  1076. case ETH_SS_STATS:
  1077. return SILAN_STATS_NUM;
  1078. default:
  1079. return -EOPNOTSUPP;
  1080. }
  1081. }
  1082. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1083. struct ethtool_stats *stats, u64 *data)
  1084. {
  1085. struct sc92031_priv *priv = netdev_priv(dev);
  1086. spin_lock_bh(&priv->lock);
  1087. data[0] = priv->tx_timeouts;
  1088. data[1] = priv->rx_loss;
  1089. spin_unlock_bh(&priv->lock);
  1090. }
  1091. static const struct ethtool_ops sc92031_ethtool_ops = {
  1092. .get_settings = sc92031_ethtool_get_settings,
  1093. .set_settings = sc92031_ethtool_set_settings,
  1094. .get_wol = sc92031_ethtool_get_wol,
  1095. .set_wol = sc92031_ethtool_set_wol,
  1096. .nway_reset = sc92031_ethtool_nway_reset,
  1097. .get_link = ethtool_op_get_link,
  1098. .get_strings = sc92031_ethtool_get_strings,
  1099. .get_sset_count = sc92031_ethtool_get_sset_count,
  1100. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1101. };
  1102. static const struct net_device_ops sc92031_netdev_ops = {
  1103. .ndo_get_stats = sc92031_get_stats,
  1104. .ndo_start_xmit = sc92031_start_xmit,
  1105. .ndo_open = sc92031_open,
  1106. .ndo_stop = sc92031_stop,
  1107. .ndo_set_multicast_list = sc92031_set_multicast_list,
  1108. .ndo_change_mtu = eth_change_mtu,
  1109. .ndo_validate_addr = eth_validate_addr,
  1110. .ndo_set_mac_address = eth_mac_addr,
  1111. .ndo_tx_timeout = sc92031_tx_timeout,
  1112. #ifdef CONFIG_NET_POLL_CONTROLLER
  1113. .ndo_poll_controller = sc92031_poll_controller,
  1114. #endif
  1115. };
  1116. static int __devinit sc92031_probe(struct pci_dev *pdev,
  1117. const struct pci_device_id *id)
  1118. {
  1119. int err;
  1120. void __iomem* port_base;
  1121. struct net_device *dev;
  1122. struct sc92031_priv *priv;
  1123. u32 mac0, mac1;
  1124. unsigned long base_addr;
  1125. err = pci_enable_device(pdev);
  1126. if (unlikely(err < 0))
  1127. goto out_enable_device;
  1128. pci_set_master(pdev);
  1129. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1130. if (unlikely(err < 0))
  1131. goto out_set_dma_mask;
  1132. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1133. if (unlikely(err < 0))
  1134. goto out_set_dma_mask;
  1135. err = pci_request_regions(pdev, SC92031_NAME);
  1136. if (unlikely(err < 0))
  1137. goto out_request_regions;
  1138. port_base = pci_iomap(pdev, SC92031_USE_BAR, 0);
  1139. if (unlikely(!port_base)) {
  1140. err = -EIO;
  1141. goto out_iomap;
  1142. }
  1143. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1144. if (unlikely(!dev)) {
  1145. err = -ENOMEM;
  1146. goto out_alloc_etherdev;
  1147. }
  1148. pci_set_drvdata(pdev, dev);
  1149. SET_NETDEV_DEV(dev, &pdev->dev);
  1150. #if SC92031_USE_BAR == 0
  1151. dev->mem_start = pci_resource_start(pdev, SC92031_USE_BAR);
  1152. dev->mem_end = pci_resource_end(pdev, SC92031_USE_BAR);
  1153. #elif SC92031_USE_BAR == 1
  1154. dev->base_addr = pci_resource_start(pdev, SC92031_USE_BAR);
  1155. #endif
  1156. dev->irq = pdev->irq;
  1157. /* faked with skb_copy_and_csum_dev */
  1158. dev->features = NETIF_F_SG | NETIF_F_HIGHDMA |
  1159. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1160. dev->netdev_ops = &sc92031_netdev_ops;
  1161. dev->watchdog_timeo = TX_TIMEOUT;
  1162. dev->ethtool_ops = &sc92031_ethtool_ops;
  1163. priv = netdev_priv(dev);
  1164. spin_lock_init(&priv->lock);
  1165. priv->port_base = port_base;
  1166. priv->pdev = pdev;
  1167. tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
  1168. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1169. * sc92031_open will work correctly */
  1170. tasklet_disable_nosync(&priv->tasklet);
  1171. /* PCI PM Wakeup */
  1172. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1173. mac0 = ioread32(port_base + MAC0);
  1174. mac1 = ioread32(port_base + MAC0 + 4);
  1175. dev->dev_addr[0] = dev->perm_addr[0] = mac0 >> 24;
  1176. dev->dev_addr[1] = dev->perm_addr[1] = mac0 >> 16;
  1177. dev->dev_addr[2] = dev->perm_addr[2] = mac0 >> 8;
  1178. dev->dev_addr[3] = dev->perm_addr[3] = mac0;
  1179. dev->dev_addr[4] = dev->perm_addr[4] = mac1 >> 8;
  1180. dev->dev_addr[5] = dev->perm_addr[5] = mac1;
  1181. err = register_netdev(dev);
  1182. if (err < 0)
  1183. goto out_register_netdev;
  1184. #if SC92031_USE_BAR == 0
  1185. base_addr = dev->mem_start;
  1186. #elif SC92031_USE_BAR == 1
  1187. base_addr = dev->base_addr;
  1188. #endif
  1189. printk(KERN_INFO "%s: SC92031 at 0x%lx, %pM, IRQ %d\n", dev->name,
  1190. base_addr, dev->dev_addr, dev->irq);
  1191. return 0;
  1192. out_register_netdev:
  1193. free_netdev(dev);
  1194. out_alloc_etherdev:
  1195. pci_iounmap(pdev, port_base);
  1196. out_iomap:
  1197. pci_release_regions(pdev);
  1198. out_request_regions:
  1199. out_set_dma_mask:
  1200. pci_disable_device(pdev);
  1201. out_enable_device:
  1202. return err;
  1203. }
  1204. static void __devexit sc92031_remove(struct pci_dev *pdev)
  1205. {
  1206. struct net_device *dev = pci_get_drvdata(pdev);
  1207. struct sc92031_priv *priv = netdev_priv(dev);
  1208. void __iomem* port_base = priv->port_base;
  1209. unregister_netdev(dev);
  1210. free_netdev(dev);
  1211. pci_iounmap(pdev, port_base);
  1212. pci_release_regions(pdev);
  1213. pci_disable_device(pdev);
  1214. }
  1215. static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
  1216. {
  1217. struct net_device *dev = pci_get_drvdata(pdev);
  1218. struct sc92031_priv *priv = netdev_priv(dev);
  1219. pci_save_state(pdev);
  1220. if (!netif_running(dev))
  1221. goto out;
  1222. netif_device_detach(dev);
  1223. /* Disable interrupts, stop Tx and Rx. */
  1224. sc92031_disable_interrupts(dev);
  1225. spin_lock_bh(&priv->lock);
  1226. _sc92031_disable_tx_rx(dev);
  1227. _sc92031_tx_clear(dev);
  1228. mmiowb();
  1229. spin_unlock_bh(&priv->lock);
  1230. out:
  1231. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1232. return 0;
  1233. }
  1234. static int sc92031_resume(struct pci_dev *pdev)
  1235. {
  1236. struct net_device *dev = pci_get_drvdata(pdev);
  1237. struct sc92031_priv *priv = netdev_priv(dev);
  1238. pci_restore_state(pdev);
  1239. pci_set_power_state(pdev, PCI_D0);
  1240. if (!netif_running(dev))
  1241. goto out;
  1242. /* Interrupts already disabled by sc92031_suspend */
  1243. spin_lock_bh(&priv->lock);
  1244. _sc92031_reset(dev);
  1245. mmiowb();
  1246. spin_unlock_bh(&priv->lock);
  1247. sc92031_enable_interrupts(dev);
  1248. netif_device_attach(dev);
  1249. if (netif_carrier_ok(dev))
  1250. netif_wake_queue(dev);
  1251. else
  1252. netif_tx_disable(dev);
  1253. out:
  1254. return 0;
  1255. }
  1256. static DEFINE_PCI_DEVICE_TABLE(sc92031_pci_device_id_table) = {
  1257. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x2031) },
  1258. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x8139) },
  1259. { PCI_DEVICE(0x1088, 0x2031) },
  1260. { 0, }
  1261. };
  1262. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1263. static struct pci_driver sc92031_pci_driver = {
  1264. .name = SC92031_NAME,
  1265. .id_table = sc92031_pci_device_id_table,
  1266. .probe = sc92031_probe,
  1267. .remove = __devexit_p(sc92031_remove),
  1268. .suspend = sc92031_suspend,
  1269. .resume = sc92031_resume,
  1270. };
  1271. static int __init sc92031_init(void)
  1272. {
  1273. return pci_register_driver(&sc92031_pci_driver);
  1274. }
  1275. static void __exit sc92031_exit(void)
  1276. {
  1277. pci_unregister_driver(&sc92031_pci_driver);
  1278. }
  1279. module_init(sc92031_init);
  1280. module_exit(sc92031_exit);
  1281. MODULE_LICENSE("GPL");
  1282. MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
  1283. MODULE_DESCRIPTION("Silan SC92031 PCI Fast Ethernet Adapter driver");