r6040.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <linux/phy.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.27"
  50. #define DRV_RELDATE "23Feb2011"
  51. /* PHY CHIP Address */
  52. #define PHY1_ADDR 1 /* For MAC1 */
  53. #define PHY2_ADDR 3 /* For MAC2 */
  54. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  55. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  56. /* Time in jiffies before concluding the transmitter is hung. */
  57. #define TX_TIMEOUT (6000 * HZ / 1000)
  58. /* RDC MAC I/O Size */
  59. #define R6040_IO_SIZE 256
  60. /* MAX RDC MAC */
  61. #define MAX_MAC 2
  62. /* MAC registers */
  63. #define MCR0 0x00 /* Control register 0 */
  64. #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
  65. #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
  66. #define MCR1 0x04 /* Control register 1 */
  67. #define MAC_RST 0x0001 /* Reset the MAC */
  68. #define MBCR 0x08 /* Bus control */
  69. #define MT_ICR 0x0C /* TX interrupt control */
  70. #define MR_ICR 0x10 /* RX interrupt control */
  71. #define MTPR 0x14 /* TX poll command register */
  72. #define MR_BSR 0x18 /* RX buffer size */
  73. #define MR_DCR 0x1A /* RX descriptor control */
  74. #define MLSR 0x1C /* Last status */
  75. #define MMDIO 0x20 /* MDIO control register */
  76. #define MDIO_WRITE 0x4000 /* MDIO write */
  77. #define MDIO_READ 0x2000 /* MDIO read */
  78. #define MMRD 0x24 /* MDIO read data register */
  79. #define MMWD 0x28 /* MDIO write data register */
  80. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  81. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  82. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  83. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  84. #define MISR 0x3C /* Status register */
  85. #define MIER 0x40 /* INT enable register */
  86. #define MSK_INT 0x0000 /* Mask off interrupts */
  87. #define RX_FINISH 0x0001 /* RX finished */
  88. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  89. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  90. #define RX_EARLY 0x0008 /* RX early */
  91. #define TX_FINISH 0x0010 /* TX finished */
  92. #define TX_EARLY 0x0080 /* TX early */
  93. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  94. #define LINK_CHANGED 0x0200 /* PHY link changed */
  95. #define ME_CISR 0x44 /* Event counter INT status */
  96. #define ME_CIER 0x48 /* Event counter INT enable */
  97. #define MR_CNT 0x50 /* Successfully received packet counter */
  98. #define ME_CNT0 0x52 /* Event counter 0 */
  99. #define ME_CNT1 0x54 /* Event counter 1 */
  100. #define ME_CNT2 0x56 /* Event counter 2 */
  101. #define ME_CNT3 0x58 /* Event counter 3 */
  102. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  103. #define ME_CNT4 0x5C /* Event counter 4 */
  104. #define MP_CNT 0x5E /* Pause frame counter register */
  105. #define MAR0 0x60 /* Hash table 0 */
  106. #define MAR1 0x62 /* Hash table 1 */
  107. #define MAR2 0x64 /* Hash table 2 */
  108. #define MAR3 0x66 /* Hash table 3 */
  109. #define MID_0L 0x68 /* Multicast address MID0 Low */
  110. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  111. #define MID_0H 0x6C /* Multicast address MID0 High */
  112. #define MID_1L 0x70 /* MID1 Low */
  113. #define MID_1M 0x72 /* MID1 Medium */
  114. #define MID_1H 0x74 /* MID1 High */
  115. #define MID_2L 0x78 /* MID2 Low */
  116. #define MID_2M 0x7A /* MID2 Medium */
  117. #define MID_2H 0x7C /* MID2 High */
  118. #define MID_3L 0x80 /* MID3 Low */
  119. #define MID_3M 0x82 /* MID3 Medium */
  120. #define MID_3H 0x84 /* MID3 High */
  121. #define PHY_CC 0x88 /* PHY status change configuration register */
  122. #define PHY_ST 0x8A /* PHY status register */
  123. #define MAC_SM 0xAC /* MAC status machine */
  124. #define MAC_ID 0xBE /* Identifier register */
  125. #define TX_DCNT 0x80 /* TX descriptor count */
  126. #define RX_DCNT 0x80 /* RX descriptor count */
  127. #define MAX_BUF_SIZE 0x600
  128. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  129. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  130. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  131. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  132. /* Descriptor status */
  133. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  134. #define DSC_RX_OK 0x4000 /* RX was successful */
  135. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  136. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  137. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  138. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  139. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  140. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  141. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  142. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  143. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  144. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  145. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  146. /* PHY settings */
  147. #define ICPLUS_PHY_ID 0x0243
  148. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  149. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  150. "Florian Fainelli <florian@openwrt.org>");
  151. MODULE_LICENSE("GPL");
  152. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  153. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  154. /* RX and TX interrupts that we handle */
  155. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  156. #define TX_INTS (TX_FINISH)
  157. #define INT_MASK (RX_INTS | TX_INTS)
  158. struct r6040_descriptor {
  159. u16 status, len; /* 0-3 */
  160. __le32 buf; /* 4-7 */
  161. __le32 ndesc; /* 8-B */
  162. u32 rev1; /* C-F */
  163. char *vbufp; /* 10-13 */
  164. struct r6040_descriptor *vndescp; /* 14-17 */
  165. struct sk_buff *skb_ptr; /* 18-1B */
  166. u32 rev2; /* 1C-1F */
  167. } __attribute__((aligned(32)));
  168. struct r6040_private {
  169. spinlock_t lock; /* driver lock */
  170. struct pci_dev *pdev;
  171. struct r6040_descriptor *rx_insert_ptr;
  172. struct r6040_descriptor *rx_remove_ptr;
  173. struct r6040_descriptor *tx_insert_ptr;
  174. struct r6040_descriptor *tx_remove_ptr;
  175. struct r6040_descriptor *rx_ring;
  176. struct r6040_descriptor *tx_ring;
  177. dma_addr_t rx_ring_dma;
  178. dma_addr_t tx_ring_dma;
  179. u16 tx_free_desc, phy_addr;
  180. u16 mcr0, mcr1;
  181. struct net_device *dev;
  182. struct mii_bus *mii_bus;
  183. struct napi_struct napi;
  184. void __iomem *base;
  185. struct phy_device *phydev;
  186. int old_link;
  187. int old_duplex;
  188. };
  189. static char version[] __devinitdata = DRV_NAME
  190. ": RDC R6040 NAPI net driver,"
  191. "version "DRV_VERSION " (" DRV_RELDATE ")";
  192. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  193. /* Read a word data from PHY Chip */
  194. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  195. {
  196. int limit = 2048;
  197. u16 cmd;
  198. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  199. /* Wait for the read bit to be cleared */
  200. while (limit--) {
  201. cmd = ioread16(ioaddr + MMDIO);
  202. if (!(cmd & MDIO_READ))
  203. break;
  204. }
  205. return ioread16(ioaddr + MMRD);
  206. }
  207. /* Write a word data from PHY Chip */
  208. static void r6040_phy_write(void __iomem *ioaddr,
  209. int phy_addr, int reg, u16 val)
  210. {
  211. int limit = 2048;
  212. u16 cmd;
  213. iowrite16(val, ioaddr + MMWD);
  214. /* Write the command to the MDIO bus */
  215. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  216. /* Wait for the write bit to be cleared */
  217. while (limit--) {
  218. cmd = ioread16(ioaddr + MMDIO);
  219. if (!(cmd & MDIO_WRITE))
  220. break;
  221. }
  222. }
  223. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  224. {
  225. struct net_device *dev = bus->priv;
  226. struct r6040_private *lp = netdev_priv(dev);
  227. void __iomem *ioaddr = lp->base;
  228. return r6040_phy_read(ioaddr, phy_addr, reg);
  229. }
  230. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  231. int reg, u16 value)
  232. {
  233. struct net_device *dev = bus->priv;
  234. struct r6040_private *lp = netdev_priv(dev);
  235. void __iomem *ioaddr = lp->base;
  236. r6040_phy_write(ioaddr, phy_addr, reg, value);
  237. return 0;
  238. }
  239. static int r6040_mdiobus_reset(struct mii_bus *bus)
  240. {
  241. return 0;
  242. }
  243. static void r6040_free_txbufs(struct net_device *dev)
  244. {
  245. struct r6040_private *lp = netdev_priv(dev);
  246. int i;
  247. for (i = 0; i < TX_DCNT; i++) {
  248. if (lp->tx_insert_ptr->skb_ptr) {
  249. pci_unmap_single(lp->pdev,
  250. le32_to_cpu(lp->tx_insert_ptr->buf),
  251. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  252. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  253. lp->tx_insert_ptr->skb_ptr = NULL;
  254. }
  255. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  256. }
  257. }
  258. static void r6040_free_rxbufs(struct net_device *dev)
  259. {
  260. struct r6040_private *lp = netdev_priv(dev);
  261. int i;
  262. for (i = 0; i < RX_DCNT; i++) {
  263. if (lp->rx_insert_ptr->skb_ptr) {
  264. pci_unmap_single(lp->pdev,
  265. le32_to_cpu(lp->rx_insert_ptr->buf),
  266. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  267. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  268. lp->rx_insert_ptr->skb_ptr = NULL;
  269. }
  270. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  271. }
  272. }
  273. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  274. dma_addr_t desc_dma, int size)
  275. {
  276. struct r6040_descriptor *desc = desc_ring;
  277. dma_addr_t mapping = desc_dma;
  278. while (size-- > 0) {
  279. mapping += sizeof(*desc);
  280. desc->ndesc = cpu_to_le32(mapping);
  281. desc->vndescp = desc + 1;
  282. desc++;
  283. }
  284. desc--;
  285. desc->ndesc = cpu_to_le32(desc_dma);
  286. desc->vndescp = desc_ring;
  287. }
  288. static void r6040_init_txbufs(struct net_device *dev)
  289. {
  290. struct r6040_private *lp = netdev_priv(dev);
  291. lp->tx_free_desc = TX_DCNT;
  292. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  293. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  294. }
  295. static int r6040_alloc_rxbufs(struct net_device *dev)
  296. {
  297. struct r6040_private *lp = netdev_priv(dev);
  298. struct r6040_descriptor *desc;
  299. struct sk_buff *skb;
  300. int rc;
  301. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  302. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  303. /* Allocate skbs for the rx descriptors */
  304. desc = lp->rx_ring;
  305. do {
  306. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  307. if (!skb) {
  308. netdev_err(dev, "failed to alloc skb for rx\n");
  309. rc = -ENOMEM;
  310. goto err_exit;
  311. }
  312. desc->skb_ptr = skb;
  313. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  314. desc->skb_ptr->data,
  315. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  316. desc->status = DSC_OWNER_MAC;
  317. desc = desc->vndescp;
  318. } while (desc != lp->rx_ring);
  319. return 0;
  320. err_exit:
  321. /* Deallocate all previously allocated skbs */
  322. r6040_free_rxbufs(dev);
  323. return rc;
  324. }
  325. static void r6040_init_mac_regs(struct net_device *dev)
  326. {
  327. struct r6040_private *lp = netdev_priv(dev);
  328. void __iomem *ioaddr = lp->base;
  329. int limit = 2048;
  330. u16 cmd;
  331. /* Mask Off Interrupt */
  332. iowrite16(MSK_INT, ioaddr + MIER);
  333. /* Reset RDC MAC */
  334. iowrite16(MAC_RST, ioaddr + MCR1);
  335. while (limit--) {
  336. cmd = ioread16(ioaddr + MCR1);
  337. if (cmd & 0x1)
  338. break;
  339. }
  340. /* Reset internal state machine */
  341. iowrite16(2, ioaddr + MAC_SM);
  342. iowrite16(0, ioaddr + MAC_SM);
  343. mdelay(5);
  344. /* MAC Bus Control Register */
  345. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  346. /* Buffer Size Register */
  347. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  348. /* Write TX ring start address */
  349. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  350. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  351. /* Write RX ring start address */
  352. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  353. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  354. /* Set interrupt waiting time and packet numbers */
  355. iowrite16(0, ioaddr + MT_ICR);
  356. iowrite16(0, ioaddr + MR_ICR);
  357. /* Enable interrupts */
  358. iowrite16(INT_MASK, ioaddr + MIER);
  359. /* Enable TX and RX */
  360. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  361. /* Let TX poll the descriptors
  362. * we may got called by r6040_tx_timeout which has left
  363. * some unsent tx buffers */
  364. iowrite16(0x01, ioaddr + MTPR);
  365. }
  366. static void r6040_tx_timeout(struct net_device *dev)
  367. {
  368. struct r6040_private *priv = netdev_priv(dev);
  369. void __iomem *ioaddr = priv->base;
  370. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  371. "status %4.4x\n",
  372. ioread16(ioaddr + MIER),
  373. ioread16(ioaddr + MISR));
  374. dev->stats.tx_errors++;
  375. /* Reset MAC and re-init all registers */
  376. r6040_init_mac_regs(dev);
  377. }
  378. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  379. {
  380. struct r6040_private *priv = netdev_priv(dev);
  381. void __iomem *ioaddr = priv->base;
  382. unsigned long flags;
  383. spin_lock_irqsave(&priv->lock, flags);
  384. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  385. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  386. spin_unlock_irqrestore(&priv->lock, flags);
  387. return &dev->stats;
  388. }
  389. /* Stop RDC MAC and Free the allocated resource */
  390. static void r6040_down(struct net_device *dev)
  391. {
  392. struct r6040_private *lp = netdev_priv(dev);
  393. void __iomem *ioaddr = lp->base;
  394. int limit = 2048;
  395. u16 *adrp;
  396. u16 cmd;
  397. /* Stop MAC */
  398. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  399. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  400. while (limit--) {
  401. cmd = ioread16(ioaddr + MCR1);
  402. if (cmd & 0x1)
  403. break;
  404. }
  405. /* Restore MAC Address to MIDx */
  406. adrp = (u16 *) dev->dev_addr;
  407. iowrite16(adrp[0], ioaddr + MID_0L);
  408. iowrite16(adrp[1], ioaddr + MID_0M);
  409. iowrite16(adrp[2], ioaddr + MID_0H);
  410. }
  411. static int r6040_close(struct net_device *dev)
  412. {
  413. struct r6040_private *lp = netdev_priv(dev);
  414. struct pci_dev *pdev = lp->pdev;
  415. spin_lock_irq(&lp->lock);
  416. napi_disable(&lp->napi);
  417. netif_stop_queue(dev);
  418. r6040_down(dev);
  419. free_irq(dev->irq, dev);
  420. /* Free RX buffer */
  421. r6040_free_rxbufs(dev);
  422. /* Free TX buffer */
  423. r6040_free_txbufs(dev);
  424. spin_unlock_irq(&lp->lock);
  425. /* Free Descriptor memory */
  426. if (lp->rx_ring) {
  427. pci_free_consistent(pdev,
  428. RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  429. lp->rx_ring = NULL;
  430. }
  431. if (lp->tx_ring) {
  432. pci_free_consistent(pdev,
  433. TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  434. lp->tx_ring = NULL;
  435. }
  436. return 0;
  437. }
  438. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  439. {
  440. struct r6040_private *lp = netdev_priv(dev);
  441. if (!lp->phydev)
  442. return -EINVAL;
  443. return phy_mii_ioctl(lp->phydev, rq, cmd);
  444. }
  445. static int r6040_rx(struct net_device *dev, int limit)
  446. {
  447. struct r6040_private *priv = netdev_priv(dev);
  448. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  449. struct sk_buff *skb_ptr, *new_skb;
  450. int count = 0;
  451. u16 err;
  452. /* Limit not reached and the descriptor belongs to the CPU */
  453. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  454. /* Read the descriptor status */
  455. err = descptr->status;
  456. /* Global error status set */
  457. if (err & DSC_RX_ERR) {
  458. /* RX dribble */
  459. if (err & DSC_RX_ERR_DRI)
  460. dev->stats.rx_frame_errors++;
  461. /* Buffer length exceeded */
  462. if (err & DSC_RX_ERR_BUF)
  463. dev->stats.rx_length_errors++;
  464. /* Packet too long */
  465. if (err & DSC_RX_ERR_LONG)
  466. dev->stats.rx_length_errors++;
  467. /* Packet < 64 bytes */
  468. if (err & DSC_RX_ERR_RUNT)
  469. dev->stats.rx_length_errors++;
  470. /* CRC error */
  471. if (err & DSC_RX_ERR_CRC) {
  472. spin_lock(&priv->lock);
  473. dev->stats.rx_crc_errors++;
  474. spin_unlock(&priv->lock);
  475. }
  476. goto next_descr;
  477. }
  478. /* Packet successfully received */
  479. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  480. if (!new_skb) {
  481. dev->stats.rx_dropped++;
  482. goto next_descr;
  483. }
  484. skb_ptr = descptr->skb_ptr;
  485. skb_ptr->dev = priv->dev;
  486. /* Do not count the CRC */
  487. skb_put(skb_ptr, descptr->len - 4);
  488. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  489. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  490. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  491. /* Send to upper layer */
  492. netif_receive_skb(skb_ptr);
  493. dev->stats.rx_packets++;
  494. dev->stats.rx_bytes += descptr->len - 4;
  495. /* put new skb into descriptor */
  496. descptr->skb_ptr = new_skb;
  497. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  498. descptr->skb_ptr->data,
  499. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  500. next_descr:
  501. /* put the descriptor back to the MAC */
  502. descptr->status = DSC_OWNER_MAC;
  503. descptr = descptr->vndescp;
  504. count++;
  505. }
  506. priv->rx_remove_ptr = descptr;
  507. return count;
  508. }
  509. static void r6040_tx(struct net_device *dev)
  510. {
  511. struct r6040_private *priv = netdev_priv(dev);
  512. struct r6040_descriptor *descptr;
  513. void __iomem *ioaddr = priv->base;
  514. struct sk_buff *skb_ptr;
  515. u16 err;
  516. spin_lock(&priv->lock);
  517. descptr = priv->tx_remove_ptr;
  518. while (priv->tx_free_desc < TX_DCNT) {
  519. /* Check for errors */
  520. err = ioread16(ioaddr + MLSR);
  521. if (err & 0x0200)
  522. dev->stats.rx_fifo_errors++;
  523. if (err & (0x2000 | 0x4000))
  524. dev->stats.tx_carrier_errors++;
  525. if (descptr->status & DSC_OWNER_MAC)
  526. break; /* Not complete */
  527. skb_ptr = descptr->skb_ptr;
  528. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  529. skb_ptr->len, PCI_DMA_TODEVICE);
  530. /* Free buffer */
  531. dev_kfree_skb_irq(skb_ptr);
  532. descptr->skb_ptr = NULL;
  533. /* To next descriptor */
  534. descptr = descptr->vndescp;
  535. priv->tx_free_desc++;
  536. }
  537. priv->tx_remove_ptr = descptr;
  538. if (priv->tx_free_desc)
  539. netif_wake_queue(dev);
  540. spin_unlock(&priv->lock);
  541. }
  542. static int r6040_poll(struct napi_struct *napi, int budget)
  543. {
  544. struct r6040_private *priv =
  545. container_of(napi, struct r6040_private, napi);
  546. struct net_device *dev = priv->dev;
  547. void __iomem *ioaddr = priv->base;
  548. int work_done;
  549. work_done = r6040_rx(dev, budget);
  550. if (work_done < budget) {
  551. napi_complete(napi);
  552. /* Enable RX interrupt */
  553. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  554. }
  555. return work_done;
  556. }
  557. /* The RDC interrupt handler. */
  558. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  559. {
  560. struct net_device *dev = dev_id;
  561. struct r6040_private *lp = netdev_priv(dev);
  562. void __iomem *ioaddr = lp->base;
  563. u16 misr, status;
  564. /* Save MIER */
  565. misr = ioread16(ioaddr + MIER);
  566. /* Mask off RDC MAC interrupt */
  567. iowrite16(MSK_INT, ioaddr + MIER);
  568. /* Read MISR status and clear */
  569. status = ioread16(ioaddr + MISR);
  570. if (status == 0x0000 || status == 0xffff) {
  571. /* Restore RDC MAC interrupt */
  572. iowrite16(misr, ioaddr + MIER);
  573. return IRQ_NONE;
  574. }
  575. /* RX interrupt request */
  576. if (status & RX_INTS) {
  577. if (status & RX_NO_DESC) {
  578. /* RX descriptor unavailable */
  579. dev->stats.rx_dropped++;
  580. dev->stats.rx_missed_errors++;
  581. }
  582. if (status & RX_FIFO_FULL)
  583. dev->stats.rx_fifo_errors++;
  584. if (likely(napi_schedule_prep(&lp->napi))) {
  585. /* Mask off RX interrupt */
  586. misr &= ~RX_INTS;
  587. __napi_schedule(&lp->napi);
  588. }
  589. }
  590. /* TX interrupt request */
  591. if (status & TX_INTS)
  592. r6040_tx(dev);
  593. /* Restore RDC MAC interrupt */
  594. iowrite16(misr, ioaddr + MIER);
  595. return IRQ_HANDLED;
  596. }
  597. #ifdef CONFIG_NET_POLL_CONTROLLER
  598. static void r6040_poll_controller(struct net_device *dev)
  599. {
  600. disable_irq(dev->irq);
  601. r6040_interrupt(dev->irq, dev);
  602. enable_irq(dev->irq);
  603. }
  604. #endif
  605. /* Init RDC MAC */
  606. static int r6040_up(struct net_device *dev)
  607. {
  608. struct r6040_private *lp = netdev_priv(dev);
  609. void __iomem *ioaddr = lp->base;
  610. int ret;
  611. /* Initialise and alloc RX/TX buffers */
  612. r6040_init_txbufs(dev);
  613. ret = r6040_alloc_rxbufs(dev);
  614. if (ret)
  615. return ret;
  616. /* improve performance (by RDC guys) */
  617. r6040_phy_write(ioaddr, 30, 17,
  618. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  619. r6040_phy_write(ioaddr, 30, 17,
  620. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  621. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  622. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  623. /* Initialize all MAC registers */
  624. r6040_init_mac_regs(dev);
  625. return 0;
  626. }
  627. /* Read/set MAC address routines */
  628. static void r6040_mac_address(struct net_device *dev)
  629. {
  630. struct r6040_private *lp = netdev_priv(dev);
  631. void __iomem *ioaddr = lp->base;
  632. u16 *adrp;
  633. /* MAC operation register */
  634. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  635. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  636. iowrite16(0, ioaddr + MAC_SM);
  637. mdelay(5);
  638. /* Restore MAC Address */
  639. adrp = (u16 *) dev->dev_addr;
  640. iowrite16(adrp[0], ioaddr + MID_0L);
  641. iowrite16(adrp[1], ioaddr + MID_0M);
  642. iowrite16(adrp[2], ioaddr + MID_0H);
  643. /* Store MAC Address in perm_addr */
  644. memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
  645. }
  646. static int r6040_open(struct net_device *dev)
  647. {
  648. struct r6040_private *lp = netdev_priv(dev);
  649. int ret;
  650. /* Request IRQ and Register interrupt handler */
  651. ret = request_irq(dev->irq, r6040_interrupt,
  652. IRQF_SHARED, dev->name, dev);
  653. if (ret)
  654. goto out;
  655. /* Set MAC address */
  656. r6040_mac_address(dev);
  657. /* Allocate Descriptor memory */
  658. lp->rx_ring =
  659. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  660. if (!lp->rx_ring) {
  661. ret = -ENOMEM;
  662. goto err_free_irq;
  663. }
  664. lp->tx_ring =
  665. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  666. if (!lp->tx_ring) {
  667. ret = -ENOMEM;
  668. goto err_free_rx_ring;
  669. }
  670. ret = r6040_up(dev);
  671. if (ret)
  672. goto err_free_tx_ring;
  673. napi_enable(&lp->napi);
  674. netif_start_queue(dev);
  675. return 0;
  676. err_free_tx_ring:
  677. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  678. lp->tx_ring_dma);
  679. err_free_rx_ring:
  680. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  681. lp->rx_ring_dma);
  682. err_free_irq:
  683. free_irq(dev->irq, dev);
  684. out:
  685. return ret;
  686. }
  687. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  688. struct net_device *dev)
  689. {
  690. struct r6040_private *lp = netdev_priv(dev);
  691. struct r6040_descriptor *descptr;
  692. void __iomem *ioaddr = lp->base;
  693. unsigned long flags;
  694. /* Critical Section */
  695. spin_lock_irqsave(&lp->lock, flags);
  696. /* TX resource check */
  697. if (!lp->tx_free_desc) {
  698. spin_unlock_irqrestore(&lp->lock, flags);
  699. netif_stop_queue(dev);
  700. netdev_err(dev, ": no tx descriptor\n");
  701. return NETDEV_TX_BUSY;
  702. }
  703. /* Statistic Counter */
  704. dev->stats.tx_packets++;
  705. dev->stats.tx_bytes += skb->len;
  706. /* Set TX descriptor & Transmit it */
  707. lp->tx_free_desc--;
  708. descptr = lp->tx_insert_ptr;
  709. if (skb->len < MISR)
  710. descptr->len = MISR;
  711. else
  712. descptr->len = skb->len;
  713. descptr->skb_ptr = skb;
  714. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  715. skb->data, skb->len, PCI_DMA_TODEVICE));
  716. descptr->status = DSC_OWNER_MAC;
  717. skb_tx_timestamp(skb);
  718. /* Trigger the MAC to check the TX descriptor */
  719. iowrite16(0x01, ioaddr + MTPR);
  720. lp->tx_insert_ptr = descptr->vndescp;
  721. /* If no tx resource, stop */
  722. if (!lp->tx_free_desc)
  723. netif_stop_queue(dev);
  724. spin_unlock_irqrestore(&lp->lock, flags);
  725. return NETDEV_TX_OK;
  726. }
  727. static void r6040_multicast_list(struct net_device *dev)
  728. {
  729. struct r6040_private *lp = netdev_priv(dev);
  730. void __iomem *ioaddr = lp->base;
  731. unsigned long flags;
  732. struct netdev_hw_addr *ha;
  733. int i;
  734. u16 *adrp;
  735. u16 hash_table[4] = { 0 };
  736. spin_lock_irqsave(&lp->lock, flags);
  737. /* Keep our MAC Address */
  738. adrp = (u16 *)dev->dev_addr;
  739. iowrite16(adrp[0], ioaddr + MID_0L);
  740. iowrite16(adrp[1], ioaddr + MID_0M);
  741. iowrite16(adrp[2], ioaddr + MID_0H);
  742. /* Clear AMCP & PROM bits */
  743. lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
  744. /* Promiscuous mode */
  745. if (dev->flags & IFF_PROMISC)
  746. lp->mcr0 |= MCR0_PROMISC;
  747. /* Enable multicast hash table function to
  748. * receive all multicast packets. */
  749. else if (dev->flags & IFF_ALLMULTI) {
  750. lp->mcr0 |= MCR0_HASH_EN;
  751. for (i = 0; i < MCAST_MAX ; i++) {
  752. iowrite16(0, ioaddr + MID_1L + 8 * i);
  753. iowrite16(0, ioaddr + MID_1M + 8 * i);
  754. iowrite16(0, ioaddr + MID_1H + 8 * i);
  755. }
  756. for (i = 0; i < 4; i++)
  757. hash_table[i] = 0xffff;
  758. }
  759. /* Use internal multicast address registers if the number of
  760. * multicast addresses is not greater than MCAST_MAX. */
  761. else if (netdev_mc_count(dev) <= MCAST_MAX) {
  762. i = 0;
  763. netdev_for_each_mc_addr(ha, dev) {
  764. u16 *adrp = (u16 *) ha->addr;
  765. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  766. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  767. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  768. i++;
  769. }
  770. while (i < MCAST_MAX) {
  771. iowrite16(0, ioaddr + MID_1L + 8 * i);
  772. iowrite16(0, ioaddr + MID_1M + 8 * i);
  773. iowrite16(0, ioaddr + MID_1H + 8 * i);
  774. i++;
  775. }
  776. }
  777. /* Otherwise, Enable multicast hash table function. */
  778. else {
  779. u32 crc;
  780. lp->mcr0 |= MCR0_HASH_EN;
  781. for (i = 0; i < MCAST_MAX ; i++) {
  782. iowrite16(0, ioaddr + MID_1L + 8 * i);
  783. iowrite16(0, ioaddr + MID_1M + 8 * i);
  784. iowrite16(0, ioaddr + MID_1H + 8 * i);
  785. }
  786. /* Build multicast hash table */
  787. netdev_for_each_mc_addr(ha, dev) {
  788. u8 *addrs = ha->addr;
  789. crc = ether_crc(ETH_ALEN, addrs);
  790. crc >>= 26;
  791. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  792. }
  793. }
  794. iowrite16(lp->mcr0, ioaddr + MCR0);
  795. /* Fill the MAC hash tables with their values */
  796. if (lp->mcr0 && MCR0_HASH_EN) {
  797. iowrite16(hash_table[0], ioaddr + MAR0);
  798. iowrite16(hash_table[1], ioaddr + MAR1);
  799. iowrite16(hash_table[2], ioaddr + MAR2);
  800. iowrite16(hash_table[3], ioaddr + MAR3);
  801. }
  802. spin_unlock_irqrestore(&lp->lock, flags);
  803. }
  804. static void netdev_get_drvinfo(struct net_device *dev,
  805. struct ethtool_drvinfo *info)
  806. {
  807. struct r6040_private *rp = netdev_priv(dev);
  808. strcpy(info->driver, DRV_NAME);
  809. strcpy(info->version, DRV_VERSION);
  810. strcpy(info->bus_info, pci_name(rp->pdev));
  811. }
  812. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  813. {
  814. struct r6040_private *rp = netdev_priv(dev);
  815. return phy_ethtool_gset(rp->phydev, cmd);
  816. }
  817. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  818. {
  819. struct r6040_private *rp = netdev_priv(dev);
  820. return phy_ethtool_sset(rp->phydev, cmd);
  821. }
  822. static const struct ethtool_ops netdev_ethtool_ops = {
  823. .get_drvinfo = netdev_get_drvinfo,
  824. .get_settings = netdev_get_settings,
  825. .set_settings = netdev_set_settings,
  826. .get_link = ethtool_op_get_link,
  827. };
  828. static const struct net_device_ops r6040_netdev_ops = {
  829. .ndo_open = r6040_open,
  830. .ndo_stop = r6040_close,
  831. .ndo_start_xmit = r6040_start_xmit,
  832. .ndo_get_stats = r6040_get_stats,
  833. .ndo_set_multicast_list = r6040_multicast_list,
  834. .ndo_change_mtu = eth_change_mtu,
  835. .ndo_validate_addr = eth_validate_addr,
  836. .ndo_set_mac_address = eth_mac_addr,
  837. .ndo_do_ioctl = r6040_ioctl,
  838. .ndo_tx_timeout = r6040_tx_timeout,
  839. #ifdef CONFIG_NET_POLL_CONTROLLER
  840. .ndo_poll_controller = r6040_poll_controller,
  841. #endif
  842. };
  843. static void r6040_adjust_link(struct net_device *dev)
  844. {
  845. struct r6040_private *lp = netdev_priv(dev);
  846. struct phy_device *phydev = lp->phydev;
  847. int status_changed = 0;
  848. void __iomem *ioaddr = lp->base;
  849. BUG_ON(!phydev);
  850. if (lp->old_link != phydev->link) {
  851. status_changed = 1;
  852. lp->old_link = phydev->link;
  853. }
  854. /* reflect duplex change */
  855. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  856. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? 0x8000 : 0);
  857. iowrite16(lp->mcr0, ioaddr);
  858. status_changed = 1;
  859. lp->old_duplex = phydev->duplex;
  860. }
  861. if (status_changed) {
  862. pr_info("%s: link %s", dev->name, phydev->link ?
  863. "UP" : "DOWN");
  864. if (phydev->link)
  865. pr_cont(" - %d/%s", phydev->speed,
  866. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  867. pr_cont("\n");
  868. }
  869. }
  870. static int r6040_mii_probe(struct net_device *dev)
  871. {
  872. struct r6040_private *lp = netdev_priv(dev);
  873. struct phy_device *phydev = NULL;
  874. phydev = phy_find_first(lp->mii_bus);
  875. if (!phydev) {
  876. dev_err(&lp->pdev->dev, "no PHY found\n");
  877. return -ENODEV;
  878. }
  879. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  880. 0, PHY_INTERFACE_MODE_MII);
  881. if (IS_ERR(phydev)) {
  882. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  883. return PTR_ERR(phydev);
  884. }
  885. /* mask with MAC supported features */
  886. phydev->supported &= (SUPPORTED_10baseT_Half
  887. | SUPPORTED_10baseT_Full
  888. | SUPPORTED_100baseT_Half
  889. | SUPPORTED_100baseT_Full
  890. | SUPPORTED_Autoneg
  891. | SUPPORTED_MII
  892. | SUPPORTED_TP);
  893. phydev->advertising = phydev->supported;
  894. lp->phydev = phydev;
  895. lp->old_link = 0;
  896. lp->old_duplex = -1;
  897. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  898. "(mii_bus:phy_addr=%s)\n",
  899. phydev->drv->name, dev_name(&phydev->dev));
  900. return 0;
  901. }
  902. static int __devinit r6040_init_one(struct pci_dev *pdev,
  903. const struct pci_device_id *ent)
  904. {
  905. struct net_device *dev;
  906. struct r6040_private *lp;
  907. void __iomem *ioaddr;
  908. int err, io_size = R6040_IO_SIZE;
  909. static int card_idx = -1;
  910. int bar = 0;
  911. u16 *adrp;
  912. int i;
  913. pr_info("%s\n", version);
  914. err = pci_enable_device(pdev);
  915. if (err)
  916. goto err_out;
  917. /* this should always be supported */
  918. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  919. if (err) {
  920. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  921. "not supported by the card\n");
  922. goto err_out;
  923. }
  924. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  925. if (err) {
  926. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  927. "not supported by the card\n");
  928. goto err_out;
  929. }
  930. /* IO Size check */
  931. if (pci_resource_len(pdev, bar) < io_size) {
  932. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  933. err = -EIO;
  934. goto err_out;
  935. }
  936. pci_set_master(pdev);
  937. dev = alloc_etherdev(sizeof(struct r6040_private));
  938. if (!dev) {
  939. dev_err(&pdev->dev, "Failed to allocate etherdev\n");
  940. err = -ENOMEM;
  941. goto err_out;
  942. }
  943. SET_NETDEV_DEV(dev, &pdev->dev);
  944. lp = netdev_priv(dev);
  945. err = pci_request_regions(pdev, DRV_NAME);
  946. if (err) {
  947. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  948. goto err_out_free_dev;
  949. }
  950. ioaddr = pci_iomap(pdev, bar, io_size);
  951. if (!ioaddr) {
  952. dev_err(&pdev->dev, "ioremap failed for device\n");
  953. err = -EIO;
  954. goto err_out_free_res;
  955. }
  956. /* If PHY status change register is still set to zero it means the
  957. * bootloader didn't initialize it */
  958. if (ioread16(ioaddr + PHY_CC) == 0)
  959. iowrite16(0x9f07, ioaddr + PHY_CC);
  960. /* Init system & device */
  961. lp->base = ioaddr;
  962. dev->irq = pdev->irq;
  963. spin_lock_init(&lp->lock);
  964. pci_set_drvdata(pdev, dev);
  965. /* Set MAC address */
  966. card_idx++;
  967. adrp = (u16 *)dev->dev_addr;
  968. adrp[0] = ioread16(ioaddr + MID_0L);
  969. adrp[1] = ioread16(ioaddr + MID_0M);
  970. adrp[2] = ioread16(ioaddr + MID_0H);
  971. /* Some bootloader/BIOSes do not initialize
  972. * MAC address, warn about that */
  973. if (!(adrp[0] || adrp[1] || adrp[2])) {
  974. netdev_warn(dev, "MAC address not initialized, "
  975. "generating random\n");
  976. random_ether_addr(dev->dev_addr);
  977. }
  978. /* Link new device into r6040_root_dev */
  979. lp->pdev = pdev;
  980. lp->dev = dev;
  981. /* Init RDC private data */
  982. lp->mcr0 = 0x1002;
  983. lp->phy_addr = phy_table[card_idx];
  984. /* The RDC-specific entries in the device structure. */
  985. dev->netdev_ops = &r6040_netdev_ops;
  986. dev->ethtool_ops = &netdev_ethtool_ops;
  987. dev->watchdog_timeo = TX_TIMEOUT;
  988. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  989. lp->mii_bus = mdiobus_alloc();
  990. if (!lp->mii_bus) {
  991. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  992. err = -ENOMEM;
  993. goto err_out_unmap;
  994. }
  995. lp->mii_bus->priv = dev;
  996. lp->mii_bus->read = r6040_mdiobus_read;
  997. lp->mii_bus->write = r6040_mdiobus_write;
  998. lp->mii_bus->reset = r6040_mdiobus_reset;
  999. lp->mii_bus->name = "r6040_eth_mii";
  1000. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x", card_idx);
  1001. lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  1002. if (!lp->mii_bus->irq) {
  1003. dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
  1004. err = -ENOMEM;
  1005. goto err_out_mdio;
  1006. }
  1007. for (i = 0; i < PHY_MAX_ADDR; i++)
  1008. lp->mii_bus->irq[i] = PHY_POLL;
  1009. err = mdiobus_register(lp->mii_bus);
  1010. if (err) {
  1011. dev_err(&pdev->dev, "failed to register MII bus\n");
  1012. goto err_out_mdio_irq;
  1013. }
  1014. err = r6040_mii_probe(dev);
  1015. if (err) {
  1016. dev_err(&pdev->dev, "failed to probe MII bus\n");
  1017. goto err_out_mdio_unregister;
  1018. }
  1019. /* Register net device. After this dev->name assign */
  1020. err = register_netdev(dev);
  1021. if (err) {
  1022. dev_err(&pdev->dev, "Failed to register net device\n");
  1023. goto err_out_mdio_unregister;
  1024. }
  1025. return 0;
  1026. err_out_mdio_unregister:
  1027. mdiobus_unregister(lp->mii_bus);
  1028. err_out_mdio_irq:
  1029. kfree(lp->mii_bus->irq);
  1030. err_out_mdio:
  1031. mdiobus_free(lp->mii_bus);
  1032. err_out_unmap:
  1033. pci_iounmap(pdev, ioaddr);
  1034. err_out_free_res:
  1035. pci_release_regions(pdev);
  1036. err_out_free_dev:
  1037. free_netdev(dev);
  1038. err_out:
  1039. return err;
  1040. }
  1041. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  1042. {
  1043. struct net_device *dev = pci_get_drvdata(pdev);
  1044. struct r6040_private *lp = netdev_priv(dev);
  1045. unregister_netdev(dev);
  1046. mdiobus_unregister(lp->mii_bus);
  1047. kfree(lp->mii_bus->irq);
  1048. mdiobus_free(lp->mii_bus);
  1049. pci_release_regions(pdev);
  1050. free_netdev(dev);
  1051. pci_disable_device(pdev);
  1052. pci_set_drvdata(pdev, NULL);
  1053. }
  1054. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1055. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1056. { 0 }
  1057. };
  1058. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1059. static struct pci_driver r6040_driver = {
  1060. .name = DRV_NAME,
  1061. .id_table = r6040_pci_tbl,
  1062. .probe = r6040_init_one,
  1063. .remove = __devexit_p(r6040_remove_one),
  1064. };
  1065. static int __init r6040_init(void)
  1066. {
  1067. return pci_register_driver(&r6040_driver);
  1068. }
  1069. static void __exit r6040_cleanup(void)
  1070. {
  1071. pci_unregister_driver(&r6040_driver);
  1072. }
  1073. module_init(r6040_init);
  1074. module_exit(r6040_cleanup);