qlcnic_hw.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include <linux/slab.h>
  9. #include <net/ip.h>
  10. #include <linux/bitops.h>
  11. #define MASK(n) ((1ULL<<(n))-1)
  12. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  13. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  14. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  15. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  16. #define CRB_WINDOW_2M (0x130060)
  17. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  18. #define CRB_INDIRECT_2M (0x1e0000UL)
  19. #ifndef readq
  20. static inline u64 readq(void __iomem *addr)
  21. {
  22. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  23. }
  24. #endif
  25. #ifndef writeq
  26. static inline void writeq(u64 val, void __iomem *addr)
  27. {
  28. writel(((u32) (val)), (addr));
  29. writel(((u32) (val >> 32)), (addr + 4));
  30. }
  31. #endif
  32. static const struct crb_128M_2M_block_map
  33. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  34. {{{0, 0, 0, 0} } }, /* 0: PCI */
  35. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  36. {1, 0x0110000, 0x0120000, 0x130000},
  37. {1, 0x0120000, 0x0122000, 0x124000},
  38. {1, 0x0130000, 0x0132000, 0x126000},
  39. {1, 0x0140000, 0x0142000, 0x128000},
  40. {1, 0x0150000, 0x0152000, 0x12a000},
  41. {1, 0x0160000, 0x0170000, 0x110000},
  42. {1, 0x0170000, 0x0172000, 0x12e000},
  43. {0, 0x0000000, 0x0000000, 0x000000},
  44. {0, 0x0000000, 0x0000000, 0x000000},
  45. {0, 0x0000000, 0x0000000, 0x000000},
  46. {0, 0x0000000, 0x0000000, 0x000000},
  47. {0, 0x0000000, 0x0000000, 0x000000},
  48. {0, 0x0000000, 0x0000000, 0x000000},
  49. {1, 0x01e0000, 0x01e0800, 0x122000},
  50. {0, 0x0000000, 0x0000000, 0x000000} } },
  51. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  52. {{{0, 0, 0, 0} } }, /* 3: */
  53. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  54. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  55. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  56. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  57. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {0, 0x0000000, 0x0000000, 0x000000},
  65. {0, 0x0000000, 0x0000000, 0x000000},
  66. {0, 0x0000000, 0x0000000, 0x000000},
  67. {0, 0x0000000, 0x0000000, 0x000000},
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  73. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  89. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  105. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  121. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  122. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  123. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  124. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  125. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  126. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  127. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  128. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  129. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  130. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  131. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  132. {{{0, 0, 0, 0} } }, /* 23: */
  133. {{{0, 0, 0, 0} } }, /* 24: */
  134. {{{0, 0, 0, 0} } }, /* 25: */
  135. {{{0, 0, 0, 0} } }, /* 26: */
  136. {{{0, 0, 0, 0} } }, /* 27: */
  137. {{{0, 0, 0, 0} } }, /* 28: */
  138. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  139. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  140. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  141. {{{0} } }, /* 32: PCI */
  142. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  143. {1, 0x2110000, 0x2120000, 0x130000},
  144. {1, 0x2120000, 0x2122000, 0x124000},
  145. {1, 0x2130000, 0x2132000, 0x126000},
  146. {1, 0x2140000, 0x2142000, 0x128000},
  147. {1, 0x2150000, 0x2152000, 0x12a000},
  148. {1, 0x2160000, 0x2170000, 0x110000},
  149. {1, 0x2170000, 0x2172000, 0x12e000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000} } },
  158. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  159. {{{0} } }, /* 35: */
  160. {{{0} } }, /* 36: */
  161. {{{0} } }, /* 37: */
  162. {{{0} } }, /* 38: */
  163. {{{0} } }, /* 39: */
  164. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  165. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  166. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  167. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  168. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  169. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  170. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  171. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  172. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  173. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  174. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  175. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  176. {{{0} } }, /* 52: */
  177. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  178. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  179. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  180. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  181. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  182. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  183. {{{0} } }, /* 59: I2C0 */
  184. {{{0} } }, /* 60: I2C1 */
  185. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  186. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  187. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  188. };
  189. /*
  190. * top 12 bits of crb internal address (hub, agent)
  191. */
  192. static const unsigned crb_hub_agt[64] = {
  193. 0,
  194. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  195. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  196. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  197. 0,
  198. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  199. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  200. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  201. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  202. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  203. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  207. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  220. 0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  223. 0,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  225. 0,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  228. 0,
  229. 0,
  230. 0,
  231. 0,
  232. 0,
  233. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  234. 0,
  235. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  238. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  239. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  240. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  241. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  242. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  244. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  245. 0,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  250. 0,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  254. 0,
  255. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  256. 0,
  257. };
  258. /* PCI Windowing for DDR regions. */
  259. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  260. int
  261. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  262. {
  263. int done = 0, timeout = 0;
  264. while (!done) {
  265. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  266. if (done == 1)
  267. break;
  268. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  269. dev_err(&adapter->pdev->dev,
  270. "Failed to acquire sem=%d lock; holdby=%d\n",
  271. sem, id_reg ? QLCRD32(adapter, id_reg) : -1);
  272. return -EIO;
  273. }
  274. msleep(1);
  275. }
  276. if (id_reg)
  277. QLCWR32(adapter, id_reg, adapter->portnum);
  278. return 0;
  279. }
  280. void
  281. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  282. {
  283. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  284. }
  285. static int
  286. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  287. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  288. {
  289. u32 i, producer, consumer;
  290. struct qlcnic_cmd_buffer *pbuf;
  291. struct cmd_desc_type0 *cmd_desc;
  292. struct qlcnic_host_tx_ring *tx_ring;
  293. i = 0;
  294. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  295. return -EIO;
  296. tx_ring = adapter->tx_ring;
  297. __netif_tx_lock_bh(tx_ring->txq);
  298. producer = tx_ring->producer;
  299. consumer = tx_ring->sw_consumer;
  300. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  301. netif_tx_stop_queue(tx_ring->txq);
  302. smp_mb();
  303. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  304. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  305. netif_tx_wake_queue(tx_ring->txq);
  306. } else {
  307. adapter->stats.xmit_off++;
  308. __netif_tx_unlock_bh(tx_ring->txq);
  309. return -EBUSY;
  310. }
  311. }
  312. do {
  313. cmd_desc = &cmd_desc_arr[i];
  314. pbuf = &tx_ring->cmd_buf_arr[producer];
  315. pbuf->skb = NULL;
  316. pbuf->frag_count = 0;
  317. memcpy(&tx_ring->desc_head[producer],
  318. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  319. producer = get_next_index(producer, tx_ring->num_desc);
  320. i++;
  321. } while (i != nr_desc);
  322. tx_ring->producer = producer;
  323. qlcnic_update_cmd_producer(adapter, tx_ring);
  324. __netif_tx_unlock_bh(tx_ring->txq);
  325. return 0;
  326. }
  327. static int
  328. qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  329. __le16 vlan_id, unsigned op)
  330. {
  331. struct qlcnic_nic_req req;
  332. struct qlcnic_mac_req *mac_req;
  333. struct qlcnic_vlan_req *vlan_req;
  334. u64 word;
  335. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  336. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  337. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  338. req.req_hdr = cpu_to_le64(word);
  339. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  340. mac_req->op = op;
  341. memcpy(mac_req->mac_addr, addr, 6);
  342. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  343. vlan_req->vlan_id = vlan_id;
  344. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  345. }
  346. static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  347. {
  348. struct list_head *head;
  349. struct qlcnic_mac_list_s *cur;
  350. /* look up if already exists */
  351. list_for_each(head, &adapter->mac_list) {
  352. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  353. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  354. return 0;
  355. }
  356. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  357. if (cur == NULL) {
  358. dev_err(&adapter->netdev->dev,
  359. "failed to add mac address filter\n");
  360. return -ENOMEM;
  361. }
  362. memcpy(cur->mac_addr, addr, ETH_ALEN);
  363. if (qlcnic_sre_macaddr_change(adapter,
  364. cur->mac_addr, 0, QLCNIC_MAC_ADD)) {
  365. kfree(cur);
  366. return -EIO;
  367. }
  368. list_add_tail(&cur->list, &adapter->mac_list);
  369. return 0;
  370. }
  371. void qlcnic_set_multi(struct net_device *netdev)
  372. {
  373. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  374. struct netdev_hw_addr *ha;
  375. static const u8 bcast_addr[ETH_ALEN] = {
  376. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  377. };
  378. u32 mode = VPORT_MISS_MODE_DROP;
  379. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  380. return;
  381. qlcnic_nic_add_mac(adapter, adapter->mac_addr);
  382. qlcnic_nic_add_mac(adapter, bcast_addr);
  383. if (netdev->flags & IFF_PROMISC) {
  384. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  385. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  386. goto send_fw_cmd;
  387. }
  388. if ((netdev->flags & IFF_ALLMULTI) ||
  389. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  390. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  391. goto send_fw_cmd;
  392. }
  393. if (!netdev_mc_empty(netdev)) {
  394. netdev_for_each_mc_addr(ha, netdev) {
  395. qlcnic_nic_add_mac(adapter, ha->addr);
  396. }
  397. }
  398. send_fw_cmd:
  399. if (mode == VPORT_MISS_MODE_ACCEPT_ALL) {
  400. qlcnic_alloc_lb_filters_mem(adapter);
  401. adapter->mac_learn = 1;
  402. } else {
  403. adapter->mac_learn = 0;
  404. }
  405. qlcnic_nic_set_promisc(adapter, mode);
  406. }
  407. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  408. {
  409. struct qlcnic_nic_req req;
  410. u64 word;
  411. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  412. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  413. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  414. ((u64)adapter->portnum << 16);
  415. req.req_hdr = cpu_to_le64(word);
  416. req.words[0] = cpu_to_le64(mode);
  417. return qlcnic_send_cmd_descs(adapter,
  418. (struct cmd_desc_type0 *)&req, 1);
  419. }
  420. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  421. {
  422. struct qlcnic_mac_list_s *cur;
  423. struct list_head *head = &adapter->mac_list;
  424. while (!list_empty(head)) {
  425. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  426. qlcnic_sre_macaddr_change(adapter,
  427. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  428. list_del(&cur->list);
  429. kfree(cur);
  430. }
  431. }
  432. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  433. {
  434. struct qlcnic_filter *tmp_fil;
  435. struct hlist_node *tmp_hnode, *n;
  436. struct hlist_head *head;
  437. int i;
  438. for (i = 0; i < adapter->fhash.fmax; i++) {
  439. head = &(adapter->fhash.fhead[i]);
  440. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode)
  441. {
  442. if (jiffies >
  443. (QLCNIC_FILTER_AGE * HZ + tmp_fil->ftime)) {
  444. qlcnic_sre_macaddr_change(adapter,
  445. tmp_fil->faddr, tmp_fil->vlan_id,
  446. tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  447. QLCNIC_MAC_DEL);
  448. spin_lock_bh(&adapter->mac_learn_lock);
  449. adapter->fhash.fnum--;
  450. hlist_del(&tmp_fil->fnode);
  451. spin_unlock_bh(&adapter->mac_learn_lock);
  452. kfree(tmp_fil);
  453. }
  454. }
  455. }
  456. }
  457. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  458. {
  459. struct qlcnic_filter *tmp_fil;
  460. struct hlist_node *tmp_hnode, *n;
  461. struct hlist_head *head;
  462. int i;
  463. for (i = 0; i < adapter->fhash.fmax; i++) {
  464. head = &(adapter->fhash.fhead[i]);
  465. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  466. qlcnic_sre_macaddr_change(adapter, tmp_fil->faddr,
  467. tmp_fil->vlan_id, tmp_fil->vlan_id ?
  468. QLCNIC_MAC_VLAN_DEL : QLCNIC_MAC_DEL);
  469. spin_lock_bh(&adapter->mac_learn_lock);
  470. adapter->fhash.fnum--;
  471. hlist_del(&tmp_fil->fnode);
  472. spin_unlock_bh(&adapter->mac_learn_lock);
  473. kfree(tmp_fil);
  474. }
  475. }
  476. }
  477. int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  478. {
  479. struct qlcnic_nic_req req;
  480. int rv;
  481. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  482. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  483. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  484. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  485. req.words[0] = cpu_to_le64(flag);
  486. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  487. if (rv != 0)
  488. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  489. flag ? "Set" : "Reset");
  490. return rv;
  491. }
  492. int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  493. {
  494. if (qlcnic_set_fw_loopback(adapter, mode))
  495. return -EIO;
  496. if (qlcnic_nic_set_promisc(adapter, VPORT_MISS_MODE_ACCEPT_ALL)) {
  497. qlcnic_set_fw_loopback(adapter, mode);
  498. return -EIO;
  499. }
  500. msleep(1000);
  501. return 0;
  502. }
  503. void qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter)
  504. {
  505. int mode = VPORT_MISS_MODE_DROP;
  506. struct net_device *netdev = adapter->netdev;
  507. qlcnic_set_fw_loopback(adapter, 0);
  508. if (netdev->flags & IFF_PROMISC)
  509. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  510. else if (netdev->flags & IFF_ALLMULTI)
  511. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  512. qlcnic_nic_set_promisc(adapter, mode);
  513. msleep(1000);
  514. }
  515. /*
  516. * Send the interrupt coalescing parameter set by ethtool to the card.
  517. */
  518. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
  519. {
  520. struct qlcnic_nic_req req;
  521. int rv;
  522. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  523. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  524. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  525. ((u64) adapter->portnum << 16));
  526. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  527. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  528. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  529. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  530. ((u64) adapter->ahw->coal.type) << 32 |
  531. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  532. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  533. if (rv != 0)
  534. dev_err(&adapter->netdev->dev,
  535. "Could not send interrupt coalescing parameters\n");
  536. return rv;
  537. }
  538. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  539. {
  540. struct qlcnic_nic_req req;
  541. u64 word;
  542. int rv;
  543. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  544. return 0;
  545. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  546. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  547. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  548. req.req_hdr = cpu_to_le64(word);
  549. req.words[0] = cpu_to_le64(enable);
  550. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  551. if (rv != 0)
  552. dev_err(&adapter->netdev->dev,
  553. "Could not send configure hw lro request\n");
  554. return rv;
  555. }
  556. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  557. {
  558. struct qlcnic_nic_req req;
  559. u64 word;
  560. int rv;
  561. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  562. return 0;
  563. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  564. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  565. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  566. ((u64)adapter->portnum << 16);
  567. req.req_hdr = cpu_to_le64(word);
  568. req.words[0] = cpu_to_le64(enable);
  569. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  570. if (rv != 0)
  571. dev_err(&adapter->netdev->dev,
  572. "Could not send configure bridge mode request\n");
  573. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  574. return rv;
  575. }
  576. #define RSS_HASHTYPE_IP_TCP 0x3
  577. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
  578. {
  579. struct qlcnic_nic_req req;
  580. u64 word;
  581. int i, rv;
  582. static const u64 key[] = {
  583. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  584. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  585. 0x255b0ec26d5a56daULL
  586. };
  587. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  588. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  589. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  590. req.req_hdr = cpu_to_le64(word);
  591. /*
  592. * RSS request:
  593. * bits 3-0: hash_method
  594. * 5-4: hash_type_ipv4
  595. * 7-6: hash_type_ipv6
  596. * 8: enable
  597. * 9: use indirection table
  598. * 47-10: reserved
  599. * 63-48: indirection table mask
  600. */
  601. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  602. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  603. ((u64)(enable & 0x1) << 8) |
  604. ((0x7ULL) << 48);
  605. req.words[0] = cpu_to_le64(word);
  606. for (i = 0; i < 5; i++)
  607. req.words[i+1] = cpu_to_le64(key[i]);
  608. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  609. if (rv != 0)
  610. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  611. return rv;
  612. }
  613. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd)
  614. {
  615. struct qlcnic_nic_req req;
  616. struct qlcnic_ipaddr *ipa;
  617. u64 word;
  618. int rv;
  619. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  620. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  621. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  622. req.req_hdr = cpu_to_le64(word);
  623. req.words[0] = cpu_to_le64(cmd);
  624. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  625. ipa->ipv4 = ip;
  626. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  627. if (rv != 0)
  628. dev_err(&adapter->netdev->dev,
  629. "could not notify %s IP 0x%x reuqest\n",
  630. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  631. return rv;
  632. }
  633. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  634. {
  635. struct qlcnic_nic_req req;
  636. u64 word;
  637. int rv;
  638. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  639. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  640. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  641. req.req_hdr = cpu_to_le64(word);
  642. req.words[0] = cpu_to_le64(enable | (enable << 8));
  643. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  644. if (rv != 0)
  645. dev_err(&adapter->netdev->dev,
  646. "could not configure link notification\n");
  647. return rv;
  648. }
  649. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  650. {
  651. struct qlcnic_nic_req req;
  652. u64 word;
  653. int rv;
  654. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  655. return 0;
  656. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  657. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  658. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  659. ((u64)adapter->portnum << 16) |
  660. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  661. req.req_hdr = cpu_to_le64(word);
  662. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  663. if (rv != 0)
  664. dev_err(&adapter->netdev->dev,
  665. "could not cleanup lro flows\n");
  666. return rv;
  667. }
  668. /*
  669. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  670. * @returns 0 on success, negative on failure
  671. */
  672. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  673. {
  674. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  675. int rc = 0;
  676. if (mtu < P3P_MIN_MTU || mtu > P3P_MAX_MTU) {
  677. dev_err(&adapter->netdev->dev, "%d bytes < mtu < %d bytes"
  678. " not supported\n", P3P_MAX_MTU, P3P_MIN_MTU);
  679. return -EINVAL;
  680. }
  681. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  682. if (!rc)
  683. netdev->mtu = mtu;
  684. return rc;
  685. }
  686. u32 qlcnic_fix_features(struct net_device *netdev, u32 features)
  687. {
  688. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  689. if ((adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  690. u32 changed = features ^ netdev->features;
  691. features ^= changed & (NETIF_F_ALL_CSUM | NETIF_F_RXCSUM);
  692. }
  693. if (!(features & NETIF_F_RXCSUM))
  694. features &= ~NETIF_F_LRO;
  695. return features;
  696. }
  697. int qlcnic_set_features(struct net_device *netdev, u32 features)
  698. {
  699. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  700. u32 changed = netdev->features ^ features;
  701. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  702. if (!(changed & NETIF_F_LRO))
  703. return 0;
  704. netdev->features = features ^ NETIF_F_LRO;
  705. if (qlcnic_config_hw_lro(adapter, hw_lro))
  706. return -EIO;
  707. if ((hw_lro == 0) && qlcnic_send_lro_cleanup(adapter))
  708. return -EIO;
  709. return 0;
  710. }
  711. /*
  712. * Changes the CRB window to the specified window.
  713. */
  714. /* Returns < 0 if off is not valid,
  715. * 1 if window access is needed. 'off' is set to offset from
  716. * CRB space in 128M pci map
  717. * 0 if no window access is needed. 'off' is set to 2M addr
  718. * In: 'off' is offset from base in 128M pci map
  719. */
  720. static int
  721. qlcnic_pci_get_crb_addr_2M(struct qlcnic_adapter *adapter,
  722. ulong off, void __iomem **addr)
  723. {
  724. const struct crb_128M_2M_sub_block_map *m;
  725. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  726. return -EINVAL;
  727. off -= QLCNIC_PCI_CRBSPACE;
  728. /*
  729. * Try direct map
  730. */
  731. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  732. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  733. *addr = adapter->ahw->pci_base0 + m->start_2M +
  734. (off - m->start_128M);
  735. return 0;
  736. }
  737. /*
  738. * Not in direct map, use crb window
  739. */
  740. *addr = adapter->ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  741. return 1;
  742. }
  743. /*
  744. * In: 'off' is offset from CRB space in 128M pci map
  745. * Out: 'off' is 2M pci map addr
  746. * side effect: lock crb window
  747. */
  748. static int
  749. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  750. {
  751. u32 window;
  752. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  753. off -= QLCNIC_PCI_CRBSPACE;
  754. window = CRB_HI(off);
  755. if (window == 0) {
  756. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  757. return -EIO;
  758. }
  759. writel(window, addr);
  760. if (readl(addr) != window) {
  761. if (printk_ratelimit())
  762. dev_warn(&adapter->pdev->dev,
  763. "failed to set CRB window to %d off 0x%lx\n",
  764. window, off);
  765. return -EIO;
  766. }
  767. return 0;
  768. }
  769. int
  770. qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off, u32 data)
  771. {
  772. unsigned long flags;
  773. int rv;
  774. void __iomem *addr = NULL;
  775. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  776. if (rv == 0) {
  777. writel(data, addr);
  778. return 0;
  779. }
  780. if (rv > 0) {
  781. /* indirect access */
  782. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  783. crb_win_lock(adapter);
  784. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  785. if (!rv)
  786. writel(data, addr);
  787. crb_win_unlock(adapter);
  788. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  789. return rv;
  790. }
  791. dev_err(&adapter->pdev->dev,
  792. "%s: invalid offset: 0x%016lx\n", __func__, off);
  793. dump_stack();
  794. return -EIO;
  795. }
  796. u32
  797. qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  798. {
  799. unsigned long flags;
  800. int rv;
  801. u32 data = -1;
  802. void __iomem *addr = NULL;
  803. rv = qlcnic_pci_get_crb_addr_2M(adapter, off, &addr);
  804. if (rv == 0)
  805. return readl(addr);
  806. if (rv > 0) {
  807. /* indirect access */
  808. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  809. crb_win_lock(adapter);
  810. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  811. data = readl(addr);
  812. crb_win_unlock(adapter);
  813. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  814. return data;
  815. }
  816. dev_err(&adapter->pdev->dev,
  817. "%s: invalid offset: 0x%016lx\n", __func__, off);
  818. dump_stack();
  819. return -1;
  820. }
  821. void __iomem *
  822. qlcnic_get_ioaddr(struct qlcnic_adapter *adapter, u32 offset)
  823. {
  824. void __iomem *addr = NULL;
  825. WARN_ON(qlcnic_pci_get_crb_addr_2M(adapter, offset, &addr));
  826. return addr;
  827. }
  828. static int
  829. qlcnic_pci_set_window_2M(struct qlcnic_adapter *adapter,
  830. u64 addr, u32 *start)
  831. {
  832. u32 window;
  833. window = OCM_WIN_P3P(addr);
  834. writel(window, adapter->ahw->ocm_win_crb);
  835. /* read back to flush */
  836. readl(adapter->ahw->ocm_win_crb);
  837. *start = QLCNIC_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  838. return 0;
  839. }
  840. static int
  841. qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter, u64 off,
  842. u64 *data, int op)
  843. {
  844. void __iomem *addr;
  845. int ret;
  846. u32 start;
  847. mutex_lock(&adapter->ahw->mem_lock);
  848. ret = qlcnic_pci_set_window_2M(adapter, off, &start);
  849. if (ret != 0)
  850. goto unlock;
  851. addr = adapter->ahw->pci_base0 + start;
  852. if (op == 0) /* read */
  853. *data = readq(addr);
  854. else /* write */
  855. writeq(*data, addr);
  856. unlock:
  857. mutex_unlock(&adapter->ahw->mem_lock);
  858. return ret;
  859. }
  860. void
  861. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  862. {
  863. void __iomem *addr = adapter->ahw->pci_base0 +
  864. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  865. mutex_lock(&adapter->ahw->mem_lock);
  866. *data = readq(addr);
  867. mutex_unlock(&adapter->ahw->mem_lock);
  868. }
  869. void
  870. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  871. {
  872. void __iomem *addr = adapter->ahw->pci_base0 +
  873. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  874. mutex_lock(&adapter->ahw->mem_lock);
  875. writeq(data, addr);
  876. mutex_unlock(&adapter->ahw->mem_lock);
  877. }
  878. #define MAX_CTL_CHECK 1000
  879. int
  880. qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter,
  881. u64 off, u64 data)
  882. {
  883. int i, j, ret;
  884. u32 temp, off8;
  885. void __iomem *mem_crb;
  886. /* Only 64-bit aligned access */
  887. if (off & 7)
  888. return -EIO;
  889. /* P3 onward, test agent base for MIU and SIU is same */
  890. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  891. QLCNIC_ADDR_QDR_NET_MAX)) {
  892. mem_crb = qlcnic_get_ioaddr(adapter,
  893. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  894. goto correct;
  895. }
  896. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  897. mem_crb = qlcnic_get_ioaddr(adapter,
  898. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  899. goto correct;
  900. }
  901. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  902. return qlcnic_pci_mem_access_direct(adapter, off, &data, 1);
  903. return -EIO;
  904. correct:
  905. off8 = off & ~0xf;
  906. mutex_lock(&adapter->ahw->mem_lock);
  907. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  908. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  909. i = 0;
  910. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  911. writel((TA_CTL_START | TA_CTL_ENABLE),
  912. (mem_crb + TEST_AGT_CTRL));
  913. for (j = 0; j < MAX_CTL_CHECK; j++) {
  914. temp = readl(mem_crb + TEST_AGT_CTRL);
  915. if ((temp & TA_CTL_BUSY) == 0)
  916. break;
  917. }
  918. if (j >= MAX_CTL_CHECK) {
  919. ret = -EIO;
  920. goto done;
  921. }
  922. i = (off & 0xf) ? 0 : 2;
  923. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i)),
  924. mem_crb + MIU_TEST_AGT_WRDATA(i));
  925. writel(readl(mem_crb + MIU_TEST_AGT_RDDATA(i+1)),
  926. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  927. i = (off & 0xf) ? 2 : 0;
  928. writel(data & 0xffffffff,
  929. mem_crb + MIU_TEST_AGT_WRDATA(i));
  930. writel((data >> 32) & 0xffffffff,
  931. mem_crb + MIU_TEST_AGT_WRDATA(i+1));
  932. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  933. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  934. (mem_crb + TEST_AGT_CTRL));
  935. for (j = 0; j < MAX_CTL_CHECK; j++) {
  936. temp = readl(mem_crb + TEST_AGT_CTRL);
  937. if ((temp & TA_CTL_BUSY) == 0)
  938. break;
  939. }
  940. if (j >= MAX_CTL_CHECK) {
  941. if (printk_ratelimit())
  942. dev_err(&adapter->pdev->dev,
  943. "failed to write through agent\n");
  944. ret = -EIO;
  945. } else
  946. ret = 0;
  947. done:
  948. mutex_unlock(&adapter->ahw->mem_lock);
  949. return ret;
  950. }
  951. int
  952. qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter,
  953. u64 off, u64 *data)
  954. {
  955. int j, ret;
  956. u32 temp, off8;
  957. u64 val;
  958. void __iomem *mem_crb;
  959. /* Only 64-bit aligned access */
  960. if (off & 7)
  961. return -EIO;
  962. /* P3 onward, test agent base for MIU and SIU is same */
  963. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  964. QLCNIC_ADDR_QDR_NET_MAX)) {
  965. mem_crb = qlcnic_get_ioaddr(adapter,
  966. QLCNIC_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  967. goto correct;
  968. }
  969. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET, QLCNIC_ADDR_DDR_NET_MAX)) {
  970. mem_crb = qlcnic_get_ioaddr(adapter,
  971. QLCNIC_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  972. goto correct;
  973. }
  974. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX)) {
  975. return qlcnic_pci_mem_access_direct(adapter,
  976. off, data, 0);
  977. }
  978. return -EIO;
  979. correct:
  980. off8 = off & ~0xf;
  981. mutex_lock(&adapter->ahw->mem_lock);
  982. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  983. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  984. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  985. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  986. for (j = 0; j < MAX_CTL_CHECK; j++) {
  987. temp = readl(mem_crb + TEST_AGT_CTRL);
  988. if ((temp & TA_CTL_BUSY) == 0)
  989. break;
  990. }
  991. if (j >= MAX_CTL_CHECK) {
  992. if (printk_ratelimit())
  993. dev_err(&adapter->pdev->dev,
  994. "failed to read through agent\n");
  995. ret = -EIO;
  996. } else {
  997. off8 = MIU_TEST_AGT_RDDATA_LO;
  998. if (off & 0xf)
  999. off8 = MIU_TEST_AGT_RDDATA_UPPER_LO;
  1000. temp = readl(mem_crb + off8 + 4);
  1001. val = (u64)temp << 32;
  1002. val |= readl(mem_crb + off8);
  1003. *data = val;
  1004. ret = 0;
  1005. }
  1006. mutex_unlock(&adapter->ahw->mem_lock);
  1007. return ret;
  1008. }
  1009. int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
  1010. {
  1011. int offset, board_type, magic;
  1012. struct pci_dev *pdev = adapter->pdev;
  1013. offset = QLCNIC_FW_MAGIC_OFFSET;
  1014. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1015. return -EIO;
  1016. if (magic != QLCNIC_BDINFO_MAGIC) {
  1017. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1018. magic);
  1019. return -EIO;
  1020. }
  1021. offset = QLCNIC_BRDTYPE_OFFSET;
  1022. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1023. return -EIO;
  1024. adapter->ahw->board_type = board_type;
  1025. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1026. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  1027. if ((gpio & 0x8000) == 0)
  1028. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1029. }
  1030. switch (board_type) {
  1031. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1032. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1033. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1034. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1035. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1036. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1037. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1038. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1039. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1040. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1041. adapter->ahw->port_type = QLCNIC_XGBE;
  1042. break;
  1043. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1044. case QLCNIC_BRDTYPE_P3P_4_GB:
  1045. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1046. adapter->ahw->port_type = QLCNIC_GBE;
  1047. break;
  1048. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1049. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1050. QLCNIC_XGBE : QLCNIC_GBE;
  1051. break;
  1052. default:
  1053. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1054. adapter->ahw->port_type = QLCNIC_XGBE;
  1055. break;
  1056. }
  1057. return 0;
  1058. }
  1059. int
  1060. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1061. {
  1062. u32 wol_cfg;
  1063. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  1064. if (wol_cfg & (1UL << adapter->portnum)) {
  1065. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  1066. if (wol_cfg & (1 << adapter->portnum))
  1067. return 1;
  1068. }
  1069. return 0;
  1070. }
  1071. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1072. {
  1073. struct qlcnic_nic_req req;
  1074. int rv;
  1075. u64 word;
  1076. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1077. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1078. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1079. req.req_hdr = cpu_to_le64(word);
  1080. req.words[0] = cpu_to_le64((u64)rate << 32);
  1081. req.words[1] = cpu_to_le64(state);
  1082. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1083. if (rv)
  1084. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1085. return rv;
  1086. }
  1087. /* FW dump related functions */
  1088. static u32
  1089. qlcnic_dump_crb(struct qlcnic_adapter *adapter, struct qlcnic_dump_entry *entry,
  1090. u32 *buffer)
  1091. {
  1092. int i;
  1093. u32 addr, data;
  1094. struct __crb *crb = &entry->region.crb;
  1095. void __iomem *base = adapter->ahw->pci_base0;
  1096. addr = crb->addr;
  1097. for (i = 0; i < crb->no_ops; i++) {
  1098. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1099. *buffer++ = cpu_to_le32(addr);
  1100. *buffer++ = cpu_to_le32(data);
  1101. addr += crb->stride;
  1102. }
  1103. return crb->no_ops * 2 * sizeof(u32);
  1104. }
  1105. static u32
  1106. qlcnic_dump_ctrl(struct qlcnic_adapter *adapter,
  1107. struct qlcnic_dump_entry *entry, u32 *buffer)
  1108. {
  1109. int i, k, timeout = 0;
  1110. void __iomem *base = adapter->ahw->pci_base0;
  1111. u32 addr, data;
  1112. u8 opcode, no_ops;
  1113. struct __ctrl *ctr = &entry->region.ctrl;
  1114. struct qlcnic_dump_template_hdr *t_hdr = adapter->ahw->fw_dump.tmpl_hdr;
  1115. addr = ctr->addr;
  1116. no_ops = ctr->no_ops;
  1117. for (i = 0; i < no_ops; i++) {
  1118. k = 0;
  1119. opcode = 0;
  1120. for (k = 0; k < 8; k++) {
  1121. if (!(ctr->opcode & (1 << k)))
  1122. continue;
  1123. switch (1 << k) {
  1124. case QLCNIC_DUMP_WCRB:
  1125. QLCNIC_WR_DUMP_REG(addr, base, ctr->val1);
  1126. break;
  1127. case QLCNIC_DUMP_RWCRB:
  1128. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1129. QLCNIC_WR_DUMP_REG(addr, base, data);
  1130. break;
  1131. case QLCNIC_DUMP_ANDCRB:
  1132. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1133. QLCNIC_WR_DUMP_REG(addr, base,
  1134. (data & ctr->val2));
  1135. break;
  1136. case QLCNIC_DUMP_ORCRB:
  1137. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1138. QLCNIC_WR_DUMP_REG(addr, base,
  1139. (data | ctr->val3));
  1140. break;
  1141. case QLCNIC_DUMP_POLLCRB:
  1142. while (timeout <= ctr->timeout) {
  1143. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1144. if ((data & ctr->val2) == ctr->val1)
  1145. break;
  1146. msleep(1);
  1147. timeout++;
  1148. }
  1149. if (timeout > ctr->timeout) {
  1150. dev_info(&adapter->pdev->dev,
  1151. "Timed out, aborting poll CRB\n");
  1152. return -EINVAL;
  1153. }
  1154. break;
  1155. case QLCNIC_DUMP_RD_SAVE:
  1156. if (ctr->index_a)
  1157. addr = t_hdr->saved_state[ctr->index_a];
  1158. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1159. t_hdr->saved_state[ctr->index_v] = data;
  1160. break;
  1161. case QLCNIC_DUMP_WRT_SAVED:
  1162. if (ctr->index_v)
  1163. data = t_hdr->saved_state[ctr->index_v];
  1164. else
  1165. data = ctr->val1;
  1166. if (ctr->index_a)
  1167. addr = t_hdr->saved_state[ctr->index_a];
  1168. QLCNIC_WR_DUMP_REG(addr, base, data);
  1169. break;
  1170. case QLCNIC_DUMP_MOD_SAVE_ST:
  1171. data = t_hdr->saved_state[ctr->index_v];
  1172. data <<= ctr->shl_val;
  1173. data >>= ctr->shr_val;
  1174. if (ctr->val2)
  1175. data &= ctr->val2;
  1176. data |= ctr->val3;
  1177. data += ctr->val1;
  1178. t_hdr->saved_state[ctr->index_v] = data;
  1179. break;
  1180. default:
  1181. dev_info(&adapter->pdev->dev,
  1182. "Unknown opcode\n");
  1183. break;
  1184. }
  1185. }
  1186. addr += ctr->stride;
  1187. }
  1188. return 0;
  1189. }
  1190. static u32
  1191. qlcnic_dump_mux(struct qlcnic_adapter *adapter, struct qlcnic_dump_entry *entry,
  1192. u32 *buffer)
  1193. {
  1194. int loop;
  1195. u32 val, data = 0;
  1196. struct __mux *mux = &entry->region.mux;
  1197. void __iomem *base = adapter->ahw->pci_base0;
  1198. val = mux->val;
  1199. for (loop = 0; loop < mux->no_ops; loop++) {
  1200. QLCNIC_WR_DUMP_REG(mux->addr, base, val);
  1201. QLCNIC_RD_DUMP_REG(mux->read_addr, base, &data);
  1202. *buffer++ = cpu_to_le32(val);
  1203. *buffer++ = cpu_to_le32(data);
  1204. val += mux->val_stride;
  1205. }
  1206. return 2 * mux->no_ops * sizeof(u32);
  1207. }
  1208. static u32
  1209. qlcnic_dump_que(struct qlcnic_adapter *adapter, struct qlcnic_dump_entry *entry,
  1210. u32 *buffer)
  1211. {
  1212. int i, loop;
  1213. u32 cnt, addr, data, que_id = 0;
  1214. void __iomem *base = adapter->ahw->pci_base0;
  1215. struct __queue *que = &entry->region.que;
  1216. addr = que->read_addr;
  1217. cnt = que->read_addr_cnt;
  1218. for (loop = 0; loop < que->no_ops; loop++) {
  1219. QLCNIC_WR_DUMP_REG(que->sel_addr, base, que_id);
  1220. addr = que->read_addr;
  1221. for (i = 0; i < cnt; i++) {
  1222. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1223. *buffer++ = cpu_to_le32(data);
  1224. addr += que->read_addr_stride;
  1225. }
  1226. que_id += que->stride;
  1227. }
  1228. return que->no_ops * cnt * sizeof(u32);
  1229. }
  1230. static u32
  1231. qlcnic_dump_ocm(struct qlcnic_adapter *adapter, struct qlcnic_dump_entry *entry,
  1232. u32 *buffer)
  1233. {
  1234. int i;
  1235. u32 data;
  1236. void __iomem *addr;
  1237. struct __ocm *ocm = &entry->region.ocm;
  1238. addr = adapter->ahw->pci_base0 + ocm->read_addr;
  1239. for (i = 0; i < ocm->no_ops; i++) {
  1240. data = readl(addr);
  1241. *buffer++ = cpu_to_le32(data);
  1242. addr += ocm->read_addr_stride;
  1243. }
  1244. return ocm->no_ops * sizeof(u32);
  1245. }
  1246. static u32
  1247. qlcnic_read_rom(struct qlcnic_adapter *adapter, struct qlcnic_dump_entry *entry,
  1248. u32 *buffer)
  1249. {
  1250. int i, count = 0;
  1251. u32 fl_addr, size, val, lck_val, addr;
  1252. struct __mem *rom = &entry->region.mem;
  1253. void __iomem *base = adapter->ahw->pci_base0;
  1254. fl_addr = rom->addr;
  1255. size = rom->size/4;
  1256. lock_try:
  1257. lck_val = readl(base + QLCNIC_FLASH_SEM2_LK);
  1258. if (!lck_val && count < MAX_CTL_CHECK) {
  1259. msleep(10);
  1260. count++;
  1261. goto lock_try;
  1262. }
  1263. writel(adapter->ahw->pci_func, (base + QLCNIC_FLASH_LOCK_ID));
  1264. for (i = 0; i < size; i++) {
  1265. addr = fl_addr & 0xFFFF0000;
  1266. QLCNIC_WR_DUMP_REG(FLASH_ROM_WINDOW, base, addr);
  1267. addr = LSW(fl_addr) + FLASH_ROM_DATA;
  1268. QLCNIC_RD_DUMP_REG(addr, base, &val);
  1269. fl_addr += 4;
  1270. *buffer++ = cpu_to_le32(val);
  1271. }
  1272. readl(base + QLCNIC_FLASH_SEM2_ULK);
  1273. return rom->size;
  1274. }
  1275. static u32
  1276. qlcnic_dump_l1_cache(struct qlcnic_adapter *adapter,
  1277. struct qlcnic_dump_entry *entry, u32 *buffer)
  1278. {
  1279. int i;
  1280. u32 cnt, val, data, addr;
  1281. void __iomem *base = adapter->ahw->pci_base0;
  1282. struct __cache *l1 = &entry->region.cache;
  1283. val = l1->init_tag_val;
  1284. for (i = 0; i < l1->no_ops; i++) {
  1285. QLCNIC_WR_DUMP_REG(l1->addr, base, val);
  1286. QLCNIC_WR_DUMP_REG(l1->ctrl_addr, base, LSW(l1->ctrl_val));
  1287. addr = l1->read_addr;
  1288. cnt = l1->read_addr_num;
  1289. while (cnt) {
  1290. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1291. *buffer++ = cpu_to_le32(data);
  1292. addr += l1->read_addr_stride;
  1293. cnt--;
  1294. }
  1295. val += l1->stride;
  1296. }
  1297. return l1->no_ops * l1->read_addr_num * sizeof(u32);
  1298. }
  1299. static u32
  1300. qlcnic_dump_l2_cache(struct qlcnic_adapter *adapter,
  1301. struct qlcnic_dump_entry *entry, u32 *buffer)
  1302. {
  1303. int i;
  1304. u32 cnt, val, data, addr;
  1305. u8 poll_mask, poll_to, time_out = 0;
  1306. void __iomem *base = adapter->ahw->pci_base0;
  1307. struct __cache *l2 = &entry->region.cache;
  1308. val = l2->init_tag_val;
  1309. poll_mask = LSB(MSW(l2->ctrl_val));
  1310. poll_to = MSB(MSW(l2->ctrl_val));
  1311. for (i = 0; i < l2->no_ops; i++) {
  1312. QLCNIC_WR_DUMP_REG(l2->addr, base, val);
  1313. if (LSW(l2->ctrl_val))
  1314. QLCNIC_WR_DUMP_REG(l2->ctrl_addr, base,
  1315. LSW(l2->ctrl_val));
  1316. if (!poll_mask)
  1317. goto skip_poll;
  1318. do {
  1319. QLCNIC_RD_DUMP_REG(l2->ctrl_addr, base, &data);
  1320. if (!(data & poll_mask))
  1321. break;
  1322. msleep(1);
  1323. time_out++;
  1324. } while (time_out <= poll_to);
  1325. if (time_out > poll_to) {
  1326. dev_err(&adapter->pdev->dev,
  1327. "Timeout exceeded in %s, aborting dump\n",
  1328. __func__);
  1329. return -EINVAL;
  1330. }
  1331. skip_poll:
  1332. addr = l2->read_addr;
  1333. cnt = l2->read_addr_num;
  1334. while (cnt) {
  1335. QLCNIC_RD_DUMP_REG(addr, base, &data);
  1336. *buffer++ = cpu_to_le32(data);
  1337. addr += l2->read_addr_stride;
  1338. cnt--;
  1339. }
  1340. val += l2->stride;
  1341. }
  1342. return l2->no_ops * l2->read_addr_num * sizeof(u32);
  1343. }
  1344. static u32
  1345. qlcnic_read_memory(struct qlcnic_adapter *adapter,
  1346. struct qlcnic_dump_entry *entry, u32 *buffer)
  1347. {
  1348. u32 addr, data, test, ret = 0;
  1349. int i, reg_read;
  1350. struct __mem *mem = &entry->region.mem;
  1351. void __iomem *base = adapter->ahw->pci_base0;
  1352. reg_read = mem->size;
  1353. addr = mem->addr;
  1354. /* check for data size of multiple of 16 and 16 byte alignment */
  1355. if ((addr & 0xf) || (reg_read%16)) {
  1356. dev_info(&adapter->pdev->dev,
  1357. "Unaligned memory addr:0x%x size:0x%x\n",
  1358. addr, reg_read);
  1359. return -EINVAL;
  1360. }
  1361. mutex_lock(&adapter->ahw->mem_lock);
  1362. while (reg_read != 0) {
  1363. QLCNIC_WR_DUMP_REG(MIU_TEST_ADDR_LO, base, addr);
  1364. QLCNIC_WR_DUMP_REG(MIU_TEST_ADDR_HI, base, 0);
  1365. QLCNIC_WR_DUMP_REG(MIU_TEST_CTR, base,
  1366. TA_CTL_ENABLE | TA_CTL_START);
  1367. for (i = 0; i < MAX_CTL_CHECK; i++) {
  1368. QLCNIC_RD_DUMP_REG(MIU_TEST_CTR, base, &test);
  1369. if (!(test & TA_CTL_BUSY))
  1370. break;
  1371. }
  1372. if (i == MAX_CTL_CHECK) {
  1373. if (printk_ratelimit()) {
  1374. dev_err(&adapter->pdev->dev,
  1375. "failed to read through agent\n");
  1376. ret = -EINVAL;
  1377. goto out;
  1378. }
  1379. }
  1380. for (i = 0; i < 4; i++) {
  1381. QLCNIC_RD_DUMP_REG(MIU_TEST_READ_DATA[i], base, &data);
  1382. *buffer++ = cpu_to_le32(data);
  1383. }
  1384. addr += 16;
  1385. reg_read -= 16;
  1386. ret += 16;
  1387. }
  1388. out:
  1389. mutex_unlock(&adapter->ahw->mem_lock);
  1390. return mem->size;
  1391. }
  1392. static u32
  1393. qlcnic_dump_nop(struct qlcnic_adapter *adapter,
  1394. struct qlcnic_dump_entry *entry, u32 *buffer)
  1395. {
  1396. entry->hdr.flags |= QLCNIC_DUMP_SKIP;
  1397. return 0;
  1398. }
  1399. struct qlcnic_dump_operations fw_dump_ops[] = {
  1400. { QLCNIC_DUMP_NOP, qlcnic_dump_nop },
  1401. { QLCNIC_DUMP_READ_CRB, qlcnic_dump_crb },
  1402. { QLCNIC_DUMP_READ_MUX, qlcnic_dump_mux },
  1403. { QLCNIC_DUMP_QUEUE, qlcnic_dump_que },
  1404. { QLCNIC_DUMP_BRD_CONFIG, qlcnic_read_rom },
  1405. { QLCNIC_DUMP_READ_OCM, qlcnic_dump_ocm },
  1406. { QLCNIC_DUMP_PEG_REG, qlcnic_dump_ctrl },
  1407. { QLCNIC_DUMP_L1_DTAG, qlcnic_dump_l1_cache },
  1408. { QLCNIC_DUMP_L1_ITAG, qlcnic_dump_l1_cache },
  1409. { QLCNIC_DUMP_L1_DATA, qlcnic_dump_l1_cache },
  1410. { QLCNIC_DUMP_L1_INST, qlcnic_dump_l1_cache },
  1411. { QLCNIC_DUMP_L2_DTAG, qlcnic_dump_l2_cache },
  1412. { QLCNIC_DUMP_L2_ITAG, qlcnic_dump_l2_cache },
  1413. { QLCNIC_DUMP_L2_DATA, qlcnic_dump_l2_cache },
  1414. { QLCNIC_DUMP_L2_INST, qlcnic_dump_l2_cache },
  1415. { QLCNIC_DUMP_READ_ROM, qlcnic_read_rom },
  1416. { QLCNIC_DUMP_READ_MEM, qlcnic_read_memory },
  1417. { QLCNIC_DUMP_READ_CTRL, qlcnic_dump_ctrl },
  1418. { QLCNIC_DUMP_TLHDR, qlcnic_dump_nop },
  1419. { QLCNIC_DUMP_RDEND, qlcnic_dump_nop },
  1420. };
  1421. /* Walk the template and collect dump for each entry in the dump template */
  1422. static int
  1423. qlcnic_valid_dump_entry(struct device *dev, struct qlcnic_dump_entry *entry,
  1424. u32 size)
  1425. {
  1426. int ret = 1;
  1427. if (size != entry->hdr.cap_size) {
  1428. dev_info(dev,
  1429. "Invalidate dump, Type:%d\tMask:%d\tSize:%dCap_size:%d\n",
  1430. entry->hdr.type, entry->hdr.mask, size, entry->hdr.cap_size);
  1431. dev_info(dev, "Aborting further dump capture\n");
  1432. ret = 0;
  1433. }
  1434. return ret;
  1435. }
  1436. int qlcnic_dump_fw(struct qlcnic_adapter *adapter)
  1437. {
  1438. u32 *buffer;
  1439. char mesg[64];
  1440. char *msg[] = {mesg, NULL};
  1441. int i, k, ops_cnt, ops_index, dump_size = 0;
  1442. u32 entry_offset, dump, no_entries, buf_offset = 0;
  1443. struct qlcnic_dump_entry *entry;
  1444. struct qlcnic_fw_dump *fw_dump = &adapter->ahw->fw_dump;
  1445. struct qlcnic_dump_template_hdr *tmpl_hdr = fw_dump->tmpl_hdr;
  1446. if (fw_dump->clr) {
  1447. dev_info(&adapter->pdev->dev,
  1448. "Previous dump not cleared, not capturing dump\n");
  1449. return -EIO;
  1450. }
  1451. /* Calculate the size for dump data area only */
  1452. for (i = 2, k = 1; (i & QLCNIC_DUMP_MASK_MAX); i <<= 1, k++)
  1453. if (i & tmpl_hdr->drv_cap_mask)
  1454. dump_size += tmpl_hdr->cap_sizes[k];
  1455. if (!dump_size)
  1456. return -EIO;
  1457. fw_dump->data = vzalloc(dump_size);
  1458. if (!fw_dump->data) {
  1459. dev_info(&adapter->pdev->dev,
  1460. "Unable to allocate (%d KB) for fw dump\n",
  1461. dump_size/1024);
  1462. return -ENOMEM;
  1463. }
  1464. buffer = fw_dump->data;
  1465. fw_dump->size = dump_size;
  1466. no_entries = tmpl_hdr->num_entries;
  1467. ops_cnt = ARRAY_SIZE(fw_dump_ops);
  1468. entry_offset = tmpl_hdr->offset;
  1469. tmpl_hdr->sys_info[0] = QLCNIC_DRIVER_VERSION;
  1470. tmpl_hdr->sys_info[1] = adapter->fw_version;
  1471. for (i = 0; i < no_entries; i++) {
  1472. entry = (void *)tmpl_hdr + entry_offset;
  1473. if (!(entry->hdr.mask & tmpl_hdr->drv_cap_mask)) {
  1474. entry->hdr.flags |= QLCNIC_DUMP_SKIP;
  1475. entry_offset += entry->hdr.offset;
  1476. continue;
  1477. }
  1478. /* Find the handler for this entry */
  1479. ops_index = 0;
  1480. while (ops_index < ops_cnt) {
  1481. if (entry->hdr.type == fw_dump_ops[ops_index].opcode)
  1482. break;
  1483. ops_index++;
  1484. }
  1485. if (ops_index == ops_cnt) {
  1486. dev_info(&adapter->pdev->dev,
  1487. "Invalid entry type %d, exiting dump\n",
  1488. entry->hdr.type);
  1489. goto error;
  1490. }
  1491. /* Collect dump for this entry */
  1492. dump = fw_dump_ops[ops_index].handler(adapter, entry, buffer);
  1493. if (dump && !qlcnic_valid_dump_entry(&adapter->pdev->dev, entry,
  1494. dump))
  1495. entry->hdr.flags |= QLCNIC_DUMP_SKIP;
  1496. buf_offset += entry->hdr.cap_size;
  1497. entry_offset += entry->hdr.offset;
  1498. buffer = fw_dump->data + buf_offset;
  1499. }
  1500. if (dump_size != buf_offset) {
  1501. dev_info(&adapter->pdev->dev,
  1502. "Captured(%d) and expected size(%d) do not match\n",
  1503. buf_offset, dump_size);
  1504. goto error;
  1505. } else {
  1506. fw_dump->clr = 1;
  1507. snprintf(mesg, sizeof(mesg), "FW dump for device: %d\n",
  1508. adapter->pdev->devfn);
  1509. dev_info(&adapter->pdev->dev, "Dump data, %d bytes captured\n",
  1510. fw_dump->size);
  1511. /* Send a udev event to notify availability of FW dump */
  1512. kobject_uevent_env(&adapter->pdev->dev.kobj, KOBJ_CHANGE, msg);
  1513. return 0;
  1514. }
  1515. error:
  1516. vfree(fw_dump->data);
  1517. return -EINVAL;
  1518. }