qlcnic_ctx.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static u32
  9. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  10. {
  11. u32 rsp;
  12. int timeout = 0;
  13. do {
  14. /* give atleast 1ms for firmware to respond */
  15. msleep(1);
  16. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  17. return QLCNIC_CDRP_RSP_TIMEOUT;
  18. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  19. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  20. return rsp;
  21. }
  22. u32
  23. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  24. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  25. {
  26. u32 rsp;
  27. u32 signature;
  28. u32 rcode = QLCNIC_RCODE_SUCCESS;
  29. struct pci_dev *pdev = adapter->pdev;
  30. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  31. /* Acquire semaphore before accessing CRB */
  32. if (qlcnic_api_lock(adapter))
  33. return QLCNIC_RCODE_TIMEOUT;
  34. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  35. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  36. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  37. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  38. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  39. rsp = qlcnic_poll_rsp(adapter);
  40. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  41. dev_err(&pdev->dev, "card response timeout.\n");
  42. rcode = QLCNIC_RCODE_TIMEOUT;
  43. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  44. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  45. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  46. rcode);
  47. }
  48. /* Release semaphore */
  49. qlcnic_api_unlock(adapter);
  50. return rcode;
  51. }
  52. static uint32_t qlcnic_temp_checksum(uint32_t *temp_buffer, u16 temp_size)
  53. {
  54. uint64_t sum = 0;
  55. int count = temp_size / sizeof(uint32_t);
  56. while (count-- > 0)
  57. sum += *temp_buffer++;
  58. while (sum >> 32)
  59. sum = (sum & 0xFFFFFFFF) + (sum >> 32);
  60. return ~sum;
  61. }
  62. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter)
  63. {
  64. int err, i;
  65. u16 temp_size;
  66. void *tmp_addr;
  67. u32 version, csum, *template, *tmp_buf;
  68. struct qlcnic_hardware_context *ahw;
  69. struct qlcnic_dump_template_hdr *tmpl_hdr, *tmp_tmpl;
  70. dma_addr_t tmp_addr_t = 0;
  71. ahw = adapter->ahw;
  72. err = qlcnic_issue_cmd(adapter,
  73. adapter->ahw->pci_func,
  74. adapter->fw_hal_version,
  75. 0,
  76. 0,
  77. 0,
  78. QLCNIC_CDRP_CMD_TEMP_SIZE);
  79. if (err != QLCNIC_RCODE_SUCCESS) {
  80. err = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  81. dev_info(&adapter->pdev->dev,
  82. "Can't get template size %d\n", err);
  83. err = -EIO;
  84. return err;
  85. }
  86. version = QLCRD32(adapter, QLCNIC_ARG3_CRB_OFFSET);
  87. temp_size = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  88. if (!temp_size)
  89. return -EIO;
  90. tmp_addr = dma_alloc_coherent(&adapter->pdev->dev, temp_size,
  91. &tmp_addr_t, GFP_KERNEL);
  92. if (!tmp_addr) {
  93. dev_err(&adapter->pdev->dev,
  94. "Can't get memory for FW dump template\n");
  95. return -ENOMEM;
  96. }
  97. err = qlcnic_issue_cmd(adapter,
  98. adapter->ahw->pci_func,
  99. adapter->fw_hal_version,
  100. LSD(tmp_addr_t),
  101. MSD(tmp_addr_t),
  102. temp_size,
  103. QLCNIC_CDRP_CMD_GET_TEMP_HDR);
  104. if (err != QLCNIC_RCODE_SUCCESS) {
  105. dev_err(&adapter->pdev->dev,
  106. "Failed to get mini dump template header %d\n", err);
  107. err = -EIO;
  108. goto error;
  109. }
  110. tmp_tmpl = tmp_addr;
  111. csum = qlcnic_temp_checksum((uint32_t *) tmp_addr, temp_size);
  112. if (csum) {
  113. dev_err(&adapter->pdev->dev,
  114. "Template header checksum validation failed\n");
  115. err = -EIO;
  116. goto error;
  117. }
  118. ahw->fw_dump.tmpl_hdr = vzalloc(temp_size);
  119. if (!ahw->fw_dump.tmpl_hdr) {
  120. err = -EIO;
  121. goto error;
  122. }
  123. tmp_buf = tmp_addr;
  124. template = (u32 *) ahw->fw_dump.tmpl_hdr;
  125. for (i = 0; i < temp_size/sizeof(u32); i++)
  126. *template++ = __le32_to_cpu(*tmp_buf++);
  127. tmpl_hdr = ahw->fw_dump.tmpl_hdr;
  128. tmpl_hdr->drv_cap_mask = QLCNIC_DUMP_MASK_DEF;
  129. ahw->fw_dump.enable = 1;
  130. error:
  131. dma_free_coherent(&adapter->pdev->dev, temp_size, tmp_addr, tmp_addr_t);
  132. return err;
  133. }
  134. int
  135. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  136. {
  137. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  138. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  139. if (qlcnic_issue_cmd(adapter,
  140. adapter->ahw->pci_func,
  141. adapter->fw_hal_version,
  142. recv_ctx->context_id,
  143. mtu,
  144. 0,
  145. QLCNIC_CDRP_CMD_SET_MTU)) {
  146. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  147. return -EIO;
  148. }
  149. }
  150. return 0;
  151. }
  152. static int
  153. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  154. {
  155. void *addr;
  156. struct qlcnic_hostrq_rx_ctx *prq;
  157. struct qlcnic_cardrsp_rx_ctx *prsp;
  158. struct qlcnic_hostrq_rds_ring *prq_rds;
  159. struct qlcnic_hostrq_sds_ring *prq_sds;
  160. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  161. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  162. struct qlcnic_host_rds_ring *rds_ring;
  163. struct qlcnic_host_sds_ring *sds_ring;
  164. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  165. u64 phys_addr;
  166. u8 i, nrds_rings, nsds_rings;
  167. size_t rq_size, rsp_size;
  168. u32 cap, reg, val, reg2;
  169. int err;
  170. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  171. nrds_rings = adapter->max_rds_rings;
  172. nsds_rings = adapter->max_sds_rings;
  173. rq_size =
  174. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  175. nsds_rings);
  176. rsp_size =
  177. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  178. nsds_rings);
  179. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  180. &hostrq_phys_addr, GFP_KERNEL);
  181. if (addr == NULL)
  182. return -ENOMEM;
  183. prq = addr;
  184. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  185. &cardrsp_phys_addr, GFP_KERNEL);
  186. if (addr == NULL) {
  187. err = -ENOMEM;
  188. goto out_free_rq;
  189. }
  190. prsp = addr;
  191. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  192. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  193. | QLCNIC_CAP0_VALIDOFF);
  194. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  195. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  196. msix_handler);
  197. prq->txrx_sds_binding = nsds_rings - 1;
  198. prq->capabilities[0] = cpu_to_le32(cap);
  199. prq->host_int_crb_mode =
  200. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  201. prq->host_rds_crb_mode =
  202. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  203. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  204. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  205. prq->rds_ring_offset = 0;
  206. val = le32_to_cpu(prq->rds_ring_offset) +
  207. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  208. prq->sds_ring_offset = cpu_to_le32(val);
  209. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  210. le32_to_cpu(prq->rds_ring_offset));
  211. for (i = 0; i < nrds_rings; i++) {
  212. rds_ring = &recv_ctx->rds_rings[i];
  213. rds_ring->producer = 0;
  214. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  215. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  216. prq_rds[i].ring_kind = cpu_to_le32(i);
  217. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  218. }
  219. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  220. le32_to_cpu(prq->sds_ring_offset));
  221. for (i = 0; i < nsds_rings; i++) {
  222. sds_ring = &recv_ctx->sds_rings[i];
  223. sds_ring->consumer = 0;
  224. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  225. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  226. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  227. prq_sds[i].msi_index = cpu_to_le16(i);
  228. }
  229. phys_addr = hostrq_phys_addr;
  230. err = qlcnic_issue_cmd(adapter,
  231. adapter->ahw->pci_func,
  232. adapter->fw_hal_version,
  233. (u32)(phys_addr >> 32),
  234. (u32)(phys_addr & 0xffffffff),
  235. rq_size,
  236. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  237. if (err) {
  238. dev_err(&adapter->pdev->dev,
  239. "Failed to create rx ctx in firmware%d\n", err);
  240. goto out_free_rsp;
  241. }
  242. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  243. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  244. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  245. rds_ring = &recv_ctx->rds_rings[i];
  246. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  247. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  248. }
  249. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  250. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  251. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  252. sds_ring = &recv_ctx->sds_rings[i];
  253. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  254. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  255. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  256. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  257. }
  258. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  259. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  260. recv_ctx->virt_port = prsp->virt_port;
  261. out_free_rsp:
  262. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  263. cardrsp_phys_addr);
  264. out_free_rq:
  265. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  266. return err;
  267. }
  268. static void
  269. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  270. {
  271. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  272. if (qlcnic_issue_cmd(adapter,
  273. adapter->ahw->pci_func,
  274. adapter->fw_hal_version,
  275. recv_ctx->context_id,
  276. QLCNIC_DESTROY_CTX_RESET,
  277. 0,
  278. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  279. dev_err(&adapter->pdev->dev,
  280. "Failed to destroy rx ctx in firmware\n");
  281. }
  282. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  283. }
  284. static int
  285. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  286. {
  287. struct qlcnic_hostrq_tx_ctx *prq;
  288. struct qlcnic_hostrq_cds_ring *prq_cds;
  289. struct qlcnic_cardrsp_tx_ctx *prsp;
  290. void *rq_addr, *rsp_addr;
  291. size_t rq_size, rsp_size;
  292. u32 temp;
  293. int err;
  294. u64 phys_addr;
  295. dma_addr_t rq_phys_addr, rsp_phys_addr;
  296. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  297. /* reset host resources */
  298. tx_ring->producer = 0;
  299. tx_ring->sw_consumer = 0;
  300. *(tx_ring->hw_consumer) = 0;
  301. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  302. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  303. &rq_phys_addr, GFP_KERNEL);
  304. if (!rq_addr)
  305. return -ENOMEM;
  306. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  307. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  308. &rsp_phys_addr, GFP_KERNEL);
  309. if (!rsp_addr) {
  310. err = -ENOMEM;
  311. goto out_free_rq;
  312. }
  313. memset(rq_addr, 0, rq_size);
  314. prq = rq_addr;
  315. memset(rsp_addr, 0, rsp_size);
  316. prsp = rsp_addr;
  317. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  318. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  319. QLCNIC_CAP0_LSO);
  320. prq->capabilities[0] = cpu_to_le32(temp);
  321. prq->host_int_crb_mode =
  322. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  323. prq->interrupt_ctl = 0;
  324. prq->msi_index = 0;
  325. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  326. prq_cds = &prq->cds_ring;
  327. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  328. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  329. phys_addr = rq_phys_addr;
  330. err = qlcnic_issue_cmd(adapter,
  331. adapter->ahw->pci_func,
  332. adapter->fw_hal_version,
  333. (u32)(phys_addr >> 32),
  334. ((u32)phys_addr & 0xffffffff),
  335. rq_size,
  336. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  337. if (err == QLCNIC_RCODE_SUCCESS) {
  338. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  339. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  340. adapter->tx_context_id =
  341. le16_to_cpu(prsp->context_id);
  342. } else {
  343. dev_err(&adapter->pdev->dev,
  344. "Failed to create tx ctx in firmware%d\n", err);
  345. err = -EIO;
  346. }
  347. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  348. rsp_phys_addr);
  349. out_free_rq:
  350. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  351. return err;
  352. }
  353. static void
  354. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  355. {
  356. if (qlcnic_issue_cmd(adapter,
  357. adapter->ahw->pci_func,
  358. adapter->fw_hal_version,
  359. adapter->tx_context_id,
  360. QLCNIC_DESTROY_CTX_RESET,
  361. 0,
  362. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  363. dev_err(&adapter->pdev->dev,
  364. "Failed to destroy tx ctx in firmware\n");
  365. }
  366. }
  367. int
  368. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  369. {
  370. return qlcnic_issue_cmd(adapter,
  371. adapter->ahw->pci_func,
  372. adapter->fw_hal_version,
  373. config,
  374. 0,
  375. 0,
  376. QLCNIC_CDRP_CMD_CONFIG_PORT);
  377. }
  378. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  379. {
  380. void *addr;
  381. int err;
  382. int ring;
  383. struct qlcnic_recv_context *recv_ctx;
  384. struct qlcnic_host_rds_ring *rds_ring;
  385. struct qlcnic_host_sds_ring *sds_ring;
  386. struct qlcnic_host_tx_ring *tx_ring;
  387. struct pci_dev *pdev = adapter->pdev;
  388. recv_ctx = adapter->recv_ctx;
  389. tx_ring = adapter->tx_ring;
  390. tx_ring->hw_consumer = (__le32 *) dma_alloc_coherent(&pdev->dev,
  391. sizeof(u32), &tx_ring->hw_cons_phys_addr, GFP_KERNEL);
  392. if (tx_ring->hw_consumer == NULL) {
  393. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  394. return -ENOMEM;
  395. }
  396. /* cmd desc ring */
  397. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  398. &tx_ring->phys_addr, GFP_KERNEL);
  399. if (addr == NULL) {
  400. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  401. err = -ENOMEM;
  402. goto err_out_free;
  403. }
  404. tx_ring->desc_head = addr;
  405. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  406. rds_ring = &recv_ctx->rds_rings[ring];
  407. addr = dma_alloc_coherent(&adapter->pdev->dev,
  408. RCV_DESC_RINGSIZE(rds_ring),
  409. &rds_ring->phys_addr, GFP_KERNEL);
  410. if (addr == NULL) {
  411. dev_err(&pdev->dev,
  412. "failed to allocate rds ring [%d]\n", ring);
  413. err = -ENOMEM;
  414. goto err_out_free;
  415. }
  416. rds_ring->desc_head = addr;
  417. }
  418. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  419. sds_ring = &recv_ctx->sds_rings[ring];
  420. addr = dma_alloc_coherent(&adapter->pdev->dev,
  421. STATUS_DESC_RINGSIZE(sds_ring),
  422. &sds_ring->phys_addr, GFP_KERNEL);
  423. if (addr == NULL) {
  424. dev_err(&pdev->dev,
  425. "failed to allocate sds ring [%d]\n", ring);
  426. err = -ENOMEM;
  427. goto err_out_free;
  428. }
  429. sds_ring->desc_head = addr;
  430. }
  431. return 0;
  432. err_out_free:
  433. qlcnic_free_hw_resources(adapter);
  434. return err;
  435. }
  436. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  437. {
  438. int err;
  439. if (adapter->flags & QLCNIC_NEED_FLR) {
  440. pci_reset_function(adapter->pdev);
  441. adapter->flags &= ~QLCNIC_NEED_FLR;
  442. }
  443. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  444. if (err)
  445. return err;
  446. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  447. if (err) {
  448. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  449. return err;
  450. }
  451. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  452. return 0;
  453. }
  454. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  455. {
  456. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  457. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  458. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  459. /* Allow dma queues to drain after context reset */
  460. msleep(20);
  461. }
  462. }
  463. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  464. {
  465. struct qlcnic_recv_context *recv_ctx;
  466. struct qlcnic_host_rds_ring *rds_ring;
  467. struct qlcnic_host_sds_ring *sds_ring;
  468. struct qlcnic_host_tx_ring *tx_ring;
  469. int ring;
  470. recv_ctx = adapter->recv_ctx;
  471. tx_ring = adapter->tx_ring;
  472. if (tx_ring->hw_consumer != NULL) {
  473. dma_free_coherent(&adapter->pdev->dev,
  474. sizeof(u32),
  475. tx_ring->hw_consumer,
  476. tx_ring->hw_cons_phys_addr);
  477. tx_ring->hw_consumer = NULL;
  478. }
  479. if (tx_ring->desc_head != NULL) {
  480. dma_free_coherent(&adapter->pdev->dev,
  481. TX_DESC_RINGSIZE(tx_ring),
  482. tx_ring->desc_head, tx_ring->phys_addr);
  483. tx_ring->desc_head = NULL;
  484. }
  485. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  486. rds_ring = &recv_ctx->rds_rings[ring];
  487. if (rds_ring->desc_head != NULL) {
  488. dma_free_coherent(&adapter->pdev->dev,
  489. RCV_DESC_RINGSIZE(rds_ring),
  490. rds_ring->desc_head,
  491. rds_ring->phys_addr);
  492. rds_ring->desc_head = NULL;
  493. }
  494. }
  495. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  496. sds_ring = &recv_ctx->sds_rings[ring];
  497. if (sds_ring->desc_head != NULL) {
  498. dma_free_coherent(&adapter->pdev->dev,
  499. STATUS_DESC_RINGSIZE(sds_ring),
  500. sds_ring->desc_head,
  501. sds_ring->phys_addr);
  502. sds_ring->desc_head = NULL;
  503. }
  504. }
  505. }
  506. /* Get MAC address of a NIC partition */
  507. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  508. {
  509. int err;
  510. u32 arg1;
  511. arg1 = adapter->ahw->pci_func | BIT_8;
  512. err = qlcnic_issue_cmd(adapter,
  513. adapter->ahw->pci_func,
  514. adapter->fw_hal_version,
  515. arg1,
  516. 0,
  517. 0,
  518. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  519. if (err == QLCNIC_RCODE_SUCCESS)
  520. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  521. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  522. else {
  523. dev_err(&adapter->pdev->dev,
  524. "Failed to get mac address%d\n", err);
  525. err = -EIO;
  526. }
  527. return err;
  528. }
  529. /* Get info of a NIC partition */
  530. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  531. struct qlcnic_info *npar_info, u8 func_id)
  532. {
  533. int err;
  534. dma_addr_t nic_dma_t;
  535. struct qlcnic_info *nic_info;
  536. void *nic_info_addr;
  537. size_t nic_size = sizeof(struct qlcnic_info);
  538. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  539. &nic_dma_t, GFP_KERNEL);
  540. if (!nic_info_addr)
  541. return -ENOMEM;
  542. memset(nic_info_addr, 0, nic_size);
  543. nic_info = nic_info_addr;
  544. err = qlcnic_issue_cmd(adapter,
  545. adapter->ahw->pci_func,
  546. adapter->fw_hal_version,
  547. MSD(nic_dma_t),
  548. LSD(nic_dma_t),
  549. (func_id << 16 | nic_size),
  550. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  551. if (err == QLCNIC_RCODE_SUCCESS) {
  552. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  553. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  554. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  555. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  556. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  557. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  558. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  559. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  560. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  561. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  562. dev_info(&adapter->pdev->dev,
  563. "phy port: %d switch_mode: %d,\n"
  564. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  565. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  566. npar_info->phys_port, npar_info->switch_mode,
  567. npar_info->max_tx_ques, npar_info->max_rx_ques,
  568. npar_info->min_tx_bw, npar_info->max_tx_bw,
  569. npar_info->max_mtu, npar_info->capabilities);
  570. } else {
  571. dev_err(&adapter->pdev->dev,
  572. "Failed to get nic info%d\n", err);
  573. err = -EIO;
  574. }
  575. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  576. nic_dma_t);
  577. return err;
  578. }
  579. /* Configure a NIC partition */
  580. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  581. {
  582. int err = -EIO;
  583. dma_addr_t nic_dma_t;
  584. void *nic_info_addr;
  585. struct qlcnic_info *nic_info;
  586. size_t nic_size = sizeof(struct qlcnic_info);
  587. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  588. return err;
  589. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  590. &nic_dma_t, GFP_KERNEL);
  591. if (!nic_info_addr)
  592. return -ENOMEM;
  593. memset(nic_info_addr, 0, nic_size);
  594. nic_info = nic_info_addr;
  595. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  596. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  597. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  598. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  599. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  600. nic_info->max_mac_filters = nic->max_mac_filters;
  601. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  602. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  603. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  604. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  605. err = qlcnic_issue_cmd(adapter,
  606. adapter->ahw->pci_func,
  607. adapter->fw_hal_version,
  608. MSD(nic_dma_t),
  609. LSD(nic_dma_t),
  610. ((nic->pci_func << 16) | nic_size),
  611. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  612. if (err != QLCNIC_RCODE_SUCCESS) {
  613. dev_err(&adapter->pdev->dev,
  614. "Failed to set nic info%d\n", err);
  615. err = -EIO;
  616. }
  617. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  618. nic_dma_t);
  619. return err;
  620. }
  621. /* Get PCI Info of a partition */
  622. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  623. struct qlcnic_pci_info *pci_info)
  624. {
  625. int err = 0, i;
  626. dma_addr_t pci_info_dma_t;
  627. struct qlcnic_pci_info *npar;
  628. void *pci_info_addr;
  629. size_t npar_size = sizeof(struct qlcnic_pci_info);
  630. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  631. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  632. &pci_info_dma_t, GFP_KERNEL);
  633. if (!pci_info_addr)
  634. return -ENOMEM;
  635. memset(pci_info_addr, 0, pci_size);
  636. npar = pci_info_addr;
  637. err = qlcnic_issue_cmd(adapter,
  638. adapter->ahw->pci_func,
  639. adapter->fw_hal_version,
  640. MSD(pci_info_dma_t),
  641. LSD(pci_info_dma_t),
  642. pci_size,
  643. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  644. if (err == QLCNIC_RCODE_SUCCESS) {
  645. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  646. pci_info->id = le16_to_cpu(npar->id);
  647. pci_info->active = le16_to_cpu(npar->active);
  648. pci_info->type = le16_to_cpu(npar->type);
  649. pci_info->default_port =
  650. le16_to_cpu(npar->default_port);
  651. pci_info->tx_min_bw =
  652. le16_to_cpu(npar->tx_min_bw);
  653. pci_info->tx_max_bw =
  654. le16_to_cpu(npar->tx_max_bw);
  655. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  656. }
  657. } else {
  658. dev_err(&adapter->pdev->dev,
  659. "Failed to get PCI Info%d\n", err);
  660. err = -EIO;
  661. }
  662. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  663. pci_info_dma_t);
  664. return err;
  665. }
  666. /* Configure eSwitch for port mirroring */
  667. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  668. u8 enable_mirroring, u8 pci_func)
  669. {
  670. int err = -EIO;
  671. u32 arg1;
  672. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  673. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  674. return err;
  675. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  676. arg1 |= pci_func << 8;
  677. err = qlcnic_issue_cmd(adapter,
  678. adapter->ahw->pci_func,
  679. adapter->fw_hal_version,
  680. arg1,
  681. 0,
  682. 0,
  683. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  684. if (err != QLCNIC_RCODE_SUCCESS) {
  685. dev_err(&adapter->pdev->dev,
  686. "Failed to configure port mirroring%d on eswitch:%d\n",
  687. pci_func, id);
  688. } else {
  689. dev_info(&adapter->pdev->dev,
  690. "Configured eSwitch %d for port mirroring:%d\n",
  691. id, pci_func);
  692. }
  693. return err;
  694. }
  695. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  696. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  697. size_t stats_size = sizeof(struct __qlcnic_esw_statistics);
  698. struct __qlcnic_esw_statistics *stats;
  699. dma_addr_t stats_dma_t;
  700. void *stats_addr;
  701. u32 arg1;
  702. int err;
  703. if (esw_stats == NULL)
  704. return -ENOMEM;
  705. if (adapter->op_mode != QLCNIC_MGMT_FUNC &&
  706. func != adapter->ahw->pci_func) {
  707. dev_err(&adapter->pdev->dev,
  708. "Not privilege to query stats for func=%d", func);
  709. return -EIO;
  710. }
  711. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  712. &stats_dma_t, GFP_KERNEL);
  713. if (!stats_addr) {
  714. dev_err(&adapter->pdev->dev, "Unable to allocate memory\n");
  715. return -ENOMEM;
  716. }
  717. memset(stats_addr, 0, stats_size);
  718. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  719. arg1 |= rx_tx << 15 | stats_size << 16;
  720. err = qlcnic_issue_cmd(adapter,
  721. adapter->ahw->pci_func,
  722. adapter->fw_hal_version,
  723. arg1,
  724. MSD(stats_dma_t),
  725. LSD(stats_dma_t),
  726. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  727. if (!err) {
  728. stats = stats_addr;
  729. esw_stats->context_id = le16_to_cpu(stats->context_id);
  730. esw_stats->version = le16_to_cpu(stats->version);
  731. esw_stats->size = le16_to_cpu(stats->size);
  732. esw_stats->multicast_frames =
  733. le64_to_cpu(stats->multicast_frames);
  734. esw_stats->broadcast_frames =
  735. le64_to_cpu(stats->broadcast_frames);
  736. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  737. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  738. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  739. esw_stats->errors = le64_to_cpu(stats->errors);
  740. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  741. }
  742. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  743. stats_dma_t);
  744. return err;
  745. }
  746. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  747. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  748. struct __qlcnic_esw_statistics port_stats;
  749. u8 i;
  750. int ret = -EIO;
  751. if (esw_stats == NULL)
  752. return -ENOMEM;
  753. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  754. return -EIO;
  755. if (adapter->npars == NULL)
  756. return -EIO;
  757. memset(esw_stats, 0, sizeof(u64));
  758. esw_stats->unicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  759. esw_stats->multicast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  760. esw_stats->broadcast_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  761. esw_stats->dropped_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  762. esw_stats->errors = QLCNIC_ESW_STATS_NOT_AVAIL;
  763. esw_stats->local_frames = QLCNIC_ESW_STATS_NOT_AVAIL;
  764. esw_stats->numbytes = QLCNIC_ESW_STATS_NOT_AVAIL;
  765. esw_stats->context_id = eswitch;
  766. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++) {
  767. if (adapter->npars[i].phy_port != eswitch)
  768. continue;
  769. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  770. if (qlcnic_get_port_stats(adapter, i, rx_tx, &port_stats))
  771. continue;
  772. esw_stats->size = port_stats.size;
  773. esw_stats->version = port_stats.version;
  774. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  775. port_stats.unicast_frames);
  776. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  777. port_stats.multicast_frames);
  778. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  779. port_stats.broadcast_frames);
  780. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  781. port_stats.dropped_frames);
  782. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  783. port_stats.errors);
  784. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  785. port_stats.local_frames);
  786. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  787. port_stats.numbytes);
  788. ret = 0;
  789. }
  790. return ret;
  791. }
  792. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  793. const u8 port, const u8 rx_tx)
  794. {
  795. u32 arg1;
  796. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  797. return -EIO;
  798. if (func_esw == QLCNIC_STATS_PORT) {
  799. if (port >= QLCNIC_MAX_PCI_FUNC)
  800. goto err_ret;
  801. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  802. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  803. goto err_ret;
  804. } else {
  805. goto err_ret;
  806. }
  807. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  808. goto err_ret;
  809. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  810. arg1 |= BIT_14 | rx_tx << 15;
  811. return qlcnic_issue_cmd(adapter,
  812. adapter->ahw->pci_func,
  813. adapter->fw_hal_version,
  814. arg1,
  815. 0,
  816. 0,
  817. QLCNIC_CDRP_CMD_GET_ESWITCH_STATS);
  818. err_ret:
  819. dev_err(&adapter->pdev->dev, "Invalid argument func_esw=%d port=%d"
  820. "rx_ctx=%d\n", func_esw, port, rx_tx);
  821. return -EIO;
  822. }
  823. static int
  824. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  825. u32 *arg1, u32 *arg2)
  826. {
  827. int err = -EIO;
  828. u8 pci_func;
  829. pci_func = (*arg1 >> 8);
  830. err = qlcnic_issue_cmd(adapter,
  831. adapter->ahw->pci_func,
  832. adapter->fw_hal_version,
  833. *arg1,
  834. 0,
  835. 0,
  836. QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG);
  837. if (err == QLCNIC_RCODE_SUCCESS) {
  838. *arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  839. *arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  840. dev_info(&adapter->pdev->dev,
  841. "eSwitch port config for pci func %d\n", pci_func);
  842. } else {
  843. dev_err(&adapter->pdev->dev,
  844. "Failed to get eswitch port config for pci func %d\n",
  845. pci_func);
  846. }
  847. return err;
  848. }
  849. /* Configure eSwitch port
  850. op_mode = 0 for setting default port behavior
  851. op_mode = 1 for setting vlan id
  852. op_mode = 2 for deleting vlan id
  853. op_type = 0 for vlan_id
  854. op_type = 1 for port vlan_id
  855. */
  856. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  857. struct qlcnic_esw_func_cfg *esw_cfg)
  858. {
  859. int err = -EIO;
  860. u32 arg1, arg2 = 0;
  861. u8 pci_func;
  862. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  863. return err;
  864. pci_func = esw_cfg->pci_func;
  865. arg1 = (adapter->npars[pci_func].phy_port & BIT_0);
  866. arg1 |= (pci_func << 8);
  867. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  868. return err;
  869. arg1 &= ~(0x0ff << 8);
  870. arg1 |= (pci_func << 8);
  871. arg1 &= ~(BIT_2 | BIT_3);
  872. switch (esw_cfg->op_mode) {
  873. case QLCNIC_PORT_DEFAULTS:
  874. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  875. arg2 |= (BIT_0 | BIT_1);
  876. if (adapter->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  877. arg2 |= (BIT_2 | BIT_3);
  878. if (!(esw_cfg->discard_tagged))
  879. arg1 &= ~BIT_4;
  880. if (!(esw_cfg->promisc_mode))
  881. arg1 &= ~BIT_6;
  882. if (!(esw_cfg->mac_override))
  883. arg1 &= ~BIT_7;
  884. if (!(esw_cfg->mac_anti_spoof))
  885. arg2 &= ~BIT_0;
  886. if (!(esw_cfg->offload_flags & BIT_0))
  887. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  888. if (!(esw_cfg->offload_flags & BIT_1))
  889. arg2 &= ~BIT_2;
  890. if (!(esw_cfg->offload_flags & BIT_2))
  891. arg2 &= ~BIT_3;
  892. break;
  893. case QLCNIC_ADD_VLAN:
  894. arg1 |= (BIT_2 | BIT_5);
  895. arg1 |= (esw_cfg->vlan_id << 16);
  896. break;
  897. case QLCNIC_DEL_VLAN:
  898. arg1 |= (BIT_3 | BIT_5);
  899. arg1 &= ~(0x0ffff << 16);
  900. break;
  901. default:
  902. return err;
  903. }
  904. err = qlcnic_issue_cmd(adapter,
  905. adapter->ahw->pci_func,
  906. adapter->fw_hal_version,
  907. arg1,
  908. arg2,
  909. 0,
  910. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  911. if (err != QLCNIC_RCODE_SUCCESS) {
  912. dev_err(&adapter->pdev->dev,
  913. "Failed to configure eswitch pci func %d\n", pci_func);
  914. } else {
  915. dev_info(&adapter->pdev->dev,
  916. "Configured eSwitch for pci func %d\n", pci_func);
  917. }
  918. return err;
  919. }
  920. int
  921. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  922. struct qlcnic_esw_func_cfg *esw_cfg)
  923. {
  924. u32 arg1, arg2;
  925. u8 phy_port;
  926. if (adapter->op_mode == QLCNIC_MGMT_FUNC)
  927. phy_port = adapter->npars[esw_cfg->pci_func].phy_port;
  928. else
  929. phy_port = adapter->physical_port;
  930. arg1 = phy_port;
  931. arg1 |= (esw_cfg->pci_func << 8);
  932. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  933. return -EIO;
  934. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  935. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  936. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  937. esw_cfg->mac_override = !!(arg1 & BIT_7);
  938. esw_cfg->vlan_id = LSW(arg1 >> 16);
  939. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  940. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  941. return 0;
  942. }