octeon_mgmt.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Cavium Networks
  7. */
  8. #include <linux/capability.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/init.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/if_vlan.h>
  16. #include <linux/slab.h>
  17. #include <linux/phy.h>
  18. #include <linux/spinlock.h>
  19. #include <asm/octeon/octeon.h>
  20. #include <asm/octeon/cvmx-mixx-defs.h>
  21. #include <asm/octeon/cvmx-agl-defs.h>
  22. #define DRV_NAME "octeon_mgmt"
  23. #define DRV_VERSION "2.0"
  24. #define DRV_DESCRIPTION \
  25. "Cavium Networks Octeon MII (management) port Network Driver"
  26. #define OCTEON_MGMT_NAPI_WEIGHT 16
  27. /*
  28. * Ring sizes that are powers of two allow for more efficient modulo
  29. * opertions.
  30. */
  31. #define OCTEON_MGMT_RX_RING_SIZE 512
  32. #define OCTEON_MGMT_TX_RING_SIZE 128
  33. /* Allow 8 bytes for vlan and FCS. */
  34. #define OCTEON_MGMT_RX_HEADROOM (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
  35. union mgmt_port_ring_entry {
  36. u64 d64;
  37. struct {
  38. u64 reserved_62_63:2;
  39. /* Length of the buffer/packet in bytes */
  40. u64 len:14;
  41. /* For TX, signals that the packet should be timestamped */
  42. u64 tstamp:1;
  43. /* The RX error code */
  44. u64 code:7;
  45. #define RING_ENTRY_CODE_DONE 0xf
  46. #define RING_ENTRY_CODE_MORE 0x10
  47. /* Physical address of the buffer */
  48. u64 addr:40;
  49. } s;
  50. };
  51. struct octeon_mgmt {
  52. struct net_device *netdev;
  53. int port;
  54. int irq;
  55. u64 *tx_ring;
  56. dma_addr_t tx_ring_handle;
  57. unsigned int tx_next;
  58. unsigned int tx_next_clean;
  59. unsigned int tx_current_fill;
  60. /* The tx_list lock also protects the ring related variables */
  61. struct sk_buff_head tx_list;
  62. /* RX variables only touched in napi_poll. No locking necessary. */
  63. u64 *rx_ring;
  64. dma_addr_t rx_ring_handle;
  65. unsigned int rx_next;
  66. unsigned int rx_next_fill;
  67. unsigned int rx_current_fill;
  68. struct sk_buff_head rx_list;
  69. spinlock_t lock;
  70. unsigned int last_duplex;
  71. unsigned int last_link;
  72. struct device *dev;
  73. struct napi_struct napi;
  74. struct tasklet_struct tx_clean_tasklet;
  75. struct phy_device *phydev;
  76. };
  77. static void octeon_mgmt_set_rx_irq(struct octeon_mgmt *p, int enable)
  78. {
  79. int port = p->port;
  80. union cvmx_mixx_intena mix_intena;
  81. unsigned long flags;
  82. spin_lock_irqsave(&p->lock, flags);
  83. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  84. mix_intena.s.ithena = enable ? 1 : 0;
  85. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  86. spin_unlock_irqrestore(&p->lock, flags);
  87. }
  88. static void octeon_mgmt_set_tx_irq(struct octeon_mgmt *p, int enable)
  89. {
  90. int port = p->port;
  91. union cvmx_mixx_intena mix_intena;
  92. unsigned long flags;
  93. spin_lock_irqsave(&p->lock, flags);
  94. mix_intena.u64 = cvmx_read_csr(CVMX_MIXX_INTENA(port));
  95. mix_intena.s.othena = enable ? 1 : 0;
  96. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  97. spin_unlock_irqrestore(&p->lock, flags);
  98. }
  99. static inline void octeon_mgmt_enable_rx_irq(struct octeon_mgmt *p)
  100. {
  101. octeon_mgmt_set_rx_irq(p, 1);
  102. }
  103. static inline void octeon_mgmt_disable_rx_irq(struct octeon_mgmt *p)
  104. {
  105. octeon_mgmt_set_rx_irq(p, 0);
  106. }
  107. static inline void octeon_mgmt_enable_tx_irq(struct octeon_mgmt *p)
  108. {
  109. octeon_mgmt_set_tx_irq(p, 1);
  110. }
  111. static inline void octeon_mgmt_disable_tx_irq(struct octeon_mgmt *p)
  112. {
  113. octeon_mgmt_set_tx_irq(p, 0);
  114. }
  115. static unsigned int ring_max_fill(unsigned int ring_size)
  116. {
  117. return ring_size - 8;
  118. }
  119. static unsigned int ring_size_to_bytes(unsigned int ring_size)
  120. {
  121. return ring_size * sizeof(union mgmt_port_ring_entry);
  122. }
  123. static void octeon_mgmt_rx_fill_ring(struct net_device *netdev)
  124. {
  125. struct octeon_mgmt *p = netdev_priv(netdev);
  126. int port = p->port;
  127. while (p->rx_current_fill < ring_max_fill(OCTEON_MGMT_RX_RING_SIZE)) {
  128. unsigned int size;
  129. union mgmt_port_ring_entry re;
  130. struct sk_buff *skb;
  131. /* CN56XX pass 1 needs 8 bytes of padding. */
  132. size = netdev->mtu + OCTEON_MGMT_RX_HEADROOM + 8 + NET_IP_ALIGN;
  133. skb = netdev_alloc_skb(netdev, size);
  134. if (!skb)
  135. break;
  136. skb_reserve(skb, NET_IP_ALIGN);
  137. __skb_queue_tail(&p->rx_list, skb);
  138. re.d64 = 0;
  139. re.s.len = size;
  140. re.s.addr = dma_map_single(p->dev, skb->data,
  141. size,
  142. DMA_FROM_DEVICE);
  143. /* Put it in the ring. */
  144. p->rx_ring[p->rx_next_fill] = re.d64;
  145. dma_sync_single_for_device(p->dev, p->rx_ring_handle,
  146. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  147. DMA_BIDIRECTIONAL);
  148. p->rx_next_fill =
  149. (p->rx_next_fill + 1) % OCTEON_MGMT_RX_RING_SIZE;
  150. p->rx_current_fill++;
  151. /* Ring the bell. */
  152. cvmx_write_csr(CVMX_MIXX_IRING2(port), 1);
  153. }
  154. }
  155. static void octeon_mgmt_clean_tx_buffers(struct octeon_mgmt *p)
  156. {
  157. int port = p->port;
  158. union cvmx_mixx_orcnt mix_orcnt;
  159. union mgmt_port_ring_entry re;
  160. struct sk_buff *skb;
  161. int cleaned = 0;
  162. unsigned long flags;
  163. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  164. while (mix_orcnt.s.orcnt) {
  165. spin_lock_irqsave(&p->tx_list.lock, flags);
  166. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  167. if (mix_orcnt.s.orcnt == 0) {
  168. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  169. break;
  170. }
  171. dma_sync_single_for_cpu(p->dev, p->tx_ring_handle,
  172. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  173. DMA_BIDIRECTIONAL);
  174. re.d64 = p->tx_ring[p->tx_next_clean];
  175. p->tx_next_clean =
  176. (p->tx_next_clean + 1) % OCTEON_MGMT_TX_RING_SIZE;
  177. skb = __skb_dequeue(&p->tx_list);
  178. mix_orcnt.u64 = 0;
  179. mix_orcnt.s.orcnt = 1;
  180. /* Acknowledge to hardware that we have the buffer. */
  181. cvmx_write_csr(CVMX_MIXX_ORCNT(port), mix_orcnt.u64);
  182. p->tx_current_fill--;
  183. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  184. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  185. DMA_TO_DEVICE);
  186. dev_kfree_skb_any(skb);
  187. cleaned++;
  188. mix_orcnt.u64 = cvmx_read_csr(CVMX_MIXX_ORCNT(port));
  189. }
  190. if (cleaned && netif_queue_stopped(p->netdev))
  191. netif_wake_queue(p->netdev);
  192. }
  193. static void octeon_mgmt_clean_tx_tasklet(unsigned long arg)
  194. {
  195. struct octeon_mgmt *p = (struct octeon_mgmt *)arg;
  196. octeon_mgmt_clean_tx_buffers(p);
  197. octeon_mgmt_enable_tx_irq(p);
  198. }
  199. static void octeon_mgmt_update_rx_stats(struct net_device *netdev)
  200. {
  201. struct octeon_mgmt *p = netdev_priv(netdev);
  202. int port = p->port;
  203. unsigned long flags;
  204. u64 drop, bad;
  205. /* These reads also clear the count registers. */
  206. drop = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port));
  207. bad = cvmx_read_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port));
  208. if (drop || bad) {
  209. /* Do an atomic update. */
  210. spin_lock_irqsave(&p->lock, flags);
  211. netdev->stats.rx_errors += bad;
  212. netdev->stats.rx_dropped += drop;
  213. spin_unlock_irqrestore(&p->lock, flags);
  214. }
  215. }
  216. static void octeon_mgmt_update_tx_stats(struct net_device *netdev)
  217. {
  218. struct octeon_mgmt *p = netdev_priv(netdev);
  219. int port = p->port;
  220. unsigned long flags;
  221. union cvmx_agl_gmx_txx_stat0 s0;
  222. union cvmx_agl_gmx_txx_stat1 s1;
  223. /* These reads also clear the count registers. */
  224. s0.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT0(port));
  225. s1.u64 = cvmx_read_csr(CVMX_AGL_GMX_TXX_STAT1(port));
  226. if (s0.s.xsdef || s0.s.xscol || s1.s.scol || s1.s.mcol) {
  227. /* Do an atomic update. */
  228. spin_lock_irqsave(&p->lock, flags);
  229. netdev->stats.tx_errors += s0.s.xsdef + s0.s.xscol;
  230. netdev->stats.collisions += s1.s.scol + s1.s.mcol;
  231. spin_unlock_irqrestore(&p->lock, flags);
  232. }
  233. }
  234. /*
  235. * Dequeue a receive skb and its corresponding ring entry. The ring
  236. * entry is returned, *pskb is updated to point to the skb.
  237. */
  238. static u64 octeon_mgmt_dequeue_rx_buffer(struct octeon_mgmt *p,
  239. struct sk_buff **pskb)
  240. {
  241. union mgmt_port_ring_entry re;
  242. dma_sync_single_for_cpu(p->dev, p->rx_ring_handle,
  243. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  244. DMA_BIDIRECTIONAL);
  245. re.d64 = p->rx_ring[p->rx_next];
  246. p->rx_next = (p->rx_next + 1) % OCTEON_MGMT_RX_RING_SIZE;
  247. p->rx_current_fill--;
  248. *pskb = __skb_dequeue(&p->rx_list);
  249. dma_unmap_single(p->dev, re.s.addr,
  250. ETH_FRAME_LEN + OCTEON_MGMT_RX_HEADROOM,
  251. DMA_FROM_DEVICE);
  252. return re.d64;
  253. }
  254. static int octeon_mgmt_receive_one(struct octeon_mgmt *p)
  255. {
  256. int port = p->port;
  257. struct net_device *netdev = p->netdev;
  258. union cvmx_mixx_ircnt mix_ircnt;
  259. union mgmt_port_ring_entry re;
  260. struct sk_buff *skb;
  261. struct sk_buff *skb2;
  262. struct sk_buff *skb_new;
  263. union mgmt_port_ring_entry re2;
  264. int rc = 1;
  265. re.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb);
  266. if (likely(re.s.code == RING_ENTRY_CODE_DONE)) {
  267. /* A good packet, send it up. */
  268. skb_put(skb, re.s.len);
  269. good:
  270. skb->protocol = eth_type_trans(skb, netdev);
  271. netdev->stats.rx_packets++;
  272. netdev->stats.rx_bytes += skb->len;
  273. netif_receive_skb(skb);
  274. rc = 0;
  275. } else if (re.s.code == RING_ENTRY_CODE_MORE) {
  276. /*
  277. * Packet split across skbs. This can happen if we
  278. * increase the MTU. Buffers that are already in the
  279. * rx ring can then end up being too small. As the rx
  280. * ring is refilled, buffers sized for the new MTU
  281. * will be used and we should go back to the normal
  282. * non-split case.
  283. */
  284. skb_put(skb, re.s.len);
  285. do {
  286. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  287. if (re2.s.code != RING_ENTRY_CODE_MORE
  288. && re2.s.code != RING_ENTRY_CODE_DONE)
  289. goto split_error;
  290. skb_put(skb2, re2.s.len);
  291. skb_new = skb_copy_expand(skb, 0, skb2->len,
  292. GFP_ATOMIC);
  293. if (!skb_new)
  294. goto split_error;
  295. if (skb_copy_bits(skb2, 0, skb_tail_pointer(skb_new),
  296. skb2->len))
  297. goto split_error;
  298. skb_put(skb_new, skb2->len);
  299. dev_kfree_skb_any(skb);
  300. dev_kfree_skb_any(skb2);
  301. skb = skb_new;
  302. } while (re2.s.code == RING_ENTRY_CODE_MORE);
  303. goto good;
  304. } else {
  305. /* Some other error, discard it. */
  306. dev_kfree_skb_any(skb);
  307. /*
  308. * Error statistics are accumulated in
  309. * octeon_mgmt_update_rx_stats.
  310. */
  311. }
  312. goto done;
  313. split_error:
  314. /* Discard the whole mess. */
  315. dev_kfree_skb_any(skb);
  316. dev_kfree_skb_any(skb2);
  317. while (re2.s.code == RING_ENTRY_CODE_MORE) {
  318. re2.d64 = octeon_mgmt_dequeue_rx_buffer(p, &skb2);
  319. dev_kfree_skb_any(skb2);
  320. }
  321. netdev->stats.rx_errors++;
  322. done:
  323. /* Tell the hardware we processed a packet. */
  324. mix_ircnt.u64 = 0;
  325. mix_ircnt.s.ircnt = 1;
  326. cvmx_write_csr(CVMX_MIXX_IRCNT(port), mix_ircnt.u64);
  327. return rc;
  328. }
  329. static int octeon_mgmt_receive_packets(struct octeon_mgmt *p, int budget)
  330. {
  331. int port = p->port;
  332. unsigned int work_done = 0;
  333. union cvmx_mixx_ircnt mix_ircnt;
  334. int rc;
  335. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  336. while (work_done < budget && mix_ircnt.s.ircnt) {
  337. rc = octeon_mgmt_receive_one(p);
  338. if (!rc)
  339. work_done++;
  340. /* Check for more packets. */
  341. mix_ircnt.u64 = cvmx_read_csr(CVMX_MIXX_IRCNT(port));
  342. }
  343. octeon_mgmt_rx_fill_ring(p->netdev);
  344. return work_done;
  345. }
  346. static int octeon_mgmt_napi_poll(struct napi_struct *napi, int budget)
  347. {
  348. struct octeon_mgmt *p = container_of(napi, struct octeon_mgmt, napi);
  349. struct net_device *netdev = p->netdev;
  350. unsigned int work_done = 0;
  351. work_done = octeon_mgmt_receive_packets(p, budget);
  352. if (work_done < budget) {
  353. /* We stopped because no more packets were available. */
  354. napi_complete(napi);
  355. octeon_mgmt_enable_rx_irq(p);
  356. }
  357. octeon_mgmt_update_rx_stats(netdev);
  358. return work_done;
  359. }
  360. /* Reset the hardware to clean state. */
  361. static void octeon_mgmt_reset_hw(struct octeon_mgmt *p)
  362. {
  363. union cvmx_mixx_ctl mix_ctl;
  364. union cvmx_mixx_bist mix_bist;
  365. union cvmx_agl_gmx_bist agl_gmx_bist;
  366. mix_ctl.u64 = 0;
  367. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  368. do {
  369. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  370. } while (mix_ctl.s.busy);
  371. mix_ctl.s.reset = 1;
  372. cvmx_write_csr(CVMX_MIXX_CTL(p->port), mix_ctl.u64);
  373. cvmx_read_csr(CVMX_MIXX_CTL(p->port));
  374. cvmx_wait(64);
  375. mix_bist.u64 = cvmx_read_csr(CVMX_MIXX_BIST(p->port));
  376. if (mix_bist.u64)
  377. dev_warn(p->dev, "MIX failed BIST (0x%016llx)\n",
  378. (unsigned long long)mix_bist.u64);
  379. agl_gmx_bist.u64 = cvmx_read_csr(CVMX_AGL_GMX_BIST);
  380. if (agl_gmx_bist.u64)
  381. dev_warn(p->dev, "AGL failed BIST (0x%016llx)\n",
  382. (unsigned long long)agl_gmx_bist.u64);
  383. }
  384. struct octeon_mgmt_cam_state {
  385. u64 cam[6];
  386. u64 cam_mask;
  387. int cam_index;
  388. };
  389. static void octeon_mgmt_cam_state_add(struct octeon_mgmt_cam_state *cs,
  390. unsigned char *addr)
  391. {
  392. int i;
  393. for (i = 0; i < 6; i++)
  394. cs->cam[i] |= (u64)addr[i] << (8 * (cs->cam_index));
  395. cs->cam_mask |= (1ULL << cs->cam_index);
  396. cs->cam_index++;
  397. }
  398. static void octeon_mgmt_set_rx_filtering(struct net_device *netdev)
  399. {
  400. struct octeon_mgmt *p = netdev_priv(netdev);
  401. int port = p->port;
  402. union cvmx_agl_gmx_rxx_adr_ctl adr_ctl;
  403. union cvmx_agl_gmx_prtx_cfg agl_gmx_prtx;
  404. unsigned long flags;
  405. unsigned int prev_packet_enable;
  406. unsigned int cam_mode = 1; /* 1 - Accept on CAM match */
  407. unsigned int multicast_mode = 1; /* 1 - Reject all multicast. */
  408. struct octeon_mgmt_cam_state cam_state;
  409. struct netdev_hw_addr *ha;
  410. int available_cam_entries;
  411. memset(&cam_state, 0, sizeof(cam_state));
  412. if ((netdev->flags & IFF_PROMISC) || netdev->uc.count > 7) {
  413. cam_mode = 0;
  414. available_cam_entries = 8;
  415. } else {
  416. /*
  417. * One CAM entry for the primary address, leaves seven
  418. * for the secondary addresses.
  419. */
  420. available_cam_entries = 7 - netdev->uc.count;
  421. }
  422. if (netdev->flags & IFF_MULTICAST) {
  423. if (cam_mode == 0 || (netdev->flags & IFF_ALLMULTI) ||
  424. netdev_mc_count(netdev) > available_cam_entries)
  425. multicast_mode = 2; /* 2 - Accept all multicast. */
  426. else
  427. multicast_mode = 0; /* 0 - Use CAM. */
  428. }
  429. if (cam_mode == 1) {
  430. /* Add primary address. */
  431. octeon_mgmt_cam_state_add(&cam_state, netdev->dev_addr);
  432. netdev_for_each_uc_addr(ha, netdev)
  433. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  434. }
  435. if (multicast_mode == 0) {
  436. netdev_for_each_mc_addr(ha, netdev)
  437. octeon_mgmt_cam_state_add(&cam_state, ha->addr);
  438. }
  439. spin_lock_irqsave(&p->lock, flags);
  440. /* Disable packet I/O. */
  441. agl_gmx_prtx.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  442. prev_packet_enable = agl_gmx_prtx.s.en;
  443. agl_gmx_prtx.s.en = 0;
  444. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  445. adr_ctl.u64 = 0;
  446. adr_ctl.s.cam_mode = cam_mode;
  447. adr_ctl.s.mcst = multicast_mode;
  448. adr_ctl.s.bcst = 1; /* Allow broadcast */
  449. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CTL(port), adr_ctl.u64);
  450. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM0(port), cam_state.cam[0]);
  451. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM1(port), cam_state.cam[1]);
  452. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM2(port), cam_state.cam[2]);
  453. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM3(port), cam_state.cam[3]);
  454. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM4(port), cam_state.cam[4]);
  455. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM5(port), cam_state.cam[5]);
  456. cvmx_write_csr(CVMX_AGL_GMX_RXX_ADR_CAM_EN(port), cam_state.cam_mask);
  457. /* Restore packet I/O. */
  458. agl_gmx_prtx.s.en = prev_packet_enable;
  459. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), agl_gmx_prtx.u64);
  460. spin_unlock_irqrestore(&p->lock, flags);
  461. }
  462. static int octeon_mgmt_set_mac_address(struct net_device *netdev, void *addr)
  463. {
  464. struct sockaddr *sa = addr;
  465. if (!is_valid_ether_addr(sa->sa_data))
  466. return -EADDRNOTAVAIL;
  467. memcpy(netdev->dev_addr, sa->sa_data, ETH_ALEN);
  468. octeon_mgmt_set_rx_filtering(netdev);
  469. return 0;
  470. }
  471. static int octeon_mgmt_change_mtu(struct net_device *netdev, int new_mtu)
  472. {
  473. struct octeon_mgmt *p = netdev_priv(netdev);
  474. int port = p->port;
  475. int size_without_fcs = new_mtu + OCTEON_MGMT_RX_HEADROOM;
  476. /*
  477. * Limit the MTU to make sure the ethernet packets are between
  478. * 64 bytes and 16383 bytes.
  479. */
  480. if (size_without_fcs < 64 || size_without_fcs > 16383) {
  481. dev_warn(p->dev, "MTU must be between %d and %d.\n",
  482. 64 - OCTEON_MGMT_RX_HEADROOM,
  483. 16383 - OCTEON_MGMT_RX_HEADROOM);
  484. return -EINVAL;
  485. }
  486. netdev->mtu = new_mtu;
  487. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_MAX(port), size_without_fcs);
  488. cvmx_write_csr(CVMX_AGL_GMX_RXX_JABBER(port),
  489. (size_without_fcs + 7) & 0xfff8);
  490. return 0;
  491. }
  492. static irqreturn_t octeon_mgmt_interrupt(int cpl, void *dev_id)
  493. {
  494. struct net_device *netdev = dev_id;
  495. struct octeon_mgmt *p = netdev_priv(netdev);
  496. int port = p->port;
  497. union cvmx_mixx_isr mixx_isr;
  498. mixx_isr.u64 = cvmx_read_csr(CVMX_MIXX_ISR(port));
  499. /* Clear any pending interrupts */
  500. cvmx_write_csr(CVMX_MIXX_ISR(port), mixx_isr.u64);
  501. cvmx_read_csr(CVMX_MIXX_ISR(port));
  502. if (mixx_isr.s.irthresh) {
  503. octeon_mgmt_disable_rx_irq(p);
  504. napi_schedule(&p->napi);
  505. }
  506. if (mixx_isr.s.orthresh) {
  507. octeon_mgmt_disable_tx_irq(p);
  508. tasklet_schedule(&p->tx_clean_tasklet);
  509. }
  510. return IRQ_HANDLED;
  511. }
  512. static int octeon_mgmt_ioctl(struct net_device *netdev,
  513. struct ifreq *rq, int cmd)
  514. {
  515. struct octeon_mgmt *p = netdev_priv(netdev);
  516. if (!netif_running(netdev))
  517. return -EINVAL;
  518. if (!p->phydev)
  519. return -EINVAL;
  520. return phy_mii_ioctl(p->phydev, rq, cmd);
  521. }
  522. static void octeon_mgmt_adjust_link(struct net_device *netdev)
  523. {
  524. struct octeon_mgmt *p = netdev_priv(netdev);
  525. int port = p->port;
  526. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  527. unsigned long flags;
  528. int link_changed = 0;
  529. spin_lock_irqsave(&p->lock, flags);
  530. if (p->phydev->link) {
  531. if (!p->last_link)
  532. link_changed = 1;
  533. if (p->last_duplex != p->phydev->duplex) {
  534. p->last_duplex = p->phydev->duplex;
  535. prtx_cfg.u64 =
  536. cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  537. prtx_cfg.s.duplex = p->phydev->duplex;
  538. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port),
  539. prtx_cfg.u64);
  540. }
  541. } else {
  542. if (p->last_link)
  543. link_changed = -1;
  544. }
  545. p->last_link = p->phydev->link;
  546. spin_unlock_irqrestore(&p->lock, flags);
  547. if (link_changed != 0) {
  548. if (link_changed > 0) {
  549. netif_carrier_on(netdev);
  550. pr_info("%s: Link is up - %d/%s\n", netdev->name,
  551. p->phydev->speed,
  552. DUPLEX_FULL == p->phydev->duplex ?
  553. "Full" : "Half");
  554. } else {
  555. netif_carrier_off(netdev);
  556. pr_info("%s: Link is down\n", netdev->name);
  557. }
  558. }
  559. }
  560. static int octeon_mgmt_init_phy(struct net_device *netdev)
  561. {
  562. struct octeon_mgmt *p = netdev_priv(netdev);
  563. char phy_id[20];
  564. if (octeon_is_simulation()) {
  565. /* No PHYs in the simulator. */
  566. netif_carrier_on(netdev);
  567. return 0;
  568. }
  569. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT, "0", p->port);
  570. p->phydev = phy_connect(netdev, phy_id, octeon_mgmt_adjust_link, 0,
  571. PHY_INTERFACE_MODE_MII);
  572. if (IS_ERR(p->phydev)) {
  573. p->phydev = NULL;
  574. return -1;
  575. }
  576. phy_start_aneg(p->phydev);
  577. return 0;
  578. }
  579. static int octeon_mgmt_open(struct net_device *netdev)
  580. {
  581. struct octeon_mgmt *p = netdev_priv(netdev);
  582. int port = p->port;
  583. union cvmx_mixx_ctl mix_ctl;
  584. union cvmx_agl_gmx_inf_mode agl_gmx_inf_mode;
  585. union cvmx_mixx_oring1 oring1;
  586. union cvmx_mixx_iring1 iring1;
  587. union cvmx_agl_gmx_prtx_cfg prtx_cfg;
  588. union cvmx_agl_gmx_rxx_frm_ctl rxx_frm_ctl;
  589. union cvmx_mixx_irhwm mix_irhwm;
  590. union cvmx_mixx_orhwm mix_orhwm;
  591. union cvmx_mixx_intena mix_intena;
  592. struct sockaddr sa;
  593. /* Allocate ring buffers. */
  594. p->tx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  595. GFP_KERNEL);
  596. if (!p->tx_ring)
  597. return -ENOMEM;
  598. p->tx_ring_handle =
  599. dma_map_single(p->dev, p->tx_ring,
  600. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  601. DMA_BIDIRECTIONAL);
  602. p->tx_next = 0;
  603. p->tx_next_clean = 0;
  604. p->tx_current_fill = 0;
  605. p->rx_ring = kzalloc(ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  606. GFP_KERNEL);
  607. if (!p->rx_ring)
  608. goto err_nomem;
  609. p->rx_ring_handle =
  610. dma_map_single(p->dev, p->rx_ring,
  611. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  612. DMA_BIDIRECTIONAL);
  613. p->rx_next = 0;
  614. p->rx_next_fill = 0;
  615. p->rx_current_fill = 0;
  616. octeon_mgmt_reset_hw(p);
  617. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  618. /* Bring it out of reset if needed. */
  619. if (mix_ctl.s.reset) {
  620. mix_ctl.s.reset = 0;
  621. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  622. do {
  623. mix_ctl.u64 = cvmx_read_csr(CVMX_MIXX_CTL(port));
  624. } while (mix_ctl.s.reset);
  625. }
  626. agl_gmx_inf_mode.u64 = 0;
  627. agl_gmx_inf_mode.s.en = 1;
  628. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  629. oring1.u64 = 0;
  630. oring1.s.obase = p->tx_ring_handle >> 3;
  631. oring1.s.osize = OCTEON_MGMT_TX_RING_SIZE;
  632. cvmx_write_csr(CVMX_MIXX_ORING1(port), oring1.u64);
  633. iring1.u64 = 0;
  634. iring1.s.ibase = p->rx_ring_handle >> 3;
  635. iring1.s.isize = OCTEON_MGMT_RX_RING_SIZE;
  636. cvmx_write_csr(CVMX_MIXX_IRING1(port), iring1.u64);
  637. /* Disable packet I/O. */
  638. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  639. prtx_cfg.s.en = 0;
  640. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  641. memcpy(sa.sa_data, netdev->dev_addr, ETH_ALEN);
  642. octeon_mgmt_set_mac_address(netdev, &sa);
  643. octeon_mgmt_change_mtu(netdev, netdev->mtu);
  644. /*
  645. * Enable the port HW. Packets are not allowed until
  646. * cvmx_mgmt_port_enable() is called.
  647. */
  648. mix_ctl.u64 = 0;
  649. mix_ctl.s.crc_strip = 1; /* Strip the ending CRC */
  650. mix_ctl.s.en = 1; /* Enable the port */
  651. mix_ctl.s.nbtarb = 0; /* Arbitration mode */
  652. /* MII CB-request FIFO programmable high watermark */
  653. mix_ctl.s.mrq_hwm = 1;
  654. cvmx_write_csr(CVMX_MIXX_CTL(port), mix_ctl.u64);
  655. if (OCTEON_IS_MODEL(OCTEON_CN56XX_PASS1_X)
  656. || OCTEON_IS_MODEL(OCTEON_CN52XX_PASS1_X)) {
  657. /*
  658. * Force compensation values, as they are not
  659. * determined properly by HW
  660. */
  661. union cvmx_agl_gmx_drv_ctl drv_ctl;
  662. drv_ctl.u64 = cvmx_read_csr(CVMX_AGL_GMX_DRV_CTL);
  663. if (port) {
  664. drv_ctl.s.byp_en1 = 1;
  665. drv_ctl.s.nctl1 = 6;
  666. drv_ctl.s.pctl1 = 6;
  667. } else {
  668. drv_ctl.s.byp_en = 1;
  669. drv_ctl.s.nctl = 6;
  670. drv_ctl.s.pctl = 6;
  671. }
  672. cvmx_write_csr(CVMX_AGL_GMX_DRV_CTL, drv_ctl.u64);
  673. }
  674. octeon_mgmt_rx_fill_ring(netdev);
  675. /* Clear statistics. */
  676. /* Clear on read. */
  677. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_CTL(port), 1);
  678. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_DRP(port), 0);
  679. cvmx_write_csr(CVMX_AGL_GMX_RXX_STATS_PKTS_BAD(port), 0);
  680. cvmx_write_csr(CVMX_AGL_GMX_TXX_STATS_CTL(port), 1);
  681. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT0(port), 0);
  682. cvmx_write_csr(CVMX_AGL_GMX_TXX_STAT1(port), 0);
  683. /* Clear any pending interrupts */
  684. cvmx_write_csr(CVMX_MIXX_ISR(port), cvmx_read_csr(CVMX_MIXX_ISR(port)));
  685. if (request_irq(p->irq, octeon_mgmt_interrupt, 0, netdev->name,
  686. netdev)) {
  687. dev_err(p->dev, "request_irq(%d) failed.\n", p->irq);
  688. goto err_noirq;
  689. }
  690. /* Interrupt every single RX packet */
  691. mix_irhwm.u64 = 0;
  692. mix_irhwm.s.irhwm = 0;
  693. cvmx_write_csr(CVMX_MIXX_IRHWM(port), mix_irhwm.u64);
  694. /* Interrupt when we have 1 or more packets to clean. */
  695. mix_orhwm.u64 = 0;
  696. mix_orhwm.s.orhwm = 1;
  697. cvmx_write_csr(CVMX_MIXX_ORHWM(port), mix_orhwm.u64);
  698. /* Enable receive and transmit interrupts */
  699. mix_intena.u64 = 0;
  700. mix_intena.s.ithena = 1;
  701. mix_intena.s.othena = 1;
  702. cvmx_write_csr(CVMX_MIXX_INTENA(port), mix_intena.u64);
  703. /* Enable packet I/O. */
  704. rxx_frm_ctl.u64 = 0;
  705. rxx_frm_ctl.s.pre_align = 1;
  706. /*
  707. * When set, disables the length check for non-min sized pkts
  708. * with padding in the client data.
  709. */
  710. rxx_frm_ctl.s.pad_len = 1;
  711. /* When set, disables the length check for VLAN pkts */
  712. rxx_frm_ctl.s.vlan_len = 1;
  713. /* When set, PREAMBLE checking is less strict */
  714. rxx_frm_ctl.s.pre_free = 1;
  715. /* Control Pause Frames can match station SMAC */
  716. rxx_frm_ctl.s.ctl_smac = 0;
  717. /* Control Pause Frames can match globally assign Multicast address */
  718. rxx_frm_ctl.s.ctl_mcst = 1;
  719. /* Forward pause information to TX block */
  720. rxx_frm_ctl.s.ctl_bck = 1;
  721. /* Drop Control Pause Frames */
  722. rxx_frm_ctl.s.ctl_drp = 1;
  723. /* Strip off the preamble */
  724. rxx_frm_ctl.s.pre_strp = 1;
  725. /*
  726. * This port is configured to send PREAMBLE+SFD to begin every
  727. * frame. GMX checks that the PREAMBLE is sent correctly.
  728. */
  729. rxx_frm_ctl.s.pre_chk = 1;
  730. cvmx_write_csr(CVMX_AGL_GMX_RXX_FRM_CTL(port), rxx_frm_ctl.u64);
  731. /* Enable the AGL block */
  732. agl_gmx_inf_mode.u64 = 0;
  733. agl_gmx_inf_mode.s.en = 1;
  734. cvmx_write_csr(CVMX_AGL_GMX_INF_MODE, agl_gmx_inf_mode.u64);
  735. /* Configure the port duplex and enables */
  736. prtx_cfg.u64 = cvmx_read_csr(CVMX_AGL_GMX_PRTX_CFG(port));
  737. prtx_cfg.s.tx_en = 1;
  738. prtx_cfg.s.rx_en = 1;
  739. prtx_cfg.s.en = 1;
  740. p->last_duplex = 1;
  741. prtx_cfg.s.duplex = p->last_duplex;
  742. cvmx_write_csr(CVMX_AGL_GMX_PRTX_CFG(port), prtx_cfg.u64);
  743. p->last_link = 0;
  744. netif_carrier_off(netdev);
  745. if (octeon_mgmt_init_phy(netdev)) {
  746. dev_err(p->dev, "Cannot initialize PHY.\n");
  747. goto err_noirq;
  748. }
  749. netif_wake_queue(netdev);
  750. napi_enable(&p->napi);
  751. return 0;
  752. err_noirq:
  753. octeon_mgmt_reset_hw(p);
  754. dma_unmap_single(p->dev, p->rx_ring_handle,
  755. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  756. DMA_BIDIRECTIONAL);
  757. kfree(p->rx_ring);
  758. err_nomem:
  759. dma_unmap_single(p->dev, p->tx_ring_handle,
  760. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  761. DMA_BIDIRECTIONAL);
  762. kfree(p->tx_ring);
  763. return -ENOMEM;
  764. }
  765. static int octeon_mgmt_stop(struct net_device *netdev)
  766. {
  767. struct octeon_mgmt *p = netdev_priv(netdev);
  768. napi_disable(&p->napi);
  769. netif_stop_queue(netdev);
  770. if (p->phydev)
  771. phy_disconnect(p->phydev);
  772. netif_carrier_off(netdev);
  773. octeon_mgmt_reset_hw(p);
  774. free_irq(p->irq, netdev);
  775. /* dma_unmap is a nop on Octeon, so just free everything. */
  776. skb_queue_purge(&p->tx_list);
  777. skb_queue_purge(&p->rx_list);
  778. dma_unmap_single(p->dev, p->rx_ring_handle,
  779. ring_size_to_bytes(OCTEON_MGMT_RX_RING_SIZE),
  780. DMA_BIDIRECTIONAL);
  781. kfree(p->rx_ring);
  782. dma_unmap_single(p->dev, p->tx_ring_handle,
  783. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  784. DMA_BIDIRECTIONAL);
  785. kfree(p->tx_ring);
  786. return 0;
  787. }
  788. static int octeon_mgmt_xmit(struct sk_buff *skb, struct net_device *netdev)
  789. {
  790. struct octeon_mgmt *p = netdev_priv(netdev);
  791. int port = p->port;
  792. union mgmt_port_ring_entry re;
  793. unsigned long flags;
  794. int rv = NETDEV_TX_BUSY;
  795. re.d64 = 0;
  796. re.s.len = skb->len;
  797. re.s.addr = dma_map_single(p->dev, skb->data,
  798. skb->len,
  799. DMA_TO_DEVICE);
  800. spin_lock_irqsave(&p->tx_list.lock, flags);
  801. if (unlikely(p->tx_current_fill >= ring_max_fill(OCTEON_MGMT_TX_RING_SIZE) - 1)) {
  802. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  803. netif_stop_queue(netdev);
  804. spin_lock_irqsave(&p->tx_list.lock, flags);
  805. }
  806. if (unlikely(p->tx_current_fill >=
  807. ring_max_fill(OCTEON_MGMT_TX_RING_SIZE))) {
  808. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  809. dma_unmap_single(p->dev, re.s.addr, re.s.len,
  810. DMA_TO_DEVICE);
  811. goto out;
  812. }
  813. __skb_queue_tail(&p->tx_list, skb);
  814. /* Put it in the ring. */
  815. p->tx_ring[p->tx_next] = re.d64;
  816. p->tx_next = (p->tx_next + 1) % OCTEON_MGMT_TX_RING_SIZE;
  817. p->tx_current_fill++;
  818. spin_unlock_irqrestore(&p->tx_list.lock, flags);
  819. dma_sync_single_for_device(p->dev, p->tx_ring_handle,
  820. ring_size_to_bytes(OCTEON_MGMT_TX_RING_SIZE),
  821. DMA_BIDIRECTIONAL);
  822. netdev->stats.tx_packets++;
  823. netdev->stats.tx_bytes += skb->len;
  824. /* Ring the bell. */
  825. cvmx_write_csr(CVMX_MIXX_ORING2(port), 1);
  826. rv = NETDEV_TX_OK;
  827. out:
  828. octeon_mgmt_update_tx_stats(netdev);
  829. return rv;
  830. }
  831. #ifdef CONFIG_NET_POLL_CONTROLLER
  832. static void octeon_mgmt_poll_controller(struct net_device *netdev)
  833. {
  834. struct octeon_mgmt *p = netdev_priv(netdev);
  835. octeon_mgmt_receive_packets(p, 16);
  836. octeon_mgmt_update_rx_stats(netdev);
  837. }
  838. #endif
  839. static void octeon_mgmt_get_drvinfo(struct net_device *netdev,
  840. struct ethtool_drvinfo *info)
  841. {
  842. strncpy(info->driver, DRV_NAME, sizeof(info->driver));
  843. strncpy(info->version, DRV_VERSION, sizeof(info->version));
  844. strncpy(info->fw_version, "N/A", sizeof(info->fw_version));
  845. strncpy(info->bus_info, "N/A", sizeof(info->bus_info));
  846. info->n_stats = 0;
  847. info->testinfo_len = 0;
  848. info->regdump_len = 0;
  849. info->eedump_len = 0;
  850. }
  851. static int octeon_mgmt_get_settings(struct net_device *netdev,
  852. struct ethtool_cmd *cmd)
  853. {
  854. struct octeon_mgmt *p = netdev_priv(netdev);
  855. if (p->phydev)
  856. return phy_ethtool_gset(p->phydev, cmd);
  857. return -EINVAL;
  858. }
  859. static int octeon_mgmt_set_settings(struct net_device *netdev,
  860. struct ethtool_cmd *cmd)
  861. {
  862. struct octeon_mgmt *p = netdev_priv(netdev);
  863. if (!capable(CAP_NET_ADMIN))
  864. return -EPERM;
  865. if (p->phydev)
  866. return phy_ethtool_sset(p->phydev, cmd);
  867. return -EINVAL;
  868. }
  869. static const struct ethtool_ops octeon_mgmt_ethtool_ops = {
  870. .get_drvinfo = octeon_mgmt_get_drvinfo,
  871. .get_link = ethtool_op_get_link,
  872. .get_settings = octeon_mgmt_get_settings,
  873. .set_settings = octeon_mgmt_set_settings
  874. };
  875. static const struct net_device_ops octeon_mgmt_ops = {
  876. .ndo_open = octeon_mgmt_open,
  877. .ndo_stop = octeon_mgmt_stop,
  878. .ndo_start_xmit = octeon_mgmt_xmit,
  879. .ndo_set_rx_mode = octeon_mgmt_set_rx_filtering,
  880. .ndo_set_multicast_list = octeon_mgmt_set_rx_filtering,
  881. .ndo_set_mac_address = octeon_mgmt_set_mac_address,
  882. .ndo_do_ioctl = octeon_mgmt_ioctl,
  883. .ndo_change_mtu = octeon_mgmt_change_mtu,
  884. #ifdef CONFIG_NET_POLL_CONTROLLER
  885. .ndo_poll_controller = octeon_mgmt_poll_controller,
  886. #endif
  887. };
  888. static int __devinit octeon_mgmt_probe(struct platform_device *pdev)
  889. {
  890. struct resource *res_irq;
  891. struct net_device *netdev;
  892. struct octeon_mgmt *p;
  893. int i;
  894. netdev = alloc_etherdev(sizeof(struct octeon_mgmt));
  895. if (netdev == NULL)
  896. return -ENOMEM;
  897. dev_set_drvdata(&pdev->dev, netdev);
  898. p = netdev_priv(netdev);
  899. netif_napi_add(netdev, &p->napi, octeon_mgmt_napi_poll,
  900. OCTEON_MGMT_NAPI_WEIGHT);
  901. p->netdev = netdev;
  902. p->dev = &pdev->dev;
  903. p->port = pdev->id;
  904. snprintf(netdev->name, IFNAMSIZ, "mgmt%d", p->port);
  905. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  906. if (!res_irq)
  907. goto err;
  908. p->irq = res_irq->start;
  909. spin_lock_init(&p->lock);
  910. skb_queue_head_init(&p->tx_list);
  911. skb_queue_head_init(&p->rx_list);
  912. tasklet_init(&p->tx_clean_tasklet,
  913. octeon_mgmt_clean_tx_tasklet, (unsigned long)p);
  914. netdev->netdev_ops = &octeon_mgmt_ops;
  915. netdev->ethtool_ops = &octeon_mgmt_ethtool_ops;
  916. /* The mgmt ports get the first N MACs. */
  917. for (i = 0; i < 6; i++)
  918. netdev->dev_addr[i] = octeon_bootinfo->mac_addr_base[i];
  919. netdev->dev_addr[5] += p->port;
  920. if (p->port >= octeon_bootinfo->mac_addr_count)
  921. dev_err(&pdev->dev,
  922. "Error %s: Using MAC outside of the assigned range: %pM\n",
  923. netdev->name, netdev->dev_addr);
  924. if (register_netdev(netdev))
  925. goto err;
  926. dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
  927. return 0;
  928. err:
  929. free_netdev(netdev);
  930. return -ENOENT;
  931. }
  932. static int __devexit octeon_mgmt_remove(struct platform_device *pdev)
  933. {
  934. struct net_device *netdev = dev_get_drvdata(&pdev->dev);
  935. unregister_netdev(netdev);
  936. free_netdev(netdev);
  937. return 0;
  938. }
  939. static struct platform_driver octeon_mgmt_driver = {
  940. .driver = {
  941. .name = "octeon_mgmt",
  942. .owner = THIS_MODULE,
  943. },
  944. .probe = octeon_mgmt_probe,
  945. .remove = __devexit_p(octeon_mgmt_remove),
  946. };
  947. extern void octeon_mdiobus_force_mod_depencency(void);
  948. static int __init octeon_mgmt_mod_init(void)
  949. {
  950. /* Force our mdiobus driver module to be loaded first. */
  951. octeon_mdiobus_force_mod_depencency();
  952. return platform_driver_register(&octeon_mgmt_driver);
  953. }
  954. static void __exit octeon_mgmt_mod_exit(void)
  955. {
  956. platform_driver_unregister(&octeon_mgmt_driver);
  957. }
  958. module_init(octeon_mgmt_mod_init);
  959. module_exit(octeon_mgmt_mod_exit);
  960. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  961. MODULE_AUTHOR("David Daney");
  962. MODULE_LICENSE("GPL");
  963. MODULE_VERSION(DRV_VERSION);