ftgmac100.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. /*
  2. * Faraday FTGMAC100 Gigabit Ethernet
  3. *
  4. * (C) Copyright 2009-2011 Faraday Technology
  5. * Po-Yu Chuang <ratbert@faraday-tech.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/dma-mapping.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/init.h>
  26. #include <linux/io.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/platform_device.h>
  31. #include <net/ip.h>
  32. #include "ftgmac100.h"
  33. #define DRV_NAME "ftgmac100"
  34. #define DRV_VERSION "0.7"
  35. #define RX_QUEUE_ENTRIES 256 /* must be power of 2 */
  36. #define TX_QUEUE_ENTRIES 512 /* must be power of 2 */
  37. #define MAX_PKT_SIZE 1518
  38. #define RX_BUF_SIZE PAGE_SIZE /* must be smaller than 0x3fff */
  39. /******************************************************************************
  40. * private data
  41. *****************************************************************************/
  42. struct ftgmac100_descs {
  43. struct ftgmac100_rxdes rxdes[RX_QUEUE_ENTRIES];
  44. struct ftgmac100_txdes txdes[TX_QUEUE_ENTRIES];
  45. };
  46. struct ftgmac100 {
  47. struct resource *res;
  48. void __iomem *base;
  49. int irq;
  50. struct ftgmac100_descs *descs;
  51. dma_addr_t descs_dma_addr;
  52. unsigned int rx_pointer;
  53. unsigned int tx_clean_pointer;
  54. unsigned int tx_pointer;
  55. unsigned int tx_pending;
  56. spinlock_t tx_lock;
  57. struct net_device *netdev;
  58. struct device *dev;
  59. struct napi_struct napi;
  60. struct mii_bus *mii_bus;
  61. int phy_irq[PHY_MAX_ADDR];
  62. struct phy_device *phydev;
  63. int old_speed;
  64. };
  65. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  66. struct ftgmac100_rxdes *rxdes, gfp_t gfp);
  67. /******************************************************************************
  68. * internal functions (hardware register access)
  69. *****************************************************************************/
  70. #define INT_MASK_ALL_ENABLED (FTGMAC100_INT_RPKT_LOST | \
  71. FTGMAC100_INT_XPKT_ETH | \
  72. FTGMAC100_INT_XPKT_LOST | \
  73. FTGMAC100_INT_AHB_ERR | \
  74. FTGMAC100_INT_PHYSTS_CHG | \
  75. FTGMAC100_INT_RPKT_BUF | \
  76. FTGMAC100_INT_NO_RXBUF)
  77. static void ftgmac100_set_rx_ring_base(struct ftgmac100 *priv, dma_addr_t addr)
  78. {
  79. iowrite32(addr, priv->base + FTGMAC100_OFFSET_RXR_BADR);
  80. }
  81. static void ftgmac100_set_rx_buffer_size(struct ftgmac100 *priv,
  82. unsigned int size)
  83. {
  84. size = FTGMAC100_RBSR_SIZE(size);
  85. iowrite32(size, priv->base + FTGMAC100_OFFSET_RBSR);
  86. }
  87. static void ftgmac100_set_normal_prio_tx_ring_base(struct ftgmac100 *priv,
  88. dma_addr_t addr)
  89. {
  90. iowrite32(addr, priv->base + FTGMAC100_OFFSET_NPTXR_BADR);
  91. }
  92. static void ftgmac100_txdma_normal_prio_start_polling(struct ftgmac100 *priv)
  93. {
  94. iowrite32(1, priv->base + FTGMAC100_OFFSET_NPTXPD);
  95. }
  96. static int ftgmac100_reset_hw(struct ftgmac100 *priv)
  97. {
  98. struct net_device *netdev = priv->netdev;
  99. int i;
  100. /* NOTE: reset clears all registers */
  101. iowrite32(FTGMAC100_MACCR_SW_RST, priv->base + FTGMAC100_OFFSET_MACCR);
  102. for (i = 0; i < 5; i++) {
  103. unsigned int maccr;
  104. maccr = ioread32(priv->base + FTGMAC100_OFFSET_MACCR);
  105. if (!(maccr & FTGMAC100_MACCR_SW_RST))
  106. return 0;
  107. udelay(1000);
  108. }
  109. netdev_err(netdev, "software reset failed\n");
  110. return -EIO;
  111. }
  112. static void ftgmac100_set_mac(struct ftgmac100 *priv, const unsigned char *mac)
  113. {
  114. unsigned int maddr = mac[0] << 8 | mac[1];
  115. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  116. iowrite32(maddr, priv->base + FTGMAC100_OFFSET_MAC_MADR);
  117. iowrite32(laddr, priv->base + FTGMAC100_OFFSET_MAC_LADR);
  118. }
  119. static void ftgmac100_init_hw(struct ftgmac100 *priv)
  120. {
  121. /* setup ring buffer base registers */
  122. ftgmac100_set_rx_ring_base(priv,
  123. priv->descs_dma_addr +
  124. offsetof(struct ftgmac100_descs, rxdes));
  125. ftgmac100_set_normal_prio_tx_ring_base(priv,
  126. priv->descs_dma_addr +
  127. offsetof(struct ftgmac100_descs, txdes));
  128. ftgmac100_set_rx_buffer_size(priv, RX_BUF_SIZE);
  129. iowrite32(FTGMAC100_APTC_RXPOLL_CNT(1), priv->base + FTGMAC100_OFFSET_APTC);
  130. ftgmac100_set_mac(priv, priv->netdev->dev_addr);
  131. }
  132. #define MACCR_ENABLE_ALL (FTGMAC100_MACCR_TXDMA_EN | \
  133. FTGMAC100_MACCR_RXDMA_EN | \
  134. FTGMAC100_MACCR_TXMAC_EN | \
  135. FTGMAC100_MACCR_RXMAC_EN | \
  136. FTGMAC100_MACCR_FULLDUP | \
  137. FTGMAC100_MACCR_CRC_APD | \
  138. FTGMAC100_MACCR_RX_RUNT | \
  139. FTGMAC100_MACCR_RX_BROADPKT)
  140. static void ftgmac100_start_hw(struct ftgmac100 *priv, int speed)
  141. {
  142. int maccr = MACCR_ENABLE_ALL;
  143. switch (speed) {
  144. default:
  145. case 10:
  146. break;
  147. case 100:
  148. maccr |= FTGMAC100_MACCR_FAST_MODE;
  149. break;
  150. case 1000:
  151. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  152. break;
  153. }
  154. iowrite32(maccr, priv->base + FTGMAC100_OFFSET_MACCR);
  155. }
  156. static void ftgmac100_stop_hw(struct ftgmac100 *priv)
  157. {
  158. iowrite32(0, priv->base + FTGMAC100_OFFSET_MACCR);
  159. }
  160. /******************************************************************************
  161. * internal functions (receive descriptor)
  162. *****************************************************************************/
  163. static bool ftgmac100_rxdes_first_segment(struct ftgmac100_rxdes *rxdes)
  164. {
  165. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FRS);
  166. }
  167. static bool ftgmac100_rxdes_last_segment(struct ftgmac100_rxdes *rxdes)
  168. {
  169. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_LRS);
  170. }
  171. static bool ftgmac100_rxdes_packet_ready(struct ftgmac100_rxdes *rxdes)
  172. {
  173. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RXPKT_RDY);
  174. }
  175. static void ftgmac100_rxdes_set_dma_own(struct ftgmac100_rxdes *rxdes)
  176. {
  177. /* clear status bits */
  178. rxdes->rxdes0 &= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  179. }
  180. static bool ftgmac100_rxdes_rx_error(struct ftgmac100_rxdes *rxdes)
  181. {
  182. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ERR);
  183. }
  184. static bool ftgmac100_rxdes_crc_error(struct ftgmac100_rxdes *rxdes)
  185. {
  186. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_CRC_ERR);
  187. }
  188. static bool ftgmac100_rxdes_frame_too_long(struct ftgmac100_rxdes *rxdes)
  189. {
  190. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_FTL);
  191. }
  192. static bool ftgmac100_rxdes_runt(struct ftgmac100_rxdes *rxdes)
  193. {
  194. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RUNT);
  195. }
  196. static bool ftgmac100_rxdes_odd_nibble(struct ftgmac100_rxdes *rxdes)
  197. {
  198. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_RX_ODD_NB);
  199. }
  200. static unsigned int ftgmac100_rxdes_data_length(struct ftgmac100_rxdes *rxdes)
  201. {
  202. return le32_to_cpu(rxdes->rxdes0) & FTGMAC100_RXDES0_VDBC;
  203. }
  204. static bool ftgmac100_rxdes_multicast(struct ftgmac100_rxdes *rxdes)
  205. {
  206. return rxdes->rxdes0 & cpu_to_le32(FTGMAC100_RXDES0_MULTICAST);
  207. }
  208. static void ftgmac100_rxdes_set_end_of_ring(struct ftgmac100_rxdes *rxdes)
  209. {
  210. rxdes->rxdes0 |= cpu_to_le32(FTGMAC100_RXDES0_EDORR);
  211. }
  212. static void ftgmac100_rxdes_set_dma_addr(struct ftgmac100_rxdes *rxdes,
  213. dma_addr_t addr)
  214. {
  215. rxdes->rxdes3 = cpu_to_le32(addr);
  216. }
  217. static dma_addr_t ftgmac100_rxdes_get_dma_addr(struct ftgmac100_rxdes *rxdes)
  218. {
  219. return le32_to_cpu(rxdes->rxdes3);
  220. }
  221. static bool ftgmac100_rxdes_is_tcp(struct ftgmac100_rxdes *rxdes)
  222. {
  223. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  224. cpu_to_le32(FTGMAC100_RXDES1_PROT_TCPIP);
  225. }
  226. static bool ftgmac100_rxdes_is_udp(struct ftgmac100_rxdes *rxdes)
  227. {
  228. return (rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_PROT_MASK)) ==
  229. cpu_to_le32(FTGMAC100_RXDES1_PROT_UDPIP);
  230. }
  231. static bool ftgmac100_rxdes_tcpcs_err(struct ftgmac100_rxdes *rxdes)
  232. {
  233. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_TCP_CHKSUM_ERR);
  234. }
  235. static bool ftgmac100_rxdes_udpcs_err(struct ftgmac100_rxdes *rxdes)
  236. {
  237. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_UDP_CHKSUM_ERR);
  238. }
  239. static bool ftgmac100_rxdes_ipcs_err(struct ftgmac100_rxdes *rxdes)
  240. {
  241. return rxdes->rxdes1 & cpu_to_le32(FTGMAC100_RXDES1_IP_CHKSUM_ERR);
  242. }
  243. /*
  244. * rxdes2 is not used by hardware. We use it to keep track of page.
  245. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  246. */
  247. static void ftgmac100_rxdes_set_page(struct ftgmac100_rxdes *rxdes, struct page *page)
  248. {
  249. rxdes->rxdes2 = (unsigned int)page;
  250. }
  251. static struct page *ftgmac100_rxdes_get_page(struct ftgmac100_rxdes *rxdes)
  252. {
  253. return (struct page *)rxdes->rxdes2;
  254. }
  255. /******************************************************************************
  256. * internal functions (receive)
  257. *****************************************************************************/
  258. static int ftgmac100_next_rx_pointer(int pointer)
  259. {
  260. return (pointer + 1) & (RX_QUEUE_ENTRIES - 1);
  261. }
  262. static void ftgmac100_rx_pointer_advance(struct ftgmac100 *priv)
  263. {
  264. priv->rx_pointer = ftgmac100_next_rx_pointer(priv->rx_pointer);
  265. }
  266. static struct ftgmac100_rxdes *ftgmac100_current_rxdes(struct ftgmac100 *priv)
  267. {
  268. return &priv->descs->rxdes[priv->rx_pointer];
  269. }
  270. static struct ftgmac100_rxdes *
  271. ftgmac100_rx_locate_first_segment(struct ftgmac100 *priv)
  272. {
  273. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  274. while (ftgmac100_rxdes_packet_ready(rxdes)) {
  275. if (ftgmac100_rxdes_first_segment(rxdes))
  276. return rxdes;
  277. ftgmac100_rxdes_set_dma_own(rxdes);
  278. ftgmac100_rx_pointer_advance(priv);
  279. rxdes = ftgmac100_current_rxdes(priv);
  280. }
  281. return NULL;
  282. }
  283. static bool ftgmac100_rx_packet_error(struct ftgmac100 *priv,
  284. struct ftgmac100_rxdes *rxdes)
  285. {
  286. struct net_device *netdev = priv->netdev;
  287. bool error = false;
  288. if (unlikely(ftgmac100_rxdes_rx_error(rxdes))) {
  289. if (net_ratelimit())
  290. netdev_info(netdev, "rx err\n");
  291. netdev->stats.rx_errors++;
  292. error = true;
  293. }
  294. if (unlikely(ftgmac100_rxdes_crc_error(rxdes))) {
  295. if (net_ratelimit())
  296. netdev_info(netdev, "rx crc err\n");
  297. netdev->stats.rx_crc_errors++;
  298. error = true;
  299. } else if (unlikely(ftgmac100_rxdes_ipcs_err(rxdes))) {
  300. if (net_ratelimit())
  301. netdev_info(netdev, "rx IP checksum err\n");
  302. error = true;
  303. }
  304. if (unlikely(ftgmac100_rxdes_frame_too_long(rxdes))) {
  305. if (net_ratelimit())
  306. netdev_info(netdev, "rx frame too long\n");
  307. netdev->stats.rx_length_errors++;
  308. error = true;
  309. } else if (unlikely(ftgmac100_rxdes_runt(rxdes))) {
  310. if (net_ratelimit())
  311. netdev_info(netdev, "rx runt\n");
  312. netdev->stats.rx_length_errors++;
  313. error = true;
  314. } else if (unlikely(ftgmac100_rxdes_odd_nibble(rxdes))) {
  315. if (net_ratelimit())
  316. netdev_info(netdev, "rx odd nibble\n");
  317. netdev->stats.rx_length_errors++;
  318. error = true;
  319. }
  320. return error;
  321. }
  322. static void ftgmac100_rx_drop_packet(struct ftgmac100 *priv)
  323. {
  324. struct net_device *netdev = priv->netdev;
  325. struct ftgmac100_rxdes *rxdes = ftgmac100_current_rxdes(priv);
  326. bool done = false;
  327. if (net_ratelimit())
  328. netdev_dbg(netdev, "drop packet %p\n", rxdes);
  329. do {
  330. if (ftgmac100_rxdes_last_segment(rxdes))
  331. done = true;
  332. ftgmac100_rxdes_set_dma_own(rxdes);
  333. ftgmac100_rx_pointer_advance(priv);
  334. rxdes = ftgmac100_current_rxdes(priv);
  335. } while (!done && ftgmac100_rxdes_packet_ready(rxdes));
  336. netdev->stats.rx_dropped++;
  337. }
  338. static bool ftgmac100_rx_packet(struct ftgmac100 *priv, int *processed)
  339. {
  340. struct net_device *netdev = priv->netdev;
  341. struct ftgmac100_rxdes *rxdes;
  342. struct sk_buff *skb;
  343. bool done = false;
  344. rxdes = ftgmac100_rx_locate_first_segment(priv);
  345. if (!rxdes)
  346. return false;
  347. if (unlikely(ftgmac100_rx_packet_error(priv, rxdes))) {
  348. ftgmac100_rx_drop_packet(priv);
  349. return true;
  350. }
  351. /* start processing */
  352. skb = netdev_alloc_skb_ip_align(netdev, 128);
  353. if (unlikely(!skb)) {
  354. if (net_ratelimit())
  355. netdev_err(netdev, "rx skb alloc failed\n");
  356. ftgmac100_rx_drop_packet(priv);
  357. return true;
  358. }
  359. if (unlikely(ftgmac100_rxdes_multicast(rxdes)))
  360. netdev->stats.multicast++;
  361. /*
  362. * It seems that HW does checksum incorrectly with fragmented packets,
  363. * so we are conservative here - if HW checksum error, let software do
  364. * the checksum again.
  365. */
  366. if ((ftgmac100_rxdes_is_tcp(rxdes) && !ftgmac100_rxdes_tcpcs_err(rxdes)) ||
  367. (ftgmac100_rxdes_is_udp(rxdes) && !ftgmac100_rxdes_udpcs_err(rxdes)))
  368. skb->ip_summed = CHECKSUM_UNNECESSARY;
  369. do {
  370. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  371. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  372. unsigned int size;
  373. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  374. size = ftgmac100_rxdes_data_length(rxdes);
  375. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags, page, 0, size);
  376. skb->len += size;
  377. skb->data_len += size;
  378. skb->truesize += size;
  379. if (ftgmac100_rxdes_last_segment(rxdes))
  380. done = true;
  381. ftgmac100_alloc_rx_page(priv, rxdes, GFP_ATOMIC);
  382. ftgmac100_rx_pointer_advance(priv);
  383. rxdes = ftgmac100_current_rxdes(priv);
  384. } while (!done);
  385. __pskb_pull_tail(skb, min(skb->len, 64U));
  386. skb->protocol = eth_type_trans(skb, netdev);
  387. netdev->stats.rx_packets++;
  388. netdev->stats.rx_bytes += skb->len;
  389. /* push packet to protocol stack */
  390. napi_gro_receive(&priv->napi, skb);
  391. (*processed)++;
  392. return true;
  393. }
  394. /******************************************************************************
  395. * internal functions (transmit descriptor)
  396. *****************************************************************************/
  397. static void ftgmac100_txdes_reset(struct ftgmac100_txdes *txdes)
  398. {
  399. /* clear all except end of ring bit */
  400. txdes->txdes0 &= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  401. txdes->txdes1 = 0;
  402. txdes->txdes2 = 0;
  403. txdes->txdes3 = 0;
  404. }
  405. static bool ftgmac100_txdes_owned_by_dma(struct ftgmac100_txdes *txdes)
  406. {
  407. return txdes->txdes0 & cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  408. }
  409. static void ftgmac100_txdes_set_dma_own(struct ftgmac100_txdes *txdes)
  410. {
  411. /*
  412. * Make sure dma own bit will not be set before any other
  413. * descriptor fields.
  414. */
  415. wmb();
  416. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXDMA_OWN);
  417. }
  418. static void ftgmac100_txdes_set_end_of_ring(struct ftgmac100_txdes *txdes)
  419. {
  420. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_EDOTR);
  421. }
  422. static void ftgmac100_txdes_set_first_segment(struct ftgmac100_txdes *txdes)
  423. {
  424. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_FTS);
  425. }
  426. static void ftgmac100_txdes_set_last_segment(struct ftgmac100_txdes *txdes)
  427. {
  428. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_LTS);
  429. }
  430. static void ftgmac100_txdes_set_buffer_size(struct ftgmac100_txdes *txdes,
  431. unsigned int len)
  432. {
  433. txdes->txdes0 |= cpu_to_le32(FTGMAC100_TXDES0_TXBUF_SIZE(len));
  434. }
  435. static void ftgmac100_txdes_set_txint(struct ftgmac100_txdes *txdes)
  436. {
  437. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TXIC);
  438. }
  439. static void ftgmac100_txdes_set_tcpcs(struct ftgmac100_txdes *txdes)
  440. {
  441. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_TCP_CHKSUM);
  442. }
  443. static void ftgmac100_txdes_set_udpcs(struct ftgmac100_txdes *txdes)
  444. {
  445. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_UDP_CHKSUM);
  446. }
  447. static void ftgmac100_txdes_set_ipcs(struct ftgmac100_txdes *txdes)
  448. {
  449. txdes->txdes1 |= cpu_to_le32(FTGMAC100_TXDES1_IP_CHKSUM);
  450. }
  451. static void ftgmac100_txdes_set_dma_addr(struct ftgmac100_txdes *txdes,
  452. dma_addr_t addr)
  453. {
  454. txdes->txdes3 = cpu_to_le32(addr);
  455. }
  456. static dma_addr_t ftgmac100_txdes_get_dma_addr(struct ftgmac100_txdes *txdes)
  457. {
  458. return le32_to_cpu(txdes->txdes3);
  459. }
  460. /*
  461. * txdes2 is not used by hardware. We use it to keep track of socket buffer.
  462. * Since hardware does not touch it, we can skip cpu_to_le32()/le32_to_cpu().
  463. */
  464. static void ftgmac100_txdes_set_skb(struct ftgmac100_txdes *txdes,
  465. struct sk_buff *skb)
  466. {
  467. txdes->txdes2 = (unsigned int)skb;
  468. }
  469. static struct sk_buff *ftgmac100_txdes_get_skb(struct ftgmac100_txdes *txdes)
  470. {
  471. return (struct sk_buff *)txdes->txdes2;
  472. }
  473. /******************************************************************************
  474. * internal functions (transmit)
  475. *****************************************************************************/
  476. static int ftgmac100_next_tx_pointer(int pointer)
  477. {
  478. return (pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  479. }
  480. static void ftgmac100_tx_pointer_advance(struct ftgmac100 *priv)
  481. {
  482. priv->tx_pointer = ftgmac100_next_tx_pointer(priv->tx_pointer);
  483. }
  484. static void ftgmac100_tx_clean_pointer_advance(struct ftgmac100 *priv)
  485. {
  486. priv->tx_clean_pointer = ftgmac100_next_tx_pointer(priv->tx_clean_pointer);
  487. }
  488. static struct ftgmac100_txdes *ftgmac100_current_txdes(struct ftgmac100 *priv)
  489. {
  490. return &priv->descs->txdes[priv->tx_pointer];
  491. }
  492. static struct ftgmac100_txdes *
  493. ftgmac100_current_clean_txdes(struct ftgmac100 *priv)
  494. {
  495. return &priv->descs->txdes[priv->tx_clean_pointer];
  496. }
  497. static bool ftgmac100_tx_complete_packet(struct ftgmac100 *priv)
  498. {
  499. struct net_device *netdev = priv->netdev;
  500. struct ftgmac100_txdes *txdes;
  501. struct sk_buff *skb;
  502. dma_addr_t map;
  503. if (priv->tx_pending == 0)
  504. return false;
  505. txdes = ftgmac100_current_clean_txdes(priv);
  506. if (ftgmac100_txdes_owned_by_dma(txdes))
  507. return false;
  508. skb = ftgmac100_txdes_get_skb(txdes);
  509. map = ftgmac100_txdes_get_dma_addr(txdes);
  510. netdev->stats.tx_packets++;
  511. netdev->stats.tx_bytes += skb->len;
  512. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  513. dev_kfree_skb(skb);
  514. ftgmac100_txdes_reset(txdes);
  515. ftgmac100_tx_clean_pointer_advance(priv);
  516. spin_lock(&priv->tx_lock);
  517. priv->tx_pending--;
  518. spin_unlock(&priv->tx_lock);
  519. netif_wake_queue(netdev);
  520. return true;
  521. }
  522. static void ftgmac100_tx_complete(struct ftgmac100 *priv)
  523. {
  524. while (ftgmac100_tx_complete_packet(priv))
  525. ;
  526. }
  527. static int ftgmac100_xmit(struct ftgmac100 *priv, struct sk_buff *skb,
  528. dma_addr_t map)
  529. {
  530. struct net_device *netdev = priv->netdev;
  531. struct ftgmac100_txdes *txdes;
  532. unsigned int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  533. txdes = ftgmac100_current_txdes(priv);
  534. ftgmac100_tx_pointer_advance(priv);
  535. /* setup TX descriptor */
  536. ftgmac100_txdes_set_skb(txdes, skb);
  537. ftgmac100_txdes_set_dma_addr(txdes, map);
  538. ftgmac100_txdes_set_buffer_size(txdes, len);
  539. ftgmac100_txdes_set_first_segment(txdes);
  540. ftgmac100_txdes_set_last_segment(txdes);
  541. ftgmac100_txdes_set_txint(txdes);
  542. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  543. __be16 protocol = skb->protocol;
  544. if (protocol == cpu_to_be16(ETH_P_IP)) {
  545. u8 ip_proto = ip_hdr(skb)->protocol;
  546. ftgmac100_txdes_set_ipcs(txdes);
  547. if (ip_proto == IPPROTO_TCP)
  548. ftgmac100_txdes_set_tcpcs(txdes);
  549. else if (ip_proto == IPPROTO_UDP)
  550. ftgmac100_txdes_set_udpcs(txdes);
  551. }
  552. }
  553. spin_lock(&priv->tx_lock);
  554. priv->tx_pending++;
  555. if (priv->tx_pending == TX_QUEUE_ENTRIES)
  556. netif_stop_queue(netdev);
  557. /* start transmit */
  558. ftgmac100_txdes_set_dma_own(txdes);
  559. spin_unlock(&priv->tx_lock);
  560. ftgmac100_txdma_normal_prio_start_polling(priv);
  561. return NETDEV_TX_OK;
  562. }
  563. /******************************************************************************
  564. * internal functions (buffer)
  565. *****************************************************************************/
  566. static int ftgmac100_alloc_rx_page(struct ftgmac100 *priv,
  567. struct ftgmac100_rxdes *rxdes, gfp_t gfp)
  568. {
  569. struct net_device *netdev = priv->netdev;
  570. struct page *page;
  571. dma_addr_t map;
  572. page = alloc_page(gfp);
  573. if (!page) {
  574. if (net_ratelimit())
  575. netdev_err(netdev, "failed to allocate rx page\n");
  576. return -ENOMEM;
  577. }
  578. map = dma_map_page(priv->dev, page, 0, RX_BUF_SIZE, DMA_FROM_DEVICE);
  579. if (unlikely(dma_mapping_error(priv->dev, map))) {
  580. if (net_ratelimit())
  581. netdev_err(netdev, "failed to map rx page\n");
  582. __free_page(page);
  583. return -ENOMEM;
  584. }
  585. ftgmac100_rxdes_set_page(rxdes, page);
  586. ftgmac100_rxdes_set_dma_addr(rxdes, map);
  587. ftgmac100_rxdes_set_dma_own(rxdes);
  588. return 0;
  589. }
  590. static void ftgmac100_free_buffers(struct ftgmac100 *priv)
  591. {
  592. int i;
  593. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  594. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  595. struct page *page = ftgmac100_rxdes_get_page(rxdes);
  596. dma_addr_t map = ftgmac100_rxdes_get_dma_addr(rxdes);
  597. if (!page)
  598. continue;
  599. dma_unmap_page(priv->dev, map, RX_BUF_SIZE, DMA_FROM_DEVICE);
  600. __free_page(page);
  601. }
  602. for (i = 0; i < TX_QUEUE_ENTRIES; i++) {
  603. struct ftgmac100_txdes *txdes = &priv->descs->txdes[i];
  604. struct sk_buff *skb = ftgmac100_txdes_get_skb(txdes);
  605. dma_addr_t map = ftgmac100_txdes_get_dma_addr(txdes);
  606. if (!skb)
  607. continue;
  608. dma_unmap_single(priv->dev, map, skb_headlen(skb), DMA_TO_DEVICE);
  609. dev_kfree_skb(skb);
  610. }
  611. dma_free_coherent(priv->dev, sizeof(struct ftgmac100_descs),
  612. priv->descs, priv->descs_dma_addr);
  613. }
  614. static int ftgmac100_alloc_buffers(struct ftgmac100 *priv)
  615. {
  616. int i;
  617. priv->descs = dma_alloc_coherent(priv->dev,
  618. sizeof(struct ftgmac100_descs),
  619. &priv->descs_dma_addr, GFP_KERNEL);
  620. if (!priv->descs)
  621. return -ENOMEM;
  622. memset(priv->descs, 0, sizeof(struct ftgmac100_descs));
  623. /* initialize RX ring */
  624. ftgmac100_rxdes_set_end_of_ring(&priv->descs->rxdes[RX_QUEUE_ENTRIES - 1]);
  625. for (i = 0; i < RX_QUEUE_ENTRIES; i++) {
  626. struct ftgmac100_rxdes *rxdes = &priv->descs->rxdes[i];
  627. if (ftgmac100_alloc_rx_page(priv, rxdes, GFP_KERNEL))
  628. goto err;
  629. }
  630. /* initialize TX ring */
  631. ftgmac100_txdes_set_end_of_ring(&priv->descs->txdes[TX_QUEUE_ENTRIES - 1]);
  632. return 0;
  633. err:
  634. ftgmac100_free_buffers(priv);
  635. return -ENOMEM;
  636. }
  637. /******************************************************************************
  638. * internal functions (mdio)
  639. *****************************************************************************/
  640. static void ftgmac100_adjust_link(struct net_device *netdev)
  641. {
  642. struct ftgmac100 *priv = netdev_priv(netdev);
  643. struct phy_device *phydev = priv->phydev;
  644. int ier;
  645. if (phydev->speed == priv->old_speed)
  646. return;
  647. priv->old_speed = phydev->speed;
  648. ier = ioread32(priv->base + FTGMAC100_OFFSET_IER);
  649. /* disable all interrupts */
  650. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  651. netif_stop_queue(netdev);
  652. ftgmac100_stop_hw(priv);
  653. netif_start_queue(netdev);
  654. ftgmac100_init_hw(priv);
  655. ftgmac100_start_hw(priv, phydev->speed);
  656. /* re-enable interrupts */
  657. iowrite32(ier, priv->base + FTGMAC100_OFFSET_IER);
  658. }
  659. static int ftgmac100_mii_probe(struct ftgmac100 *priv)
  660. {
  661. struct net_device *netdev = priv->netdev;
  662. struct phy_device *phydev = NULL;
  663. int i;
  664. /* search for connect PHY device */
  665. for (i = 0; i < PHY_MAX_ADDR; i++) {
  666. struct phy_device *tmp = priv->mii_bus->phy_map[i];
  667. if (tmp) {
  668. phydev = tmp;
  669. break;
  670. }
  671. }
  672. /* now we are supposed to have a proper phydev, to attach to... */
  673. if (!phydev) {
  674. netdev_info(netdev, "%s: no PHY found\n", netdev->name);
  675. return -ENODEV;
  676. }
  677. phydev = phy_connect(netdev, dev_name(&phydev->dev),
  678. &ftgmac100_adjust_link, 0,
  679. PHY_INTERFACE_MODE_GMII);
  680. if (IS_ERR(phydev)) {
  681. netdev_err(netdev, "%s: Could not attach to PHY\n", netdev->name);
  682. return PTR_ERR(phydev);
  683. }
  684. priv->phydev = phydev;
  685. return 0;
  686. }
  687. /******************************************************************************
  688. * struct mii_bus functions
  689. *****************************************************************************/
  690. static int ftgmac100_mdiobus_read(struct mii_bus *bus, int phy_addr, int regnum)
  691. {
  692. struct net_device *netdev = bus->priv;
  693. struct ftgmac100 *priv = netdev_priv(netdev);
  694. unsigned int phycr;
  695. int i;
  696. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  697. /* preserve MDC cycle threshold */
  698. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  699. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  700. FTGMAC100_PHYCR_REGAD(regnum) |
  701. FTGMAC100_PHYCR_MIIRD;
  702. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  703. for (i = 0; i < 10; i++) {
  704. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  705. if ((phycr & FTGMAC100_PHYCR_MIIRD) == 0) {
  706. int data;
  707. data = ioread32(priv->base + FTGMAC100_OFFSET_PHYDATA);
  708. return FTGMAC100_PHYDATA_MIIRDATA(data);
  709. }
  710. udelay(100);
  711. }
  712. netdev_err(netdev, "mdio read timed out\n");
  713. return -EIO;
  714. }
  715. static int ftgmac100_mdiobus_write(struct mii_bus *bus, int phy_addr,
  716. int regnum, u16 value)
  717. {
  718. struct net_device *netdev = bus->priv;
  719. struct ftgmac100 *priv = netdev_priv(netdev);
  720. unsigned int phycr;
  721. int data;
  722. int i;
  723. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  724. /* preserve MDC cycle threshold */
  725. phycr &= FTGMAC100_PHYCR_MDC_CYCTHR_MASK;
  726. phycr |= FTGMAC100_PHYCR_PHYAD(phy_addr) |
  727. FTGMAC100_PHYCR_REGAD(regnum) |
  728. FTGMAC100_PHYCR_MIIWR;
  729. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  730. iowrite32(data, priv->base + FTGMAC100_OFFSET_PHYDATA);
  731. iowrite32(phycr, priv->base + FTGMAC100_OFFSET_PHYCR);
  732. for (i = 0; i < 10; i++) {
  733. phycr = ioread32(priv->base + FTGMAC100_OFFSET_PHYCR);
  734. if ((phycr & FTGMAC100_PHYCR_MIIWR) == 0)
  735. return 0;
  736. udelay(100);
  737. }
  738. netdev_err(netdev, "mdio write timed out\n");
  739. return -EIO;
  740. }
  741. static int ftgmac100_mdiobus_reset(struct mii_bus *bus)
  742. {
  743. return 0;
  744. }
  745. /******************************************************************************
  746. * struct ethtool_ops functions
  747. *****************************************************************************/
  748. static void ftgmac100_get_drvinfo(struct net_device *netdev,
  749. struct ethtool_drvinfo *info)
  750. {
  751. strcpy(info->driver, DRV_NAME);
  752. strcpy(info->version, DRV_VERSION);
  753. strcpy(info->bus_info, dev_name(&netdev->dev));
  754. }
  755. static int ftgmac100_get_settings(struct net_device *netdev,
  756. struct ethtool_cmd *cmd)
  757. {
  758. struct ftgmac100 *priv = netdev_priv(netdev);
  759. return phy_ethtool_gset(priv->phydev, cmd);
  760. }
  761. static int ftgmac100_set_settings(struct net_device *netdev,
  762. struct ethtool_cmd *cmd)
  763. {
  764. struct ftgmac100 *priv = netdev_priv(netdev);
  765. return phy_ethtool_sset(priv->phydev, cmd);
  766. }
  767. static const struct ethtool_ops ftgmac100_ethtool_ops = {
  768. .set_settings = ftgmac100_set_settings,
  769. .get_settings = ftgmac100_get_settings,
  770. .get_drvinfo = ftgmac100_get_drvinfo,
  771. .get_link = ethtool_op_get_link,
  772. };
  773. /******************************************************************************
  774. * interrupt handler
  775. *****************************************************************************/
  776. static irqreturn_t ftgmac100_interrupt(int irq, void *dev_id)
  777. {
  778. struct net_device *netdev = dev_id;
  779. struct ftgmac100 *priv = netdev_priv(netdev);
  780. if (likely(netif_running(netdev))) {
  781. /* Disable interrupts for polling */
  782. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  783. napi_schedule(&priv->napi);
  784. }
  785. return IRQ_HANDLED;
  786. }
  787. /******************************************************************************
  788. * struct napi_struct functions
  789. *****************************************************************************/
  790. static int ftgmac100_poll(struct napi_struct *napi, int budget)
  791. {
  792. struct ftgmac100 *priv = container_of(napi, struct ftgmac100, napi);
  793. struct net_device *netdev = priv->netdev;
  794. unsigned int status;
  795. bool completed = true;
  796. int rx = 0;
  797. status = ioread32(priv->base + FTGMAC100_OFFSET_ISR);
  798. iowrite32(status, priv->base + FTGMAC100_OFFSET_ISR);
  799. if (status & (FTGMAC100_INT_RPKT_BUF | FTGMAC100_INT_NO_RXBUF)) {
  800. /*
  801. * FTGMAC100_INT_RPKT_BUF:
  802. * RX DMA has received packets into RX buffer successfully
  803. *
  804. * FTGMAC100_INT_NO_RXBUF:
  805. * RX buffer unavailable
  806. */
  807. bool retry;
  808. do {
  809. retry = ftgmac100_rx_packet(priv, &rx);
  810. } while (retry && rx < budget);
  811. if (retry && rx == budget)
  812. completed = false;
  813. }
  814. if (status & (FTGMAC100_INT_XPKT_ETH | FTGMAC100_INT_XPKT_LOST)) {
  815. /*
  816. * FTGMAC100_INT_XPKT_ETH:
  817. * packet transmitted to ethernet successfully
  818. *
  819. * FTGMAC100_INT_XPKT_LOST:
  820. * packet transmitted to ethernet lost due to late
  821. * collision or excessive collision
  822. */
  823. ftgmac100_tx_complete(priv);
  824. }
  825. if (status & (FTGMAC100_INT_NO_RXBUF | FTGMAC100_INT_RPKT_LOST |
  826. FTGMAC100_INT_AHB_ERR | FTGMAC100_INT_PHYSTS_CHG)) {
  827. if (net_ratelimit())
  828. netdev_info(netdev, "[ISR] = 0x%x: %s%s%s%s\n", status,
  829. status & FTGMAC100_INT_NO_RXBUF ? "NO_RXBUF " : "",
  830. status & FTGMAC100_INT_RPKT_LOST ? "RPKT_LOST " : "",
  831. status & FTGMAC100_INT_AHB_ERR ? "AHB_ERR " : "",
  832. status & FTGMAC100_INT_PHYSTS_CHG ? "PHYSTS_CHG" : "");
  833. if (status & FTGMAC100_INT_NO_RXBUF) {
  834. /* RX buffer unavailable */
  835. netdev->stats.rx_over_errors++;
  836. }
  837. if (status & FTGMAC100_INT_RPKT_LOST) {
  838. /* received packet lost due to RX FIFO full */
  839. netdev->stats.rx_fifo_errors++;
  840. }
  841. }
  842. if (completed) {
  843. napi_complete(napi);
  844. /* enable all interrupts */
  845. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  846. }
  847. return rx;
  848. }
  849. /******************************************************************************
  850. * struct net_device_ops functions
  851. *****************************************************************************/
  852. static int ftgmac100_open(struct net_device *netdev)
  853. {
  854. struct ftgmac100 *priv = netdev_priv(netdev);
  855. int err;
  856. err = ftgmac100_alloc_buffers(priv);
  857. if (err) {
  858. netdev_err(netdev, "failed to allocate buffers\n");
  859. goto err_alloc;
  860. }
  861. err = request_irq(priv->irq, ftgmac100_interrupt, 0, netdev->name, netdev);
  862. if (err) {
  863. netdev_err(netdev, "failed to request irq %d\n", priv->irq);
  864. goto err_irq;
  865. }
  866. priv->rx_pointer = 0;
  867. priv->tx_clean_pointer = 0;
  868. priv->tx_pointer = 0;
  869. priv->tx_pending = 0;
  870. err = ftgmac100_reset_hw(priv);
  871. if (err)
  872. goto err_hw;
  873. ftgmac100_init_hw(priv);
  874. ftgmac100_start_hw(priv, 10);
  875. phy_start(priv->phydev);
  876. napi_enable(&priv->napi);
  877. netif_start_queue(netdev);
  878. /* enable all interrupts */
  879. iowrite32(INT_MASK_ALL_ENABLED, priv->base + FTGMAC100_OFFSET_IER);
  880. return 0;
  881. err_hw:
  882. free_irq(priv->irq, netdev);
  883. err_irq:
  884. ftgmac100_free_buffers(priv);
  885. err_alloc:
  886. return err;
  887. }
  888. static int ftgmac100_stop(struct net_device *netdev)
  889. {
  890. struct ftgmac100 *priv = netdev_priv(netdev);
  891. /* disable all interrupts */
  892. iowrite32(0, priv->base + FTGMAC100_OFFSET_IER);
  893. netif_stop_queue(netdev);
  894. napi_disable(&priv->napi);
  895. phy_stop(priv->phydev);
  896. ftgmac100_stop_hw(priv);
  897. free_irq(priv->irq, netdev);
  898. ftgmac100_free_buffers(priv);
  899. return 0;
  900. }
  901. static int ftgmac100_hard_start_xmit(struct sk_buff *skb,
  902. struct net_device *netdev)
  903. {
  904. struct ftgmac100 *priv = netdev_priv(netdev);
  905. dma_addr_t map;
  906. if (unlikely(skb->len > MAX_PKT_SIZE)) {
  907. if (net_ratelimit())
  908. netdev_dbg(netdev, "tx packet too big\n");
  909. netdev->stats.tx_dropped++;
  910. dev_kfree_skb(skb);
  911. return NETDEV_TX_OK;
  912. }
  913. map = dma_map_single(priv->dev, skb->data, skb_headlen(skb), DMA_TO_DEVICE);
  914. if (unlikely(dma_mapping_error(priv->dev, map))) {
  915. /* drop packet */
  916. if (net_ratelimit())
  917. netdev_err(netdev, "map socket buffer failed\n");
  918. netdev->stats.tx_dropped++;
  919. dev_kfree_skb(skb);
  920. return NETDEV_TX_OK;
  921. }
  922. return ftgmac100_xmit(priv, skb, map);
  923. }
  924. /* optional */
  925. static int ftgmac100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  926. {
  927. struct ftgmac100 *priv = netdev_priv(netdev);
  928. return phy_mii_ioctl(priv->phydev, ifr, cmd);
  929. }
  930. static const struct net_device_ops ftgmac100_netdev_ops = {
  931. .ndo_open = ftgmac100_open,
  932. .ndo_stop = ftgmac100_stop,
  933. .ndo_start_xmit = ftgmac100_hard_start_xmit,
  934. .ndo_set_mac_address = eth_mac_addr,
  935. .ndo_validate_addr = eth_validate_addr,
  936. .ndo_do_ioctl = ftgmac100_do_ioctl,
  937. };
  938. /******************************************************************************
  939. * struct platform_driver functions
  940. *****************************************************************************/
  941. static int ftgmac100_probe(struct platform_device *pdev)
  942. {
  943. struct resource *res;
  944. int irq;
  945. struct net_device *netdev;
  946. struct ftgmac100 *priv;
  947. int err;
  948. int i;
  949. if (!pdev)
  950. return -ENODEV;
  951. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  952. if (!res)
  953. return -ENXIO;
  954. irq = platform_get_irq(pdev, 0);
  955. if (irq < 0)
  956. return irq;
  957. /* setup net_device */
  958. netdev = alloc_etherdev(sizeof(*priv));
  959. if (!netdev) {
  960. err = -ENOMEM;
  961. goto err_alloc_etherdev;
  962. }
  963. SET_NETDEV_DEV(netdev, &pdev->dev);
  964. SET_ETHTOOL_OPS(netdev, &ftgmac100_ethtool_ops);
  965. netdev->netdev_ops = &ftgmac100_netdev_ops;
  966. netdev->features = NETIF_F_IP_CSUM | NETIF_F_GRO;
  967. platform_set_drvdata(pdev, netdev);
  968. /* setup private data */
  969. priv = netdev_priv(netdev);
  970. priv->netdev = netdev;
  971. priv->dev = &pdev->dev;
  972. spin_lock_init(&priv->tx_lock);
  973. /* initialize NAPI */
  974. netif_napi_add(netdev, &priv->napi, ftgmac100_poll, 64);
  975. /* map io memory */
  976. priv->res = request_mem_region(res->start, resource_size(res),
  977. dev_name(&pdev->dev));
  978. if (!priv->res) {
  979. dev_err(&pdev->dev, "Could not reserve memory region\n");
  980. err = -ENOMEM;
  981. goto err_req_mem;
  982. }
  983. priv->base = ioremap(res->start, resource_size(res));
  984. if (!priv->base) {
  985. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  986. err = -EIO;
  987. goto err_ioremap;
  988. }
  989. priv->irq = irq;
  990. /* initialize mdio bus */
  991. priv->mii_bus = mdiobus_alloc();
  992. if (!priv->mii_bus) {
  993. err = -EIO;
  994. goto err_alloc_mdiobus;
  995. }
  996. priv->mii_bus->name = "ftgmac100_mdio";
  997. snprintf(priv->mii_bus->id, MII_BUS_ID_SIZE, "ftgmac100_mii");
  998. priv->mii_bus->priv = netdev;
  999. priv->mii_bus->read = ftgmac100_mdiobus_read;
  1000. priv->mii_bus->write = ftgmac100_mdiobus_write;
  1001. priv->mii_bus->reset = ftgmac100_mdiobus_reset;
  1002. priv->mii_bus->irq = priv->phy_irq;
  1003. for (i = 0; i < PHY_MAX_ADDR; i++)
  1004. priv->mii_bus->irq[i] = PHY_POLL;
  1005. err = mdiobus_register(priv->mii_bus);
  1006. if (err) {
  1007. dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
  1008. goto err_register_mdiobus;
  1009. }
  1010. err = ftgmac100_mii_probe(priv);
  1011. if (err) {
  1012. dev_err(&pdev->dev, "MII Probe failed!\n");
  1013. goto err_mii_probe;
  1014. }
  1015. /* register network device */
  1016. err = register_netdev(netdev);
  1017. if (err) {
  1018. dev_err(&pdev->dev, "Failed to register netdev\n");
  1019. goto err_register_netdev;
  1020. }
  1021. netdev_info(netdev, "irq %d, mapped at %p\n", priv->irq, priv->base);
  1022. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1023. random_ether_addr(netdev->dev_addr);
  1024. netdev_info(netdev, "generated random MAC address %pM\n",
  1025. netdev->dev_addr);
  1026. }
  1027. return 0;
  1028. err_register_netdev:
  1029. phy_disconnect(priv->phydev);
  1030. err_mii_probe:
  1031. mdiobus_unregister(priv->mii_bus);
  1032. err_register_mdiobus:
  1033. mdiobus_free(priv->mii_bus);
  1034. err_alloc_mdiobus:
  1035. iounmap(priv->base);
  1036. err_ioremap:
  1037. release_resource(priv->res);
  1038. err_req_mem:
  1039. netif_napi_del(&priv->napi);
  1040. platform_set_drvdata(pdev, NULL);
  1041. free_netdev(netdev);
  1042. err_alloc_etherdev:
  1043. return err;
  1044. }
  1045. static int __exit ftgmac100_remove(struct platform_device *pdev)
  1046. {
  1047. struct net_device *netdev;
  1048. struct ftgmac100 *priv;
  1049. netdev = platform_get_drvdata(pdev);
  1050. priv = netdev_priv(netdev);
  1051. unregister_netdev(netdev);
  1052. phy_disconnect(priv->phydev);
  1053. mdiobus_unregister(priv->mii_bus);
  1054. mdiobus_free(priv->mii_bus);
  1055. iounmap(priv->base);
  1056. release_resource(priv->res);
  1057. netif_napi_del(&priv->napi);
  1058. platform_set_drvdata(pdev, NULL);
  1059. free_netdev(netdev);
  1060. return 0;
  1061. }
  1062. static struct platform_driver ftgmac100_driver = {
  1063. .probe = ftgmac100_probe,
  1064. .remove = __exit_p(ftgmac100_remove),
  1065. .driver = {
  1066. .name = DRV_NAME,
  1067. .owner = THIS_MODULE,
  1068. },
  1069. };
  1070. /******************************************************************************
  1071. * initialization / finalization
  1072. *****************************************************************************/
  1073. static int __init ftgmac100_init(void)
  1074. {
  1075. pr_info("Loading version " DRV_VERSION " ...\n");
  1076. return platform_driver_register(&ftgmac100_driver);
  1077. }
  1078. static void __exit ftgmac100_exit(void)
  1079. {
  1080. platform_driver_unregister(&ftgmac100_driver);
  1081. }
  1082. module_init(ftgmac100_init);
  1083. module_exit(ftgmac100_exit);
  1084. MODULE_AUTHOR("Po-Yu Chuang <ratbert@faraday-tech.com>");
  1085. MODULE_DESCRIPTION("FTGMAC100 driver");
  1086. MODULE_LICENSE("GPL");