ethoc.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * linux/drivers/net/ethoc.c
  3. *
  4. * Copyright (C) 2007-2008 Avionic Design Development GmbH
  5. * Copyright (C) 2008-2009 Avionic Design GmbH
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Written by Thierry Reding <thierry.reding@avionic-design.de>
  12. */
  13. #include <linux/dma-mapping.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/crc32.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/mii.h>
  19. #include <linux/phy.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/sched.h>
  22. #include <linux/slab.h>
  23. #include <linux/of.h>
  24. #include <net/ethoc.h>
  25. static int buffer_size = 0x8000; /* 32 KBytes */
  26. module_param(buffer_size, int, 0);
  27. MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
  28. /* register offsets */
  29. #define MODER 0x00
  30. #define INT_SOURCE 0x04
  31. #define INT_MASK 0x08
  32. #define IPGT 0x0c
  33. #define IPGR1 0x10
  34. #define IPGR2 0x14
  35. #define PACKETLEN 0x18
  36. #define COLLCONF 0x1c
  37. #define TX_BD_NUM 0x20
  38. #define CTRLMODER 0x24
  39. #define MIIMODER 0x28
  40. #define MIICOMMAND 0x2c
  41. #define MIIADDRESS 0x30
  42. #define MIITX_DATA 0x34
  43. #define MIIRX_DATA 0x38
  44. #define MIISTATUS 0x3c
  45. #define MAC_ADDR0 0x40
  46. #define MAC_ADDR1 0x44
  47. #define ETH_HASH0 0x48
  48. #define ETH_HASH1 0x4c
  49. #define ETH_TXCTRL 0x50
  50. /* mode register */
  51. #define MODER_RXEN (1 << 0) /* receive enable */
  52. #define MODER_TXEN (1 << 1) /* transmit enable */
  53. #define MODER_NOPRE (1 << 2) /* no preamble */
  54. #define MODER_BRO (1 << 3) /* broadcast address */
  55. #define MODER_IAM (1 << 4) /* individual address mode */
  56. #define MODER_PRO (1 << 5) /* promiscuous mode */
  57. #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
  58. #define MODER_LOOP (1 << 7) /* loopback */
  59. #define MODER_NBO (1 << 8) /* no back-off */
  60. #define MODER_EDE (1 << 9) /* excess defer enable */
  61. #define MODER_FULLD (1 << 10) /* full duplex */
  62. #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
  63. #define MODER_DCRC (1 << 12) /* delayed CRC enable */
  64. #define MODER_CRC (1 << 13) /* CRC enable */
  65. #define MODER_HUGE (1 << 14) /* huge packets enable */
  66. #define MODER_PAD (1 << 15) /* padding enabled */
  67. #define MODER_RSM (1 << 16) /* receive small packets */
  68. /* interrupt source and mask registers */
  69. #define INT_MASK_TXF (1 << 0) /* transmit frame */
  70. #define INT_MASK_TXE (1 << 1) /* transmit error */
  71. #define INT_MASK_RXF (1 << 2) /* receive frame */
  72. #define INT_MASK_RXE (1 << 3) /* receive error */
  73. #define INT_MASK_BUSY (1 << 4)
  74. #define INT_MASK_TXC (1 << 5) /* transmit control frame */
  75. #define INT_MASK_RXC (1 << 6) /* receive control frame */
  76. #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
  77. #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
  78. #define INT_MASK_ALL ( \
  79. INT_MASK_TXF | INT_MASK_TXE | \
  80. INT_MASK_RXF | INT_MASK_RXE | \
  81. INT_MASK_TXC | INT_MASK_RXC | \
  82. INT_MASK_BUSY \
  83. )
  84. /* packet length register */
  85. #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
  86. #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
  87. #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
  88. PACKETLEN_MAX(max))
  89. /* transmit buffer number register */
  90. #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
  91. /* control module mode register */
  92. #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
  93. #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
  94. #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
  95. /* MII mode register */
  96. #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
  97. #define MIIMODER_NOPRE (1 << 8) /* no preamble */
  98. /* MII command register */
  99. #define MIICOMMAND_SCAN (1 << 0) /* scan status */
  100. #define MIICOMMAND_READ (1 << 1) /* read status */
  101. #define MIICOMMAND_WRITE (1 << 2) /* write control data */
  102. /* MII address register */
  103. #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
  104. #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
  105. #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
  106. MIIADDRESS_RGAD(reg))
  107. /* MII transmit data register */
  108. #define MIITX_DATA_VAL(x) ((x) & 0xffff)
  109. /* MII receive data register */
  110. #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
  111. /* MII status register */
  112. #define MIISTATUS_LINKFAIL (1 << 0)
  113. #define MIISTATUS_BUSY (1 << 1)
  114. #define MIISTATUS_INVALID (1 << 2)
  115. /* TX buffer descriptor */
  116. #define TX_BD_CS (1 << 0) /* carrier sense lost */
  117. #define TX_BD_DF (1 << 1) /* defer indication */
  118. #define TX_BD_LC (1 << 2) /* late collision */
  119. #define TX_BD_RL (1 << 3) /* retransmission limit */
  120. #define TX_BD_RETRY_MASK (0x00f0)
  121. #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
  122. #define TX_BD_UR (1 << 8) /* transmitter underrun */
  123. #define TX_BD_CRC (1 << 11) /* TX CRC enable */
  124. #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
  125. #define TX_BD_WRAP (1 << 13)
  126. #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
  127. #define TX_BD_READY (1 << 15) /* TX buffer ready */
  128. #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
  129. #define TX_BD_LEN_MASK (0xffff << 16)
  130. #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
  131. TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
  132. /* RX buffer descriptor */
  133. #define RX_BD_LC (1 << 0) /* late collision */
  134. #define RX_BD_CRC (1 << 1) /* RX CRC error */
  135. #define RX_BD_SF (1 << 2) /* short frame */
  136. #define RX_BD_TL (1 << 3) /* too long */
  137. #define RX_BD_DN (1 << 4) /* dribble nibble */
  138. #define RX_BD_IS (1 << 5) /* invalid symbol */
  139. #define RX_BD_OR (1 << 6) /* receiver overrun */
  140. #define RX_BD_MISS (1 << 7)
  141. #define RX_BD_CF (1 << 8) /* control frame */
  142. #define RX_BD_WRAP (1 << 13)
  143. #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
  144. #define RX_BD_EMPTY (1 << 15)
  145. #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
  146. #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
  147. RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
  148. #define ETHOC_BUFSIZ 1536
  149. #define ETHOC_ZLEN 64
  150. #define ETHOC_BD_BASE 0x400
  151. #define ETHOC_TIMEOUT (HZ / 2)
  152. #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
  153. /**
  154. * struct ethoc - driver-private device structure
  155. * @iobase: pointer to I/O memory region
  156. * @membase: pointer to buffer memory region
  157. * @dma_alloc: dma allocated buffer size
  158. * @io_region_size: I/O memory region size
  159. * @num_tx: number of send buffers
  160. * @cur_tx: last send buffer written
  161. * @dty_tx: last buffer actually sent
  162. * @num_rx: number of receive buffers
  163. * @cur_rx: current receive buffer
  164. * @vma: pointer to array of virtual memory addresses for buffers
  165. * @netdev: pointer to network device structure
  166. * @napi: NAPI structure
  167. * @msg_enable: device state flags
  168. * @lock: device lock
  169. * @phy: attached PHY
  170. * @mdio: MDIO bus for PHY access
  171. * @phy_id: address of attached PHY
  172. */
  173. struct ethoc {
  174. void __iomem *iobase;
  175. void __iomem *membase;
  176. int dma_alloc;
  177. resource_size_t io_region_size;
  178. unsigned int num_tx;
  179. unsigned int cur_tx;
  180. unsigned int dty_tx;
  181. unsigned int num_rx;
  182. unsigned int cur_rx;
  183. void** vma;
  184. struct net_device *netdev;
  185. struct napi_struct napi;
  186. u32 msg_enable;
  187. spinlock_t lock;
  188. struct phy_device *phy;
  189. struct mii_bus *mdio;
  190. s8 phy_id;
  191. };
  192. /**
  193. * struct ethoc_bd - buffer descriptor
  194. * @stat: buffer statistics
  195. * @addr: physical memory address
  196. */
  197. struct ethoc_bd {
  198. u32 stat;
  199. u32 addr;
  200. };
  201. static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
  202. {
  203. return ioread32(dev->iobase + offset);
  204. }
  205. static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
  206. {
  207. iowrite32(data, dev->iobase + offset);
  208. }
  209. static inline void ethoc_read_bd(struct ethoc *dev, int index,
  210. struct ethoc_bd *bd)
  211. {
  212. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  213. bd->stat = ethoc_read(dev, offset + 0);
  214. bd->addr = ethoc_read(dev, offset + 4);
  215. }
  216. static inline void ethoc_write_bd(struct ethoc *dev, int index,
  217. const struct ethoc_bd *bd)
  218. {
  219. loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
  220. ethoc_write(dev, offset + 0, bd->stat);
  221. ethoc_write(dev, offset + 4, bd->addr);
  222. }
  223. static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
  224. {
  225. u32 imask = ethoc_read(dev, INT_MASK);
  226. imask |= mask;
  227. ethoc_write(dev, INT_MASK, imask);
  228. }
  229. static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
  230. {
  231. u32 imask = ethoc_read(dev, INT_MASK);
  232. imask &= ~mask;
  233. ethoc_write(dev, INT_MASK, imask);
  234. }
  235. static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
  236. {
  237. ethoc_write(dev, INT_SOURCE, mask);
  238. }
  239. static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
  240. {
  241. u32 mode = ethoc_read(dev, MODER);
  242. mode |= MODER_RXEN | MODER_TXEN;
  243. ethoc_write(dev, MODER, mode);
  244. }
  245. static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
  246. {
  247. u32 mode = ethoc_read(dev, MODER);
  248. mode &= ~(MODER_RXEN | MODER_TXEN);
  249. ethoc_write(dev, MODER, mode);
  250. }
  251. static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
  252. {
  253. struct ethoc_bd bd;
  254. int i;
  255. void* vma;
  256. dev->cur_tx = 0;
  257. dev->dty_tx = 0;
  258. dev->cur_rx = 0;
  259. ethoc_write(dev, TX_BD_NUM, dev->num_tx);
  260. /* setup transmission buffers */
  261. bd.addr = mem_start;
  262. bd.stat = TX_BD_IRQ | TX_BD_CRC;
  263. vma = dev->membase;
  264. for (i = 0; i < dev->num_tx; i++) {
  265. if (i == dev->num_tx - 1)
  266. bd.stat |= TX_BD_WRAP;
  267. ethoc_write_bd(dev, i, &bd);
  268. bd.addr += ETHOC_BUFSIZ;
  269. dev->vma[i] = vma;
  270. vma += ETHOC_BUFSIZ;
  271. }
  272. bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
  273. for (i = 0; i < dev->num_rx; i++) {
  274. if (i == dev->num_rx - 1)
  275. bd.stat |= RX_BD_WRAP;
  276. ethoc_write_bd(dev, dev->num_tx + i, &bd);
  277. bd.addr += ETHOC_BUFSIZ;
  278. dev->vma[dev->num_tx + i] = vma;
  279. vma += ETHOC_BUFSIZ;
  280. }
  281. return 0;
  282. }
  283. static int ethoc_reset(struct ethoc *dev)
  284. {
  285. u32 mode;
  286. /* TODO: reset controller? */
  287. ethoc_disable_rx_and_tx(dev);
  288. /* TODO: setup registers */
  289. /* enable FCS generation and automatic padding */
  290. mode = ethoc_read(dev, MODER);
  291. mode |= MODER_CRC | MODER_PAD;
  292. ethoc_write(dev, MODER, mode);
  293. /* set full-duplex mode */
  294. mode = ethoc_read(dev, MODER);
  295. mode |= MODER_FULLD;
  296. ethoc_write(dev, MODER, mode);
  297. ethoc_write(dev, IPGT, 0x15);
  298. ethoc_ack_irq(dev, INT_MASK_ALL);
  299. ethoc_enable_irq(dev, INT_MASK_ALL);
  300. ethoc_enable_rx_and_tx(dev);
  301. return 0;
  302. }
  303. static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
  304. struct ethoc_bd *bd)
  305. {
  306. struct net_device *netdev = dev->netdev;
  307. unsigned int ret = 0;
  308. if (bd->stat & RX_BD_TL) {
  309. dev_err(&netdev->dev, "RX: frame too long\n");
  310. netdev->stats.rx_length_errors++;
  311. ret++;
  312. }
  313. if (bd->stat & RX_BD_SF) {
  314. dev_err(&netdev->dev, "RX: frame too short\n");
  315. netdev->stats.rx_length_errors++;
  316. ret++;
  317. }
  318. if (bd->stat & RX_BD_DN) {
  319. dev_err(&netdev->dev, "RX: dribble nibble\n");
  320. netdev->stats.rx_frame_errors++;
  321. }
  322. if (bd->stat & RX_BD_CRC) {
  323. dev_err(&netdev->dev, "RX: wrong CRC\n");
  324. netdev->stats.rx_crc_errors++;
  325. ret++;
  326. }
  327. if (bd->stat & RX_BD_OR) {
  328. dev_err(&netdev->dev, "RX: overrun\n");
  329. netdev->stats.rx_over_errors++;
  330. ret++;
  331. }
  332. if (bd->stat & RX_BD_MISS)
  333. netdev->stats.rx_missed_errors++;
  334. if (bd->stat & RX_BD_LC) {
  335. dev_err(&netdev->dev, "RX: late collision\n");
  336. netdev->stats.collisions++;
  337. ret++;
  338. }
  339. return ret;
  340. }
  341. static int ethoc_rx(struct net_device *dev, int limit)
  342. {
  343. struct ethoc *priv = netdev_priv(dev);
  344. int count;
  345. for (count = 0; count < limit; ++count) {
  346. unsigned int entry;
  347. struct ethoc_bd bd;
  348. entry = priv->num_tx + priv->cur_rx;
  349. ethoc_read_bd(priv, entry, &bd);
  350. if (bd.stat & RX_BD_EMPTY) {
  351. ethoc_ack_irq(priv, INT_MASK_RX);
  352. /* If packet (interrupt) came in between checking
  353. * BD_EMTPY and clearing the interrupt source, then we
  354. * risk missing the packet as the RX interrupt won't
  355. * trigger right away when we reenable it; hence, check
  356. * BD_EMTPY here again to make sure there isn't such a
  357. * packet waiting for us...
  358. */
  359. ethoc_read_bd(priv, entry, &bd);
  360. if (bd.stat & RX_BD_EMPTY)
  361. break;
  362. }
  363. if (ethoc_update_rx_stats(priv, &bd) == 0) {
  364. int size = bd.stat >> 16;
  365. struct sk_buff *skb;
  366. size -= 4; /* strip the CRC */
  367. skb = netdev_alloc_skb_ip_align(dev, size);
  368. if (likely(skb)) {
  369. void *src = priv->vma[entry];
  370. memcpy_fromio(skb_put(skb, size), src, size);
  371. skb->protocol = eth_type_trans(skb, dev);
  372. dev->stats.rx_packets++;
  373. dev->stats.rx_bytes += size;
  374. netif_receive_skb(skb);
  375. } else {
  376. if (net_ratelimit())
  377. dev_warn(&dev->dev, "low on memory - "
  378. "packet dropped\n");
  379. dev->stats.rx_dropped++;
  380. break;
  381. }
  382. }
  383. /* clear the buffer descriptor so it can be reused */
  384. bd.stat &= ~RX_BD_STATS;
  385. bd.stat |= RX_BD_EMPTY;
  386. ethoc_write_bd(priv, entry, &bd);
  387. if (++priv->cur_rx == priv->num_rx)
  388. priv->cur_rx = 0;
  389. }
  390. return count;
  391. }
  392. static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
  393. {
  394. struct net_device *netdev = dev->netdev;
  395. if (bd->stat & TX_BD_LC) {
  396. dev_err(&netdev->dev, "TX: late collision\n");
  397. netdev->stats.tx_window_errors++;
  398. }
  399. if (bd->stat & TX_BD_RL) {
  400. dev_err(&netdev->dev, "TX: retransmit limit\n");
  401. netdev->stats.tx_aborted_errors++;
  402. }
  403. if (bd->stat & TX_BD_UR) {
  404. dev_err(&netdev->dev, "TX: underrun\n");
  405. netdev->stats.tx_fifo_errors++;
  406. }
  407. if (bd->stat & TX_BD_CS) {
  408. dev_err(&netdev->dev, "TX: carrier sense lost\n");
  409. netdev->stats.tx_carrier_errors++;
  410. }
  411. if (bd->stat & TX_BD_STATS)
  412. netdev->stats.tx_errors++;
  413. netdev->stats.collisions += (bd->stat >> 4) & 0xf;
  414. netdev->stats.tx_bytes += bd->stat >> 16;
  415. netdev->stats.tx_packets++;
  416. }
  417. static int ethoc_tx(struct net_device *dev, int limit)
  418. {
  419. struct ethoc *priv = netdev_priv(dev);
  420. int count;
  421. struct ethoc_bd bd;
  422. for (count = 0; count < limit; ++count) {
  423. unsigned int entry;
  424. entry = priv->dty_tx & (priv->num_tx-1);
  425. ethoc_read_bd(priv, entry, &bd);
  426. if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
  427. ethoc_ack_irq(priv, INT_MASK_TX);
  428. /* If interrupt came in between reading in the BD
  429. * and clearing the interrupt source, then we risk
  430. * missing the event as the TX interrupt won't trigger
  431. * right away when we reenable it; hence, check
  432. * BD_EMPTY here again to make sure there isn't such an
  433. * event pending...
  434. */
  435. ethoc_read_bd(priv, entry, &bd);
  436. if (bd.stat & TX_BD_READY ||
  437. (priv->dty_tx == priv->cur_tx))
  438. break;
  439. }
  440. ethoc_update_tx_stats(priv, &bd);
  441. priv->dty_tx++;
  442. }
  443. if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
  444. netif_wake_queue(dev);
  445. return count;
  446. }
  447. static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
  448. {
  449. struct net_device *dev = dev_id;
  450. struct ethoc *priv = netdev_priv(dev);
  451. u32 pending;
  452. u32 mask;
  453. /* Figure out what triggered the interrupt...
  454. * The tricky bit here is that the interrupt source bits get
  455. * set in INT_SOURCE for an event regardless of whether that
  456. * event is masked or not. Thus, in order to figure out what
  457. * triggered the interrupt, we need to remove the sources
  458. * for all events that are currently masked. This behaviour
  459. * is not particularly well documented but reasonable...
  460. */
  461. mask = ethoc_read(priv, INT_MASK);
  462. pending = ethoc_read(priv, INT_SOURCE);
  463. pending &= mask;
  464. if (unlikely(pending == 0)) {
  465. return IRQ_NONE;
  466. }
  467. ethoc_ack_irq(priv, pending);
  468. /* We always handle the dropped packet interrupt */
  469. if (pending & INT_MASK_BUSY) {
  470. dev_err(&dev->dev, "packet dropped\n");
  471. dev->stats.rx_dropped++;
  472. }
  473. /* Handle receive/transmit event by switching to polling */
  474. if (pending & (INT_MASK_TX | INT_MASK_RX)) {
  475. ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  476. napi_schedule(&priv->napi);
  477. }
  478. return IRQ_HANDLED;
  479. }
  480. static int ethoc_get_mac_address(struct net_device *dev, void *addr)
  481. {
  482. struct ethoc *priv = netdev_priv(dev);
  483. u8 *mac = (u8 *)addr;
  484. u32 reg;
  485. reg = ethoc_read(priv, MAC_ADDR0);
  486. mac[2] = (reg >> 24) & 0xff;
  487. mac[3] = (reg >> 16) & 0xff;
  488. mac[4] = (reg >> 8) & 0xff;
  489. mac[5] = (reg >> 0) & 0xff;
  490. reg = ethoc_read(priv, MAC_ADDR1);
  491. mac[0] = (reg >> 8) & 0xff;
  492. mac[1] = (reg >> 0) & 0xff;
  493. return 0;
  494. }
  495. static int ethoc_poll(struct napi_struct *napi, int budget)
  496. {
  497. struct ethoc *priv = container_of(napi, struct ethoc, napi);
  498. int rx_work_done = 0;
  499. int tx_work_done = 0;
  500. rx_work_done = ethoc_rx(priv->netdev, budget);
  501. tx_work_done = ethoc_tx(priv->netdev, budget);
  502. if (rx_work_done < budget && tx_work_done < budget) {
  503. napi_complete(napi);
  504. ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
  505. }
  506. return rx_work_done;
  507. }
  508. static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
  509. {
  510. struct ethoc *priv = bus->priv;
  511. int i;
  512. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  513. ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
  514. for (i=0; i < 5; i++) {
  515. u32 status = ethoc_read(priv, MIISTATUS);
  516. if (!(status & MIISTATUS_BUSY)) {
  517. u32 data = ethoc_read(priv, MIIRX_DATA);
  518. /* reset MII command register */
  519. ethoc_write(priv, MIICOMMAND, 0);
  520. return data;
  521. }
  522. usleep_range(100,200);
  523. }
  524. return -EBUSY;
  525. }
  526. static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  527. {
  528. struct ethoc *priv = bus->priv;
  529. int i;
  530. ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
  531. ethoc_write(priv, MIITX_DATA, val);
  532. ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
  533. for (i=0; i < 5; i++) {
  534. u32 stat = ethoc_read(priv, MIISTATUS);
  535. if (!(stat & MIISTATUS_BUSY)) {
  536. /* reset MII command register */
  537. ethoc_write(priv, MIICOMMAND, 0);
  538. return 0;
  539. }
  540. usleep_range(100,200);
  541. }
  542. return -EBUSY;
  543. }
  544. static int ethoc_mdio_reset(struct mii_bus *bus)
  545. {
  546. return 0;
  547. }
  548. static void ethoc_mdio_poll(struct net_device *dev)
  549. {
  550. }
  551. static int __devinit ethoc_mdio_probe(struct net_device *dev)
  552. {
  553. struct ethoc *priv = netdev_priv(dev);
  554. struct phy_device *phy;
  555. int err;
  556. if (priv->phy_id != -1) {
  557. phy = priv->mdio->phy_map[priv->phy_id];
  558. } else {
  559. phy = phy_find_first(priv->mdio);
  560. }
  561. if (!phy) {
  562. dev_err(&dev->dev, "no PHY found\n");
  563. return -ENXIO;
  564. }
  565. err = phy_connect_direct(dev, phy, ethoc_mdio_poll, 0,
  566. PHY_INTERFACE_MODE_GMII);
  567. if (err) {
  568. dev_err(&dev->dev, "could not attach to PHY\n");
  569. return err;
  570. }
  571. priv->phy = phy;
  572. return 0;
  573. }
  574. static int ethoc_open(struct net_device *dev)
  575. {
  576. struct ethoc *priv = netdev_priv(dev);
  577. int ret;
  578. ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
  579. dev->name, dev);
  580. if (ret)
  581. return ret;
  582. ethoc_init_ring(priv, dev->mem_start);
  583. ethoc_reset(priv);
  584. if (netif_queue_stopped(dev)) {
  585. dev_dbg(&dev->dev, " resuming queue\n");
  586. netif_wake_queue(dev);
  587. } else {
  588. dev_dbg(&dev->dev, " starting queue\n");
  589. netif_start_queue(dev);
  590. }
  591. phy_start(priv->phy);
  592. napi_enable(&priv->napi);
  593. if (netif_msg_ifup(priv)) {
  594. dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
  595. dev->base_addr, dev->mem_start, dev->mem_end);
  596. }
  597. return 0;
  598. }
  599. static int ethoc_stop(struct net_device *dev)
  600. {
  601. struct ethoc *priv = netdev_priv(dev);
  602. napi_disable(&priv->napi);
  603. if (priv->phy)
  604. phy_stop(priv->phy);
  605. ethoc_disable_rx_and_tx(priv);
  606. free_irq(dev->irq, dev);
  607. if (!netif_queue_stopped(dev))
  608. netif_stop_queue(dev);
  609. return 0;
  610. }
  611. static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  612. {
  613. struct ethoc *priv = netdev_priv(dev);
  614. struct mii_ioctl_data *mdio = if_mii(ifr);
  615. struct phy_device *phy = NULL;
  616. if (!netif_running(dev))
  617. return -EINVAL;
  618. if (cmd != SIOCGMIIPHY) {
  619. if (mdio->phy_id >= PHY_MAX_ADDR)
  620. return -ERANGE;
  621. phy = priv->mdio->phy_map[mdio->phy_id];
  622. if (!phy)
  623. return -ENODEV;
  624. } else {
  625. phy = priv->phy;
  626. }
  627. return phy_mii_ioctl(phy, ifr, cmd);
  628. }
  629. static int ethoc_config(struct net_device *dev, struct ifmap *map)
  630. {
  631. return -ENOSYS;
  632. }
  633. static int ethoc_set_mac_address(struct net_device *dev, void *addr)
  634. {
  635. struct ethoc *priv = netdev_priv(dev);
  636. u8 *mac = (u8 *)addr;
  637. ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
  638. (mac[4] << 8) | (mac[5] << 0));
  639. ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
  640. return 0;
  641. }
  642. static void ethoc_set_multicast_list(struct net_device *dev)
  643. {
  644. struct ethoc *priv = netdev_priv(dev);
  645. u32 mode = ethoc_read(priv, MODER);
  646. struct netdev_hw_addr *ha;
  647. u32 hash[2] = { 0, 0 };
  648. /* set loopback mode if requested */
  649. if (dev->flags & IFF_LOOPBACK)
  650. mode |= MODER_LOOP;
  651. else
  652. mode &= ~MODER_LOOP;
  653. /* receive broadcast frames if requested */
  654. if (dev->flags & IFF_BROADCAST)
  655. mode &= ~MODER_BRO;
  656. else
  657. mode |= MODER_BRO;
  658. /* enable promiscuous mode if requested */
  659. if (dev->flags & IFF_PROMISC)
  660. mode |= MODER_PRO;
  661. else
  662. mode &= ~MODER_PRO;
  663. ethoc_write(priv, MODER, mode);
  664. /* receive multicast frames */
  665. if (dev->flags & IFF_ALLMULTI) {
  666. hash[0] = 0xffffffff;
  667. hash[1] = 0xffffffff;
  668. } else {
  669. netdev_for_each_mc_addr(ha, dev) {
  670. u32 crc = ether_crc(ETH_ALEN, ha->addr);
  671. int bit = (crc >> 26) & 0x3f;
  672. hash[bit >> 5] |= 1 << (bit & 0x1f);
  673. }
  674. }
  675. ethoc_write(priv, ETH_HASH0, hash[0]);
  676. ethoc_write(priv, ETH_HASH1, hash[1]);
  677. }
  678. static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
  679. {
  680. return -ENOSYS;
  681. }
  682. static void ethoc_tx_timeout(struct net_device *dev)
  683. {
  684. struct ethoc *priv = netdev_priv(dev);
  685. u32 pending = ethoc_read(priv, INT_SOURCE);
  686. if (likely(pending))
  687. ethoc_interrupt(dev->irq, dev);
  688. }
  689. static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
  690. {
  691. struct ethoc *priv = netdev_priv(dev);
  692. struct ethoc_bd bd;
  693. unsigned int entry;
  694. void *dest;
  695. if (unlikely(skb->len > ETHOC_BUFSIZ)) {
  696. dev->stats.tx_errors++;
  697. goto out;
  698. }
  699. entry = priv->cur_tx % priv->num_tx;
  700. spin_lock_irq(&priv->lock);
  701. priv->cur_tx++;
  702. ethoc_read_bd(priv, entry, &bd);
  703. if (unlikely(skb->len < ETHOC_ZLEN))
  704. bd.stat |= TX_BD_PAD;
  705. else
  706. bd.stat &= ~TX_BD_PAD;
  707. dest = priv->vma[entry];
  708. memcpy_toio(dest, skb->data, skb->len);
  709. bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
  710. bd.stat |= TX_BD_LEN(skb->len);
  711. ethoc_write_bd(priv, entry, &bd);
  712. bd.stat |= TX_BD_READY;
  713. ethoc_write_bd(priv, entry, &bd);
  714. if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
  715. dev_dbg(&dev->dev, "stopping queue\n");
  716. netif_stop_queue(dev);
  717. }
  718. spin_unlock_irq(&priv->lock);
  719. skb_tx_timestamp(skb);
  720. out:
  721. dev_kfree_skb(skb);
  722. return NETDEV_TX_OK;
  723. }
  724. static const struct net_device_ops ethoc_netdev_ops = {
  725. .ndo_open = ethoc_open,
  726. .ndo_stop = ethoc_stop,
  727. .ndo_do_ioctl = ethoc_ioctl,
  728. .ndo_set_config = ethoc_config,
  729. .ndo_set_mac_address = ethoc_set_mac_address,
  730. .ndo_set_multicast_list = ethoc_set_multicast_list,
  731. .ndo_change_mtu = ethoc_change_mtu,
  732. .ndo_tx_timeout = ethoc_tx_timeout,
  733. .ndo_start_xmit = ethoc_start_xmit,
  734. };
  735. /**
  736. * ethoc_probe() - initialize OpenCores ethernet MAC
  737. * pdev: platform device
  738. */
  739. static int __devinit ethoc_probe(struct platform_device *pdev)
  740. {
  741. struct net_device *netdev = NULL;
  742. struct resource *res = NULL;
  743. struct resource *mmio = NULL;
  744. struct resource *mem = NULL;
  745. struct ethoc *priv = NULL;
  746. unsigned int phy;
  747. int num_bd;
  748. int ret = 0;
  749. /* allocate networking device */
  750. netdev = alloc_etherdev(sizeof(struct ethoc));
  751. if (!netdev) {
  752. dev_err(&pdev->dev, "cannot allocate network device\n");
  753. ret = -ENOMEM;
  754. goto out;
  755. }
  756. SET_NETDEV_DEV(netdev, &pdev->dev);
  757. platform_set_drvdata(pdev, netdev);
  758. /* obtain I/O memory space */
  759. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  760. if (!res) {
  761. dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
  762. ret = -ENXIO;
  763. goto free;
  764. }
  765. mmio = devm_request_mem_region(&pdev->dev, res->start,
  766. resource_size(res), res->name);
  767. if (!mmio) {
  768. dev_err(&pdev->dev, "cannot request I/O memory space\n");
  769. ret = -ENXIO;
  770. goto free;
  771. }
  772. netdev->base_addr = mmio->start;
  773. /* obtain buffer memory space */
  774. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  775. if (res) {
  776. mem = devm_request_mem_region(&pdev->dev, res->start,
  777. resource_size(res), res->name);
  778. if (!mem) {
  779. dev_err(&pdev->dev, "cannot request memory space\n");
  780. ret = -ENXIO;
  781. goto free;
  782. }
  783. netdev->mem_start = mem->start;
  784. netdev->mem_end = mem->end;
  785. }
  786. /* obtain device IRQ number */
  787. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  788. if (!res) {
  789. dev_err(&pdev->dev, "cannot obtain IRQ\n");
  790. ret = -ENXIO;
  791. goto free;
  792. }
  793. netdev->irq = res->start;
  794. /* setup driver-private data */
  795. priv = netdev_priv(netdev);
  796. priv->netdev = netdev;
  797. priv->dma_alloc = 0;
  798. priv->io_region_size = resource_size(mmio);
  799. priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
  800. resource_size(mmio));
  801. if (!priv->iobase) {
  802. dev_err(&pdev->dev, "cannot remap I/O memory space\n");
  803. ret = -ENXIO;
  804. goto error;
  805. }
  806. if (netdev->mem_end) {
  807. priv->membase = devm_ioremap_nocache(&pdev->dev,
  808. netdev->mem_start, resource_size(mem));
  809. if (!priv->membase) {
  810. dev_err(&pdev->dev, "cannot remap memory space\n");
  811. ret = -ENXIO;
  812. goto error;
  813. }
  814. } else {
  815. /* Allocate buffer memory */
  816. priv->membase = dmam_alloc_coherent(&pdev->dev,
  817. buffer_size, (void *)&netdev->mem_start,
  818. GFP_KERNEL);
  819. if (!priv->membase) {
  820. dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
  821. buffer_size);
  822. ret = -ENOMEM;
  823. goto error;
  824. }
  825. netdev->mem_end = netdev->mem_start + buffer_size;
  826. priv->dma_alloc = buffer_size;
  827. }
  828. /* calculate the number of TX/RX buffers, maximum 128 supported */
  829. num_bd = min_t(unsigned int,
  830. 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
  831. if (num_bd < 4) {
  832. ret = -ENODEV;
  833. goto error;
  834. }
  835. /* num_tx must be a power of two */
  836. priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
  837. priv->num_rx = num_bd - priv->num_tx;
  838. dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
  839. priv->num_tx, priv->num_rx);
  840. priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void*), GFP_KERNEL);
  841. if (!priv->vma) {
  842. ret = -ENOMEM;
  843. goto error;
  844. }
  845. /* Allow the platform setup code to pass in a MAC address. */
  846. if (pdev->dev.platform_data) {
  847. struct ethoc_platform_data *pdata = pdev->dev.platform_data;
  848. memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
  849. priv->phy_id = pdata->phy_id;
  850. } else {
  851. priv->phy_id = -1;
  852. #ifdef CONFIG_OF
  853. {
  854. const uint8_t* mac;
  855. mac = of_get_property(pdev->dev.of_node,
  856. "local-mac-address",
  857. NULL);
  858. if (mac)
  859. memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
  860. }
  861. #endif
  862. }
  863. /* Check that the given MAC address is valid. If it isn't, read the
  864. * current MAC from the controller. */
  865. if (!is_valid_ether_addr(netdev->dev_addr))
  866. ethoc_get_mac_address(netdev, netdev->dev_addr);
  867. /* Check the MAC again for validity, if it still isn't choose and
  868. * program a random one. */
  869. if (!is_valid_ether_addr(netdev->dev_addr))
  870. random_ether_addr(netdev->dev_addr);
  871. ethoc_set_mac_address(netdev, netdev->dev_addr);
  872. /* register MII bus */
  873. priv->mdio = mdiobus_alloc();
  874. if (!priv->mdio) {
  875. ret = -ENOMEM;
  876. goto free;
  877. }
  878. priv->mdio->name = "ethoc-mdio";
  879. snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
  880. priv->mdio->name, pdev->id);
  881. priv->mdio->read = ethoc_mdio_read;
  882. priv->mdio->write = ethoc_mdio_write;
  883. priv->mdio->reset = ethoc_mdio_reset;
  884. priv->mdio->priv = priv;
  885. priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  886. if (!priv->mdio->irq) {
  887. ret = -ENOMEM;
  888. goto free_mdio;
  889. }
  890. for (phy = 0; phy < PHY_MAX_ADDR; phy++)
  891. priv->mdio->irq[phy] = PHY_POLL;
  892. ret = mdiobus_register(priv->mdio);
  893. if (ret) {
  894. dev_err(&netdev->dev, "failed to register MDIO bus\n");
  895. goto free_mdio;
  896. }
  897. ret = ethoc_mdio_probe(netdev);
  898. if (ret) {
  899. dev_err(&netdev->dev, "failed to probe MDIO bus\n");
  900. goto error;
  901. }
  902. ether_setup(netdev);
  903. /* setup the net_device structure */
  904. netdev->netdev_ops = &ethoc_netdev_ops;
  905. netdev->watchdog_timeo = ETHOC_TIMEOUT;
  906. netdev->features |= 0;
  907. /* setup NAPI */
  908. netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
  909. spin_lock_init(&priv->lock);
  910. ret = register_netdev(netdev);
  911. if (ret < 0) {
  912. dev_err(&netdev->dev, "failed to register interface\n");
  913. goto error2;
  914. }
  915. goto out;
  916. error2:
  917. netif_napi_del(&priv->napi);
  918. error:
  919. mdiobus_unregister(priv->mdio);
  920. free_mdio:
  921. kfree(priv->mdio->irq);
  922. mdiobus_free(priv->mdio);
  923. free:
  924. free_netdev(netdev);
  925. out:
  926. return ret;
  927. }
  928. /**
  929. * ethoc_remove() - shutdown OpenCores ethernet MAC
  930. * @pdev: platform device
  931. */
  932. static int __devexit ethoc_remove(struct platform_device *pdev)
  933. {
  934. struct net_device *netdev = platform_get_drvdata(pdev);
  935. struct ethoc *priv = netdev_priv(netdev);
  936. platform_set_drvdata(pdev, NULL);
  937. if (netdev) {
  938. netif_napi_del(&priv->napi);
  939. phy_disconnect(priv->phy);
  940. priv->phy = NULL;
  941. if (priv->mdio) {
  942. mdiobus_unregister(priv->mdio);
  943. kfree(priv->mdio->irq);
  944. mdiobus_free(priv->mdio);
  945. }
  946. unregister_netdev(netdev);
  947. free_netdev(netdev);
  948. }
  949. return 0;
  950. }
  951. #ifdef CONFIG_PM
  952. static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
  953. {
  954. return -ENOSYS;
  955. }
  956. static int ethoc_resume(struct platform_device *pdev)
  957. {
  958. return -ENOSYS;
  959. }
  960. #else
  961. # define ethoc_suspend NULL
  962. # define ethoc_resume NULL
  963. #endif
  964. static struct of_device_id ethoc_match[] = {
  965. { .compatible = "opencores,ethoc", },
  966. {},
  967. };
  968. MODULE_DEVICE_TABLE(of, ethoc_match);
  969. static struct platform_driver ethoc_driver = {
  970. .probe = ethoc_probe,
  971. .remove = __devexit_p(ethoc_remove),
  972. .suspend = ethoc_suspend,
  973. .resume = ethoc_resume,
  974. .driver = {
  975. .name = "ethoc",
  976. .owner = THIS_MODULE,
  977. .of_match_table = ethoc_match,
  978. },
  979. };
  980. static int __init ethoc_init(void)
  981. {
  982. return platform_driver_register(&ethoc_driver);
  983. }
  984. static void __exit ethoc_exit(void)
  985. {
  986. platform_driver_unregister(&ethoc_driver);
  987. }
  988. module_init(ethoc_init);
  989. module_exit(ethoc_exit);
  990. MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
  991. MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
  992. MODULE_LICENSE("GPL v2");