cxgb4.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CXGB4_H__
  35. #define __CXGB4_H__
  36. #include <linux/bitops.h>
  37. #include <linux/cache.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/list.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/pci.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/timer.h>
  44. #include <asm/io.h>
  45. #include "cxgb4_uld.h"
  46. #include "t4_hw.h"
  47. #define FW_VERSION_MAJOR 1
  48. #define FW_VERSION_MINOR 1
  49. #define FW_VERSION_MICRO 0
  50. enum {
  51. MAX_NPORTS = 4, /* max # of ports */
  52. SERNUM_LEN = 24, /* Serial # length */
  53. EC_LEN = 16, /* E/C length */
  54. ID_LEN = 16, /* ID length */
  55. };
  56. enum {
  57. MEM_EDC0,
  58. MEM_EDC1,
  59. MEM_MC
  60. };
  61. enum dev_master {
  62. MASTER_CANT,
  63. MASTER_MAY,
  64. MASTER_MUST
  65. };
  66. enum dev_state {
  67. DEV_STATE_UNINIT,
  68. DEV_STATE_INIT,
  69. DEV_STATE_ERR
  70. };
  71. enum {
  72. PAUSE_RX = 1 << 0,
  73. PAUSE_TX = 1 << 1,
  74. PAUSE_AUTONEG = 1 << 2
  75. };
  76. struct port_stats {
  77. u64 tx_octets; /* total # of octets in good frames */
  78. u64 tx_frames; /* all good frames */
  79. u64 tx_bcast_frames; /* all broadcast frames */
  80. u64 tx_mcast_frames; /* all multicast frames */
  81. u64 tx_ucast_frames; /* all unicast frames */
  82. u64 tx_error_frames; /* all error frames */
  83. u64 tx_frames_64; /* # of Tx frames in a particular range */
  84. u64 tx_frames_65_127;
  85. u64 tx_frames_128_255;
  86. u64 tx_frames_256_511;
  87. u64 tx_frames_512_1023;
  88. u64 tx_frames_1024_1518;
  89. u64 tx_frames_1519_max;
  90. u64 tx_drop; /* # of dropped Tx frames */
  91. u64 tx_pause; /* # of transmitted pause frames */
  92. u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
  93. u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
  94. u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
  95. u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
  96. u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
  97. u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
  98. u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
  99. u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
  100. u64 rx_octets; /* total # of octets in good frames */
  101. u64 rx_frames; /* all good frames */
  102. u64 rx_bcast_frames; /* all broadcast frames */
  103. u64 rx_mcast_frames; /* all multicast frames */
  104. u64 rx_ucast_frames; /* all unicast frames */
  105. u64 rx_too_long; /* # of frames exceeding MTU */
  106. u64 rx_jabber; /* # of jabber frames */
  107. u64 rx_fcs_err; /* # of received frames with bad FCS */
  108. u64 rx_len_err; /* # of received frames with length error */
  109. u64 rx_symbol_err; /* symbol errors */
  110. u64 rx_runt; /* # of short frames */
  111. u64 rx_frames_64; /* # of Rx frames in a particular range */
  112. u64 rx_frames_65_127;
  113. u64 rx_frames_128_255;
  114. u64 rx_frames_256_511;
  115. u64 rx_frames_512_1023;
  116. u64 rx_frames_1024_1518;
  117. u64 rx_frames_1519_max;
  118. u64 rx_pause; /* # of received pause frames */
  119. u64 rx_ppp0; /* # of received PPP prio 0 frames */
  120. u64 rx_ppp1; /* # of received PPP prio 1 frames */
  121. u64 rx_ppp2; /* # of received PPP prio 2 frames */
  122. u64 rx_ppp3; /* # of received PPP prio 3 frames */
  123. u64 rx_ppp4; /* # of received PPP prio 4 frames */
  124. u64 rx_ppp5; /* # of received PPP prio 5 frames */
  125. u64 rx_ppp6; /* # of received PPP prio 6 frames */
  126. u64 rx_ppp7; /* # of received PPP prio 7 frames */
  127. u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
  128. u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
  129. u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
  130. u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
  131. u64 rx_trunc0; /* buffer-group 0 truncated packets */
  132. u64 rx_trunc1; /* buffer-group 1 truncated packets */
  133. u64 rx_trunc2; /* buffer-group 2 truncated packets */
  134. u64 rx_trunc3; /* buffer-group 3 truncated packets */
  135. };
  136. struct lb_port_stats {
  137. u64 octets;
  138. u64 frames;
  139. u64 bcast_frames;
  140. u64 mcast_frames;
  141. u64 ucast_frames;
  142. u64 error_frames;
  143. u64 frames_64;
  144. u64 frames_65_127;
  145. u64 frames_128_255;
  146. u64 frames_256_511;
  147. u64 frames_512_1023;
  148. u64 frames_1024_1518;
  149. u64 frames_1519_max;
  150. u64 drop;
  151. u64 ovflow0;
  152. u64 ovflow1;
  153. u64 ovflow2;
  154. u64 ovflow3;
  155. u64 trunc0;
  156. u64 trunc1;
  157. u64 trunc2;
  158. u64 trunc3;
  159. };
  160. struct tp_tcp_stats {
  161. u32 tcpOutRsts;
  162. u64 tcpInSegs;
  163. u64 tcpOutSegs;
  164. u64 tcpRetransSegs;
  165. };
  166. struct tp_err_stats {
  167. u32 macInErrs[4];
  168. u32 hdrInErrs[4];
  169. u32 tcpInErrs[4];
  170. u32 tnlCongDrops[4];
  171. u32 ofldChanDrops[4];
  172. u32 tnlTxDrops[4];
  173. u32 ofldVlanDrops[4];
  174. u32 tcp6InErrs[4];
  175. u32 ofldNoNeigh;
  176. u32 ofldCongDefer;
  177. };
  178. struct tp_params {
  179. unsigned int ntxchan; /* # of Tx channels */
  180. unsigned int tre; /* log2 of core clocks per TP tick */
  181. };
  182. struct vpd_params {
  183. unsigned int cclk;
  184. u8 ec[EC_LEN + 1];
  185. u8 sn[SERNUM_LEN + 1];
  186. u8 id[ID_LEN + 1];
  187. };
  188. struct pci_params {
  189. unsigned char speed;
  190. unsigned char width;
  191. };
  192. struct adapter_params {
  193. struct tp_params tp;
  194. struct vpd_params vpd;
  195. struct pci_params pci;
  196. unsigned int sf_size; /* serial flash size in bytes */
  197. unsigned int sf_nsec; /* # of flash sectors */
  198. unsigned int sf_fw_start; /* start of FW image in flash */
  199. unsigned int fw_vers;
  200. unsigned int tp_vers;
  201. u8 api_vers[7];
  202. unsigned short mtus[NMTUS];
  203. unsigned short a_wnd[NCCTRL_WIN];
  204. unsigned short b_wnd[NCCTRL_WIN];
  205. unsigned char nports; /* # of ethernet ports */
  206. unsigned char portvec;
  207. unsigned char rev; /* chip revision */
  208. unsigned char offload;
  209. unsigned int ofldq_wr_cred;
  210. };
  211. struct trace_params {
  212. u32 data[TRACE_LEN / 4];
  213. u32 mask[TRACE_LEN / 4];
  214. unsigned short snap_len;
  215. unsigned short min_len;
  216. unsigned char skip_ofst;
  217. unsigned char skip_len;
  218. unsigned char invert;
  219. unsigned char port;
  220. };
  221. struct link_config {
  222. unsigned short supported; /* link capabilities */
  223. unsigned short advertising; /* advertised capabilities */
  224. unsigned short requested_speed; /* speed user has requested */
  225. unsigned short speed; /* actual link speed */
  226. unsigned char requested_fc; /* flow control user has requested */
  227. unsigned char fc; /* actual link flow control */
  228. unsigned char autoneg; /* autonegotiating? */
  229. unsigned char link_ok; /* link up? */
  230. };
  231. #define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
  232. enum {
  233. MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
  234. MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
  235. MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
  236. MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
  237. };
  238. enum {
  239. MAX_EGRQ = 128, /* max # of egress queues, including FLs */
  240. MAX_INGQ = 64 /* max # of interrupt-capable ingress queues */
  241. };
  242. struct adapter;
  243. struct sge_rspq;
  244. struct port_info {
  245. struct adapter *adapter;
  246. u16 viid;
  247. s16 xact_addr_filt; /* index of exact MAC address filter */
  248. u16 rss_size; /* size of VI's RSS table slice */
  249. s8 mdio_addr;
  250. u8 port_type;
  251. u8 mod_type;
  252. u8 port_id;
  253. u8 tx_chan;
  254. u8 lport; /* associated offload logical port */
  255. u8 nqsets; /* # of qsets */
  256. u8 first_qset; /* index of first qset */
  257. u8 rss_mode;
  258. struct link_config link_cfg;
  259. u16 *rss;
  260. };
  261. struct dentry;
  262. struct work_struct;
  263. enum { /* adapter flags */
  264. FULL_INIT_DONE = (1 << 0),
  265. USING_MSI = (1 << 1),
  266. USING_MSIX = (1 << 2),
  267. FW_OK = (1 << 4),
  268. };
  269. struct rx_sw_desc;
  270. struct sge_fl { /* SGE free-buffer queue state */
  271. unsigned int avail; /* # of available Rx buffers */
  272. unsigned int pend_cred; /* new buffers since last FL DB ring */
  273. unsigned int cidx; /* consumer index */
  274. unsigned int pidx; /* producer index */
  275. unsigned long alloc_failed; /* # of times buffer allocation failed */
  276. unsigned long large_alloc_failed;
  277. unsigned long starving;
  278. /* RO fields */
  279. unsigned int cntxt_id; /* SGE context id for the free list */
  280. unsigned int size; /* capacity of free list */
  281. struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
  282. __be64 *desc; /* address of HW Rx descriptor ring */
  283. dma_addr_t addr; /* bus address of HW ring start */
  284. };
  285. /* A packet gather list */
  286. struct pkt_gl {
  287. skb_frag_t frags[MAX_SKB_FRAGS];
  288. void *va; /* virtual address of first byte */
  289. unsigned int nfrags; /* # of fragments */
  290. unsigned int tot_len; /* total length of fragments */
  291. };
  292. typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
  293. const struct pkt_gl *gl);
  294. struct sge_rspq { /* state for an SGE response queue */
  295. struct napi_struct napi;
  296. const __be64 *cur_desc; /* current descriptor in queue */
  297. unsigned int cidx; /* consumer index */
  298. u8 gen; /* current generation bit */
  299. u8 intr_params; /* interrupt holdoff parameters */
  300. u8 next_intr_params; /* holdoff params for next interrupt */
  301. u8 pktcnt_idx; /* interrupt packet threshold */
  302. u8 uld; /* ULD handling this queue */
  303. u8 idx; /* queue index within its group */
  304. int offset; /* offset into current Rx buffer */
  305. u16 cntxt_id; /* SGE context id for the response q */
  306. u16 abs_id; /* absolute SGE id for the response q */
  307. __be64 *desc; /* address of HW response ring */
  308. dma_addr_t phys_addr; /* physical address of the ring */
  309. unsigned int iqe_len; /* entry size */
  310. unsigned int size; /* capacity of response queue */
  311. struct adapter *adap;
  312. struct net_device *netdev; /* associated net device */
  313. rspq_handler_t handler;
  314. };
  315. struct sge_eth_stats { /* Ethernet queue statistics */
  316. unsigned long pkts; /* # of ethernet packets */
  317. unsigned long lro_pkts; /* # of LRO super packets */
  318. unsigned long lro_merged; /* # of wire packets merged by LRO */
  319. unsigned long rx_cso; /* # of Rx checksum offloads */
  320. unsigned long vlan_ex; /* # of Rx VLAN extractions */
  321. unsigned long rx_drops; /* # of packets dropped due to no mem */
  322. };
  323. struct sge_eth_rxq { /* SW Ethernet Rx queue */
  324. struct sge_rspq rspq;
  325. struct sge_fl fl;
  326. struct sge_eth_stats stats;
  327. } ____cacheline_aligned_in_smp;
  328. struct sge_ofld_stats { /* offload queue statistics */
  329. unsigned long pkts; /* # of packets */
  330. unsigned long imm; /* # of immediate-data packets */
  331. unsigned long an; /* # of asynchronous notifications */
  332. unsigned long nomem; /* # of responses deferred due to no mem */
  333. };
  334. struct sge_ofld_rxq { /* SW offload Rx queue */
  335. struct sge_rspq rspq;
  336. struct sge_fl fl;
  337. struct sge_ofld_stats stats;
  338. } ____cacheline_aligned_in_smp;
  339. struct tx_desc {
  340. __be64 flit[8];
  341. };
  342. struct tx_sw_desc;
  343. struct sge_txq {
  344. unsigned int in_use; /* # of in-use Tx descriptors */
  345. unsigned int size; /* # of descriptors */
  346. unsigned int cidx; /* SW consumer index */
  347. unsigned int pidx; /* producer index */
  348. unsigned long stops; /* # of times q has been stopped */
  349. unsigned long restarts; /* # of queue restarts */
  350. unsigned int cntxt_id; /* SGE context id for the Tx q */
  351. struct tx_desc *desc; /* address of HW Tx descriptor ring */
  352. struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
  353. struct sge_qstat *stat; /* queue status entry */
  354. dma_addr_t phys_addr; /* physical address of the ring */
  355. };
  356. struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
  357. struct sge_txq q;
  358. struct netdev_queue *txq; /* associated netdev TX queue */
  359. unsigned long tso; /* # of TSO requests */
  360. unsigned long tx_cso; /* # of Tx checksum offloads */
  361. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  362. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  363. } ____cacheline_aligned_in_smp;
  364. struct sge_ofld_txq { /* state for an SGE offload Tx queue */
  365. struct sge_txq q;
  366. struct adapter *adap;
  367. struct sk_buff_head sendq; /* list of backpressured packets */
  368. struct tasklet_struct qresume_tsk; /* restarts the queue */
  369. u8 full; /* the Tx ring is full */
  370. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  371. } ____cacheline_aligned_in_smp;
  372. struct sge_ctrl_txq { /* state for an SGE control Tx queue */
  373. struct sge_txq q;
  374. struct adapter *adap;
  375. struct sk_buff_head sendq; /* list of backpressured packets */
  376. struct tasklet_struct qresume_tsk; /* restarts the queue */
  377. u8 full; /* the Tx ring is full */
  378. } ____cacheline_aligned_in_smp;
  379. struct sge {
  380. struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
  381. struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
  382. struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
  383. struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
  384. struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
  385. struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
  386. struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
  387. struct sge_rspq intrq ____cacheline_aligned_in_smp;
  388. spinlock_t intrq_lock;
  389. u16 max_ethqsets; /* # of available Ethernet queue sets */
  390. u16 ethqsets; /* # of active Ethernet queue sets */
  391. u16 ethtxq_rover; /* Tx queue to clean up next */
  392. u16 ofldqsets; /* # of active offload queue sets */
  393. u16 rdmaqs; /* # of available RDMA Rx queues */
  394. u16 ofld_rxq[MAX_OFLD_QSETS];
  395. u16 rdma_rxq[NCHAN];
  396. u16 timer_val[SGE_NTIMERS];
  397. u8 counter_val[SGE_NCOUNTERS];
  398. unsigned int starve_thres;
  399. u8 idma_state[2];
  400. unsigned int egr_start;
  401. unsigned int ingr_start;
  402. void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
  403. struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
  404. DECLARE_BITMAP(starving_fl, MAX_EGRQ);
  405. DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
  406. struct timer_list rx_timer; /* refills starving FLs */
  407. struct timer_list tx_timer; /* checks Tx queues */
  408. };
  409. #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
  410. #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
  411. #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
  412. struct l2t_data;
  413. struct adapter {
  414. void __iomem *regs;
  415. struct pci_dev *pdev;
  416. struct device *pdev_dev;
  417. unsigned int fn;
  418. unsigned int flags;
  419. int msg_enable;
  420. struct adapter_params params;
  421. struct cxgb4_virt_res vres;
  422. unsigned int swintr;
  423. unsigned int wol;
  424. struct {
  425. unsigned short vec;
  426. char desc[IFNAMSIZ + 10];
  427. } msix_info[MAX_INGQ + 1];
  428. struct sge sge;
  429. struct net_device *port[MAX_NPORTS];
  430. u8 chan_map[NCHAN]; /* channel -> port map */
  431. struct l2t_data *l2t;
  432. void *uld_handle[CXGB4_ULD_MAX];
  433. struct list_head list_node;
  434. struct tid_info tids;
  435. void **tid_release_head;
  436. spinlock_t tid_release_lock;
  437. struct work_struct tid_release_task;
  438. bool tid_release_task_busy;
  439. struct dentry *debugfs_root;
  440. spinlock_t stats_lock;
  441. };
  442. static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
  443. {
  444. return readl(adap->regs + reg_addr);
  445. }
  446. static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
  447. {
  448. writel(val, adap->regs + reg_addr);
  449. }
  450. #ifndef readq
  451. static inline u64 readq(const volatile void __iomem *addr)
  452. {
  453. return readl(addr) + ((u64)readl(addr + 4) << 32);
  454. }
  455. static inline void writeq(u64 val, volatile void __iomem *addr)
  456. {
  457. writel(val, addr);
  458. writel(val >> 32, addr + 4);
  459. }
  460. #endif
  461. static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
  462. {
  463. return readq(adap->regs + reg_addr);
  464. }
  465. static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
  466. {
  467. writeq(val, adap->regs + reg_addr);
  468. }
  469. /**
  470. * netdev2pinfo - return the port_info structure associated with a net_device
  471. * @dev: the netdev
  472. *
  473. * Return the struct port_info associated with a net_device
  474. */
  475. static inline struct port_info *netdev2pinfo(const struct net_device *dev)
  476. {
  477. return netdev_priv(dev);
  478. }
  479. /**
  480. * adap2pinfo - return the port_info of a port
  481. * @adap: the adapter
  482. * @idx: the port index
  483. *
  484. * Return the port_info structure for the port of the given index.
  485. */
  486. static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
  487. {
  488. return netdev_priv(adap->port[idx]);
  489. }
  490. /**
  491. * netdev2adap - return the adapter structure associated with a net_device
  492. * @dev: the netdev
  493. *
  494. * Return the struct adapter associated with a net_device
  495. */
  496. static inline struct adapter *netdev2adap(const struct net_device *dev)
  497. {
  498. return netdev2pinfo(dev)->adapter;
  499. }
  500. void t4_os_portmod_changed(const struct adapter *adap, int port_id);
  501. void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
  502. void *t4_alloc_mem(size_t size);
  503. void t4_free_sge_resources(struct adapter *adap);
  504. irq_handler_t t4_intr_handler(struct adapter *adap);
  505. netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
  506. int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
  507. const struct pkt_gl *gl);
  508. int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
  509. int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
  510. int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
  511. struct net_device *dev, int intr_idx,
  512. struct sge_fl *fl, rspq_handler_t hnd);
  513. int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
  514. struct net_device *dev, struct netdev_queue *netdevq,
  515. unsigned int iqid);
  516. int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
  517. struct net_device *dev, unsigned int iqid,
  518. unsigned int cmplqid);
  519. int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
  520. struct net_device *dev, unsigned int iqid);
  521. irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
  522. void t4_sge_init(struct adapter *adap);
  523. void t4_sge_start(struct adapter *adap);
  524. void t4_sge_stop(struct adapter *adap);
  525. #define for_each_port(adapter, iter) \
  526. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  527. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  528. {
  529. return adap->params.vpd.cclk / 1000;
  530. }
  531. static inline unsigned int us_to_core_ticks(const struct adapter *adap,
  532. unsigned int us)
  533. {
  534. return (us * adap->params.vpd.cclk) / 1000;
  535. }
  536. void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  537. u32 val);
  538. int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
  539. void *rpl, bool sleep_ok);
  540. static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
  541. int size, void *rpl)
  542. {
  543. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
  544. }
  545. static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
  546. int size, void *rpl)
  547. {
  548. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
  549. }
  550. void t4_intr_enable(struct adapter *adapter);
  551. void t4_intr_disable(struct adapter *adapter);
  552. int t4_slow_intr_handler(struct adapter *adapter);
  553. int t4_wait_dev_ready(struct adapter *adap);
  554. int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
  555. struct link_config *lc);
  556. int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
  557. int t4_seeprom_wp(struct adapter *adapter, bool enable);
  558. int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
  559. int t4_check_fw_version(struct adapter *adapter);
  560. int t4_prep_adapter(struct adapter *adapter);
  561. int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
  562. void t4_fatal_err(struct adapter *adapter);
  563. int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
  564. int start, int n, const u16 *rspq, unsigned int nrspq);
  565. int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
  566. unsigned int flags);
  567. int t4_mc_read(struct adapter *adap, u32 addr, __be32 *data, u64 *parity);
  568. int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
  569. u64 *parity);
  570. void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
  571. void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
  572. void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
  573. struct tp_tcp_stats *v6);
  574. void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
  575. const unsigned short *alpha, const unsigned short *beta);
  576. void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
  577. const u8 *addr);
  578. int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
  579. u64 mask0, u64 mask1, unsigned int crc, bool enable);
  580. int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
  581. enum dev_master master, enum dev_state *state);
  582. int t4_fw_bye(struct adapter *adap, unsigned int mbox);
  583. int t4_early_init(struct adapter *adap, unsigned int mbox);
  584. int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
  585. int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  586. unsigned int vf, unsigned int nparams, const u32 *params,
  587. u32 *val);
  588. int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  589. unsigned int vf, unsigned int nparams, const u32 *params,
  590. const u32 *val);
  591. int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
  592. unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
  593. unsigned int rxqi, unsigned int rxq, unsigned int tc,
  594. unsigned int vi, unsigned int cmask, unsigned int pmask,
  595. unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
  596. int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
  597. unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
  598. unsigned int *rss_size);
  599. int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
  600. int mtu, int promisc, int all_multi, int bcast, int vlanex,
  601. bool sleep_ok);
  602. int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
  603. unsigned int viid, bool free, unsigned int naddr,
  604. const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
  605. int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
  606. int idx, const u8 *addr, bool persist, bool add_smt);
  607. int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
  608. bool ucast, u64 vec, bool sleep_ok);
  609. int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
  610. bool rx_en, bool tx_en);
  611. int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
  612. unsigned int nblinks);
  613. int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  614. unsigned int mmd, unsigned int reg, u16 *valp);
  615. int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  616. unsigned int mmd, unsigned int reg, u16 val);
  617. int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  618. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  619. unsigned int fl0id, unsigned int fl1id);
  620. int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  621. unsigned int vf, unsigned int eqid);
  622. int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  623. unsigned int vf, unsigned int eqid);
  624. int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  625. unsigned int vf, unsigned int eqid);
  626. int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
  627. #endif /* __CXGB4_H__ */