cxgb2.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379
  1. /*****************************************************************************
  2. * *
  3. * File: cxgb2.c *
  4. * $Revision: 1.25 $ *
  5. * $Date: 2005/06/22 00:43:25 $ *
  6. * Description: *
  7. * Chelsio 10Gb Ethernet Driver. *
  8. * *
  9. * This program is free software; you can redistribute it and/or modify *
  10. * it under the terms of the GNU General Public License, version 2, as *
  11. * published by the Free Software Foundation. *
  12. * *
  13. * You should have received a copy of the GNU General Public License along *
  14. * with this program; if not, write to the Free Software Foundation, Inc., *
  15. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. *
  16. * *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED *
  18. * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF *
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. *
  20. * *
  21. * http://www.chelsio.com *
  22. * *
  23. * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. *
  24. * All rights reserved. *
  25. * *
  26. * Maintainers: maintainers@chelsio.com *
  27. * *
  28. * Authors: Dimitrios Michailidis <dm@chelsio.com> *
  29. * Tina Yang <tainay@chelsio.com> *
  30. * Felix Marti <felix@chelsio.com> *
  31. * Scott Bardone <sbardone@chelsio.com> *
  32. * Kurt Ottaway <kottaway@chelsio.com> *
  33. * Frank DiMambro <frank@chelsio.com> *
  34. * *
  35. * History: *
  36. * *
  37. ****************************************************************************/
  38. #include "common.h"
  39. #include <linux/module.h>
  40. #include <linux/init.h>
  41. #include <linux/pci.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_vlan.h>
  45. #include <linux/mii.h>
  46. #include <linux/sockios.h>
  47. #include <linux/dma-mapping.h>
  48. #include <asm/uaccess.h>
  49. #include "cpl5_cmd.h"
  50. #include "regs.h"
  51. #include "gmac.h"
  52. #include "cphy.h"
  53. #include "sge.h"
  54. #include "tp.h"
  55. #include "espi.h"
  56. #include "elmer0.h"
  57. #include <linux/workqueue.h>
  58. static inline void schedule_mac_stats_update(struct adapter *ap, int secs)
  59. {
  60. schedule_delayed_work(&ap->stats_update_task, secs * HZ);
  61. }
  62. static inline void cancel_mac_stats_update(struct adapter *ap)
  63. {
  64. cancel_delayed_work(&ap->stats_update_task);
  65. }
  66. #define MAX_CMDQ_ENTRIES 16384
  67. #define MAX_CMDQ1_ENTRIES 1024
  68. #define MAX_RX_BUFFERS 16384
  69. #define MAX_RX_JUMBO_BUFFERS 16384
  70. #define MAX_TX_BUFFERS_HIGH 16384U
  71. #define MAX_TX_BUFFERS_LOW 1536U
  72. #define MAX_TX_BUFFERS 1460U
  73. #define MIN_FL_ENTRIES 32
  74. #define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
  75. NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
  76. NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  77. /*
  78. * The EEPROM is actually bigger but only the first few bytes are used so we
  79. * only report those.
  80. */
  81. #define EEPROM_SIZE 32
  82. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  83. MODULE_AUTHOR("Chelsio Communications");
  84. MODULE_LICENSE("GPL");
  85. static int dflt_msg_enable = DFLT_MSG_ENABLE;
  86. module_param(dflt_msg_enable, int, 0);
  87. MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T1 default message enable bitmap");
  88. #define HCLOCK 0x0
  89. #define LCLOCK 0x1
  90. /* T1 cards powersave mode */
  91. static int t1_clock(struct adapter *adapter, int mode);
  92. static int t1powersave = 1; /* HW default is powersave mode. */
  93. module_param(t1powersave, int, 0);
  94. MODULE_PARM_DESC(t1powersave, "Enable/Disable T1 powersaving mode");
  95. static int disable_msi = 0;
  96. module_param(disable_msi, int, 0);
  97. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  98. static const char pci_speed[][4] = {
  99. "33", "66", "100", "133"
  100. };
  101. /*
  102. * Setup MAC to receive the types of packets we want.
  103. */
  104. static void t1_set_rxmode(struct net_device *dev)
  105. {
  106. struct adapter *adapter = dev->ml_priv;
  107. struct cmac *mac = adapter->port[dev->if_port].mac;
  108. struct t1_rx_mode rm;
  109. rm.dev = dev;
  110. mac->ops->set_rx_mode(mac, &rm);
  111. }
  112. static void link_report(struct port_info *p)
  113. {
  114. if (!netif_carrier_ok(p->dev))
  115. printk(KERN_INFO "%s: link down\n", p->dev->name);
  116. else {
  117. const char *s = "10Mbps";
  118. switch (p->link_config.speed) {
  119. case SPEED_10000: s = "10Gbps"; break;
  120. case SPEED_1000: s = "1000Mbps"; break;
  121. case SPEED_100: s = "100Mbps"; break;
  122. }
  123. printk(KERN_INFO "%s: link up, %s, %s-duplex\n",
  124. p->dev->name, s,
  125. p->link_config.duplex == DUPLEX_FULL ? "full" : "half");
  126. }
  127. }
  128. void t1_link_negotiated(struct adapter *adapter, int port_id, int link_stat,
  129. int speed, int duplex, int pause)
  130. {
  131. struct port_info *p = &adapter->port[port_id];
  132. if (link_stat != netif_carrier_ok(p->dev)) {
  133. if (link_stat)
  134. netif_carrier_on(p->dev);
  135. else
  136. netif_carrier_off(p->dev);
  137. link_report(p);
  138. /* multi-ports: inform toe */
  139. if ((speed > 0) && (adapter->params.nports > 1)) {
  140. unsigned int sched_speed = 10;
  141. switch (speed) {
  142. case SPEED_1000:
  143. sched_speed = 1000;
  144. break;
  145. case SPEED_100:
  146. sched_speed = 100;
  147. break;
  148. case SPEED_10:
  149. sched_speed = 10;
  150. break;
  151. }
  152. t1_sched_update_parms(adapter->sge, port_id, 0, sched_speed);
  153. }
  154. }
  155. }
  156. static void link_start(struct port_info *p)
  157. {
  158. struct cmac *mac = p->mac;
  159. mac->ops->reset(mac);
  160. if (mac->ops->macaddress_set)
  161. mac->ops->macaddress_set(mac, p->dev->dev_addr);
  162. t1_set_rxmode(p->dev);
  163. t1_link_start(p->phy, mac, &p->link_config);
  164. mac->ops->enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
  165. }
  166. static void enable_hw_csum(struct adapter *adapter)
  167. {
  168. if (adapter->port[0].dev->hw_features & NETIF_F_TSO)
  169. t1_tp_set_ip_checksum_offload(adapter->tp, 1); /* for TSO only */
  170. t1_tp_set_tcp_checksum_offload(adapter->tp, 1);
  171. }
  172. /*
  173. * Things to do upon first use of a card.
  174. * This must run with the rtnl lock held.
  175. */
  176. static int cxgb_up(struct adapter *adapter)
  177. {
  178. int err = 0;
  179. if (!(adapter->flags & FULL_INIT_DONE)) {
  180. err = t1_init_hw_modules(adapter);
  181. if (err)
  182. goto out_err;
  183. enable_hw_csum(adapter);
  184. adapter->flags |= FULL_INIT_DONE;
  185. }
  186. t1_interrupts_clear(adapter);
  187. adapter->params.has_msi = !disable_msi && !pci_enable_msi(adapter->pdev);
  188. err = request_irq(adapter->pdev->irq, t1_interrupt,
  189. adapter->params.has_msi ? 0 : IRQF_SHARED,
  190. adapter->name, adapter);
  191. if (err) {
  192. if (adapter->params.has_msi)
  193. pci_disable_msi(adapter->pdev);
  194. goto out_err;
  195. }
  196. t1_sge_start(adapter->sge);
  197. t1_interrupts_enable(adapter);
  198. out_err:
  199. return err;
  200. }
  201. /*
  202. * Release resources when all the ports have been stopped.
  203. */
  204. static void cxgb_down(struct adapter *adapter)
  205. {
  206. t1_sge_stop(adapter->sge);
  207. t1_interrupts_disable(adapter);
  208. free_irq(adapter->pdev->irq, adapter);
  209. if (adapter->params.has_msi)
  210. pci_disable_msi(adapter->pdev);
  211. }
  212. static int cxgb_open(struct net_device *dev)
  213. {
  214. int err;
  215. struct adapter *adapter = dev->ml_priv;
  216. int other_ports = adapter->open_device_map & PORT_MASK;
  217. napi_enable(&adapter->napi);
  218. if (!adapter->open_device_map && (err = cxgb_up(adapter)) < 0) {
  219. napi_disable(&adapter->napi);
  220. return err;
  221. }
  222. __set_bit(dev->if_port, &adapter->open_device_map);
  223. link_start(&adapter->port[dev->if_port]);
  224. netif_start_queue(dev);
  225. if (!other_ports && adapter->params.stats_update_period)
  226. schedule_mac_stats_update(adapter,
  227. adapter->params.stats_update_period);
  228. t1_vlan_mode(adapter, dev->features);
  229. return 0;
  230. }
  231. static int cxgb_close(struct net_device *dev)
  232. {
  233. struct adapter *adapter = dev->ml_priv;
  234. struct port_info *p = &adapter->port[dev->if_port];
  235. struct cmac *mac = p->mac;
  236. netif_stop_queue(dev);
  237. napi_disable(&adapter->napi);
  238. mac->ops->disable(mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
  239. netif_carrier_off(dev);
  240. clear_bit(dev->if_port, &adapter->open_device_map);
  241. if (adapter->params.stats_update_period &&
  242. !(adapter->open_device_map & PORT_MASK)) {
  243. /* Stop statistics accumulation. */
  244. smp_mb__after_clear_bit();
  245. spin_lock(&adapter->work_lock); /* sync with update task */
  246. spin_unlock(&adapter->work_lock);
  247. cancel_mac_stats_update(adapter);
  248. }
  249. if (!adapter->open_device_map)
  250. cxgb_down(adapter);
  251. return 0;
  252. }
  253. static struct net_device_stats *t1_get_stats(struct net_device *dev)
  254. {
  255. struct adapter *adapter = dev->ml_priv;
  256. struct port_info *p = &adapter->port[dev->if_port];
  257. struct net_device_stats *ns = &p->netstats;
  258. const struct cmac_statistics *pstats;
  259. /* Do a full update of the MAC stats */
  260. pstats = p->mac->ops->statistics_update(p->mac,
  261. MAC_STATS_UPDATE_FULL);
  262. ns->tx_packets = pstats->TxUnicastFramesOK +
  263. pstats->TxMulticastFramesOK + pstats->TxBroadcastFramesOK;
  264. ns->rx_packets = pstats->RxUnicastFramesOK +
  265. pstats->RxMulticastFramesOK + pstats->RxBroadcastFramesOK;
  266. ns->tx_bytes = pstats->TxOctetsOK;
  267. ns->rx_bytes = pstats->RxOctetsOK;
  268. ns->tx_errors = pstats->TxLateCollisions + pstats->TxLengthErrors +
  269. pstats->TxUnderrun + pstats->TxFramesAbortedDueToXSCollisions;
  270. ns->rx_errors = pstats->RxDataErrors + pstats->RxJabberErrors +
  271. pstats->RxFCSErrors + pstats->RxAlignErrors +
  272. pstats->RxSequenceErrors + pstats->RxFrameTooLongErrors +
  273. pstats->RxSymbolErrors + pstats->RxRuntErrors;
  274. ns->multicast = pstats->RxMulticastFramesOK;
  275. ns->collisions = pstats->TxTotalCollisions;
  276. /* detailed rx_errors */
  277. ns->rx_length_errors = pstats->RxFrameTooLongErrors +
  278. pstats->RxJabberErrors;
  279. ns->rx_over_errors = 0;
  280. ns->rx_crc_errors = pstats->RxFCSErrors;
  281. ns->rx_frame_errors = pstats->RxAlignErrors;
  282. ns->rx_fifo_errors = 0;
  283. ns->rx_missed_errors = 0;
  284. /* detailed tx_errors */
  285. ns->tx_aborted_errors = pstats->TxFramesAbortedDueToXSCollisions;
  286. ns->tx_carrier_errors = 0;
  287. ns->tx_fifo_errors = pstats->TxUnderrun;
  288. ns->tx_heartbeat_errors = 0;
  289. ns->tx_window_errors = pstats->TxLateCollisions;
  290. return ns;
  291. }
  292. static u32 get_msglevel(struct net_device *dev)
  293. {
  294. struct adapter *adapter = dev->ml_priv;
  295. return adapter->msg_enable;
  296. }
  297. static void set_msglevel(struct net_device *dev, u32 val)
  298. {
  299. struct adapter *adapter = dev->ml_priv;
  300. adapter->msg_enable = val;
  301. }
  302. static char stats_strings[][ETH_GSTRING_LEN] = {
  303. "TxOctetsOK",
  304. "TxOctetsBad",
  305. "TxUnicastFramesOK",
  306. "TxMulticastFramesOK",
  307. "TxBroadcastFramesOK",
  308. "TxPauseFrames",
  309. "TxFramesWithDeferredXmissions",
  310. "TxLateCollisions",
  311. "TxTotalCollisions",
  312. "TxFramesAbortedDueToXSCollisions",
  313. "TxUnderrun",
  314. "TxLengthErrors",
  315. "TxInternalMACXmitError",
  316. "TxFramesWithExcessiveDeferral",
  317. "TxFCSErrors",
  318. "TxJumboFramesOk",
  319. "TxJumboOctetsOk",
  320. "RxOctetsOK",
  321. "RxOctetsBad",
  322. "RxUnicastFramesOK",
  323. "RxMulticastFramesOK",
  324. "RxBroadcastFramesOK",
  325. "RxPauseFrames",
  326. "RxFCSErrors",
  327. "RxAlignErrors",
  328. "RxSymbolErrors",
  329. "RxDataErrors",
  330. "RxSequenceErrors",
  331. "RxRuntErrors",
  332. "RxJabberErrors",
  333. "RxInternalMACRcvError",
  334. "RxInRangeLengthErrors",
  335. "RxOutOfRangeLengthField",
  336. "RxFrameTooLongErrors",
  337. "RxJumboFramesOk",
  338. "RxJumboOctetsOk",
  339. /* Port stats */
  340. "RxCsumGood",
  341. "TxCsumOffload",
  342. "TxTso",
  343. "RxVlan",
  344. "TxVlan",
  345. "TxNeedHeadroom",
  346. /* Interrupt stats */
  347. "rx drops",
  348. "pure_rsps",
  349. "unhandled irqs",
  350. "respQ_empty",
  351. "respQ_overflow",
  352. "freelistQ_empty",
  353. "pkt_too_big",
  354. "pkt_mismatch",
  355. "cmdQ_full0",
  356. "cmdQ_full1",
  357. "espi_DIP2ParityErr",
  358. "espi_DIP4Err",
  359. "espi_RxDrops",
  360. "espi_TxDrops",
  361. "espi_RxOvfl",
  362. "espi_ParityErr"
  363. };
  364. #define T2_REGMAP_SIZE (3 * 1024)
  365. static int get_regs_len(struct net_device *dev)
  366. {
  367. return T2_REGMAP_SIZE;
  368. }
  369. static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  370. {
  371. struct adapter *adapter = dev->ml_priv;
  372. strcpy(info->driver, DRV_NAME);
  373. strcpy(info->version, DRV_VERSION);
  374. strcpy(info->fw_version, "N/A");
  375. strcpy(info->bus_info, pci_name(adapter->pdev));
  376. }
  377. static int get_sset_count(struct net_device *dev, int sset)
  378. {
  379. switch (sset) {
  380. case ETH_SS_STATS:
  381. return ARRAY_SIZE(stats_strings);
  382. default:
  383. return -EOPNOTSUPP;
  384. }
  385. }
  386. static void get_strings(struct net_device *dev, u32 stringset, u8 *data)
  387. {
  388. if (stringset == ETH_SS_STATS)
  389. memcpy(data, stats_strings, sizeof(stats_strings));
  390. }
  391. static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
  392. u64 *data)
  393. {
  394. struct adapter *adapter = dev->ml_priv;
  395. struct cmac *mac = adapter->port[dev->if_port].mac;
  396. const struct cmac_statistics *s;
  397. const struct sge_intr_counts *t;
  398. struct sge_port_stats ss;
  399. s = mac->ops->statistics_update(mac, MAC_STATS_UPDATE_FULL);
  400. t = t1_sge_get_intr_counts(adapter->sge);
  401. t1_sge_get_port_stats(adapter->sge, dev->if_port, &ss);
  402. *data++ = s->TxOctetsOK;
  403. *data++ = s->TxOctetsBad;
  404. *data++ = s->TxUnicastFramesOK;
  405. *data++ = s->TxMulticastFramesOK;
  406. *data++ = s->TxBroadcastFramesOK;
  407. *data++ = s->TxPauseFrames;
  408. *data++ = s->TxFramesWithDeferredXmissions;
  409. *data++ = s->TxLateCollisions;
  410. *data++ = s->TxTotalCollisions;
  411. *data++ = s->TxFramesAbortedDueToXSCollisions;
  412. *data++ = s->TxUnderrun;
  413. *data++ = s->TxLengthErrors;
  414. *data++ = s->TxInternalMACXmitError;
  415. *data++ = s->TxFramesWithExcessiveDeferral;
  416. *data++ = s->TxFCSErrors;
  417. *data++ = s->TxJumboFramesOK;
  418. *data++ = s->TxJumboOctetsOK;
  419. *data++ = s->RxOctetsOK;
  420. *data++ = s->RxOctetsBad;
  421. *data++ = s->RxUnicastFramesOK;
  422. *data++ = s->RxMulticastFramesOK;
  423. *data++ = s->RxBroadcastFramesOK;
  424. *data++ = s->RxPauseFrames;
  425. *data++ = s->RxFCSErrors;
  426. *data++ = s->RxAlignErrors;
  427. *data++ = s->RxSymbolErrors;
  428. *data++ = s->RxDataErrors;
  429. *data++ = s->RxSequenceErrors;
  430. *data++ = s->RxRuntErrors;
  431. *data++ = s->RxJabberErrors;
  432. *data++ = s->RxInternalMACRcvError;
  433. *data++ = s->RxInRangeLengthErrors;
  434. *data++ = s->RxOutOfRangeLengthField;
  435. *data++ = s->RxFrameTooLongErrors;
  436. *data++ = s->RxJumboFramesOK;
  437. *data++ = s->RxJumboOctetsOK;
  438. *data++ = ss.rx_cso_good;
  439. *data++ = ss.tx_cso;
  440. *data++ = ss.tx_tso;
  441. *data++ = ss.vlan_xtract;
  442. *data++ = ss.vlan_insert;
  443. *data++ = ss.tx_need_hdrroom;
  444. *data++ = t->rx_drops;
  445. *data++ = t->pure_rsps;
  446. *data++ = t->unhandled_irqs;
  447. *data++ = t->respQ_empty;
  448. *data++ = t->respQ_overflow;
  449. *data++ = t->freelistQ_empty;
  450. *data++ = t->pkt_too_big;
  451. *data++ = t->pkt_mismatch;
  452. *data++ = t->cmdQ_full[0];
  453. *data++ = t->cmdQ_full[1];
  454. if (adapter->espi) {
  455. const struct espi_intr_counts *e;
  456. e = t1_espi_get_intr_counts(adapter->espi);
  457. *data++ = e->DIP2_parity_err;
  458. *data++ = e->DIP4_err;
  459. *data++ = e->rx_drops;
  460. *data++ = e->tx_drops;
  461. *data++ = e->rx_ovflw;
  462. *data++ = e->parity_err;
  463. }
  464. }
  465. static inline void reg_block_dump(struct adapter *ap, void *buf,
  466. unsigned int start, unsigned int end)
  467. {
  468. u32 *p = buf + start;
  469. for ( ; start <= end; start += sizeof(u32))
  470. *p++ = readl(ap->regs + start);
  471. }
  472. static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
  473. void *buf)
  474. {
  475. struct adapter *ap = dev->ml_priv;
  476. /*
  477. * Version scheme: bits 0..9: chip version, bits 10..15: chip revision
  478. */
  479. regs->version = 2;
  480. memset(buf, 0, T2_REGMAP_SIZE);
  481. reg_block_dump(ap, buf, 0, A_SG_RESPACCUTIMER);
  482. reg_block_dump(ap, buf, A_MC3_CFG, A_MC4_INT_CAUSE);
  483. reg_block_dump(ap, buf, A_TPI_ADDR, A_TPI_PAR);
  484. reg_block_dump(ap, buf, A_TP_IN_CONFIG, A_TP_TX_DROP_COUNT);
  485. reg_block_dump(ap, buf, A_RAT_ROUTE_CONTROL, A_RAT_INTR_CAUSE);
  486. reg_block_dump(ap, buf, A_CSPI_RX_AE_WM, A_CSPI_INTR_ENABLE);
  487. reg_block_dump(ap, buf, A_ESPI_SCH_TOKEN0, A_ESPI_GOSTAT);
  488. reg_block_dump(ap, buf, A_ULP_ULIMIT, A_ULP_PIO_CTRL);
  489. reg_block_dump(ap, buf, A_PL_ENABLE, A_PL_CAUSE);
  490. reg_block_dump(ap, buf, A_MC5_CONFIG, A_MC5_MASK_WRITE_CMD);
  491. }
  492. static int get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  493. {
  494. struct adapter *adapter = dev->ml_priv;
  495. struct port_info *p = &adapter->port[dev->if_port];
  496. cmd->supported = p->link_config.supported;
  497. cmd->advertising = p->link_config.advertising;
  498. if (netif_carrier_ok(dev)) {
  499. ethtool_cmd_speed_set(cmd, p->link_config.speed);
  500. cmd->duplex = p->link_config.duplex;
  501. } else {
  502. ethtool_cmd_speed_set(cmd, -1);
  503. cmd->duplex = -1;
  504. }
  505. cmd->port = (cmd->supported & SUPPORTED_TP) ? PORT_TP : PORT_FIBRE;
  506. cmd->phy_address = p->phy->mdio.prtad;
  507. cmd->transceiver = XCVR_EXTERNAL;
  508. cmd->autoneg = p->link_config.autoneg;
  509. cmd->maxtxpkt = 0;
  510. cmd->maxrxpkt = 0;
  511. return 0;
  512. }
  513. static int speed_duplex_to_caps(int speed, int duplex)
  514. {
  515. int cap = 0;
  516. switch (speed) {
  517. case SPEED_10:
  518. if (duplex == DUPLEX_FULL)
  519. cap = SUPPORTED_10baseT_Full;
  520. else
  521. cap = SUPPORTED_10baseT_Half;
  522. break;
  523. case SPEED_100:
  524. if (duplex == DUPLEX_FULL)
  525. cap = SUPPORTED_100baseT_Full;
  526. else
  527. cap = SUPPORTED_100baseT_Half;
  528. break;
  529. case SPEED_1000:
  530. if (duplex == DUPLEX_FULL)
  531. cap = SUPPORTED_1000baseT_Full;
  532. else
  533. cap = SUPPORTED_1000baseT_Half;
  534. break;
  535. case SPEED_10000:
  536. if (duplex == DUPLEX_FULL)
  537. cap = SUPPORTED_10000baseT_Full;
  538. }
  539. return cap;
  540. }
  541. #define ADVERTISED_MASK (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  542. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  543. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full | \
  544. ADVERTISED_10000baseT_Full)
  545. static int set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  546. {
  547. struct adapter *adapter = dev->ml_priv;
  548. struct port_info *p = &adapter->port[dev->if_port];
  549. struct link_config *lc = &p->link_config;
  550. if (!(lc->supported & SUPPORTED_Autoneg))
  551. return -EOPNOTSUPP; /* can't change speed/duplex */
  552. if (cmd->autoneg == AUTONEG_DISABLE) {
  553. u32 speed = ethtool_cmd_speed(cmd);
  554. int cap = speed_duplex_to_caps(speed, cmd->duplex);
  555. if (!(lc->supported & cap) || (speed == SPEED_1000))
  556. return -EINVAL;
  557. lc->requested_speed = speed;
  558. lc->requested_duplex = cmd->duplex;
  559. lc->advertising = 0;
  560. } else {
  561. cmd->advertising &= ADVERTISED_MASK;
  562. if (cmd->advertising & (cmd->advertising - 1))
  563. cmd->advertising = lc->supported;
  564. cmd->advertising &= lc->supported;
  565. if (!cmd->advertising)
  566. return -EINVAL;
  567. lc->requested_speed = SPEED_INVALID;
  568. lc->requested_duplex = DUPLEX_INVALID;
  569. lc->advertising = cmd->advertising | ADVERTISED_Autoneg;
  570. }
  571. lc->autoneg = cmd->autoneg;
  572. if (netif_running(dev))
  573. t1_link_start(p->phy, p->mac, lc);
  574. return 0;
  575. }
  576. static void get_pauseparam(struct net_device *dev,
  577. struct ethtool_pauseparam *epause)
  578. {
  579. struct adapter *adapter = dev->ml_priv;
  580. struct port_info *p = &adapter->port[dev->if_port];
  581. epause->autoneg = (p->link_config.requested_fc & PAUSE_AUTONEG) != 0;
  582. epause->rx_pause = (p->link_config.fc & PAUSE_RX) != 0;
  583. epause->tx_pause = (p->link_config.fc & PAUSE_TX) != 0;
  584. }
  585. static int set_pauseparam(struct net_device *dev,
  586. struct ethtool_pauseparam *epause)
  587. {
  588. struct adapter *adapter = dev->ml_priv;
  589. struct port_info *p = &adapter->port[dev->if_port];
  590. struct link_config *lc = &p->link_config;
  591. if (epause->autoneg == AUTONEG_DISABLE)
  592. lc->requested_fc = 0;
  593. else if (lc->supported & SUPPORTED_Autoneg)
  594. lc->requested_fc = PAUSE_AUTONEG;
  595. else
  596. return -EINVAL;
  597. if (epause->rx_pause)
  598. lc->requested_fc |= PAUSE_RX;
  599. if (epause->tx_pause)
  600. lc->requested_fc |= PAUSE_TX;
  601. if (lc->autoneg == AUTONEG_ENABLE) {
  602. if (netif_running(dev))
  603. t1_link_start(p->phy, p->mac, lc);
  604. } else {
  605. lc->fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  606. if (netif_running(dev))
  607. p->mac->ops->set_speed_duplex_fc(p->mac, -1, -1,
  608. lc->fc);
  609. }
  610. return 0;
  611. }
  612. static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  613. {
  614. struct adapter *adapter = dev->ml_priv;
  615. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  616. e->rx_max_pending = MAX_RX_BUFFERS;
  617. e->rx_mini_max_pending = 0;
  618. e->rx_jumbo_max_pending = MAX_RX_JUMBO_BUFFERS;
  619. e->tx_max_pending = MAX_CMDQ_ENTRIES;
  620. e->rx_pending = adapter->params.sge.freelQ_size[!jumbo_fl];
  621. e->rx_mini_pending = 0;
  622. e->rx_jumbo_pending = adapter->params.sge.freelQ_size[jumbo_fl];
  623. e->tx_pending = adapter->params.sge.cmdQ_size[0];
  624. }
  625. static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
  626. {
  627. struct adapter *adapter = dev->ml_priv;
  628. int jumbo_fl = t1_is_T1B(adapter) ? 1 : 0;
  629. if (e->rx_pending > MAX_RX_BUFFERS || e->rx_mini_pending ||
  630. e->rx_jumbo_pending > MAX_RX_JUMBO_BUFFERS ||
  631. e->tx_pending > MAX_CMDQ_ENTRIES ||
  632. e->rx_pending < MIN_FL_ENTRIES ||
  633. e->rx_jumbo_pending < MIN_FL_ENTRIES ||
  634. e->tx_pending < (adapter->params.nports + 1) * (MAX_SKB_FRAGS + 1))
  635. return -EINVAL;
  636. if (adapter->flags & FULL_INIT_DONE)
  637. return -EBUSY;
  638. adapter->params.sge.freelQ_size[!jumbo_fl] = e->rx_pending;
  639. adapter->params.sge.freelQ_size[jumbo_fl] = e->rx_jumbo_pending;
  640. adapter->params.sge.cmdQ_size[0] = e->tx_pending;
  641. adapter->params.sge.cmdQ_size[1] = e->tx_pending > MAX_CMDQ1_ENTRIES ?
  642. MAX_CMDQ1_ENTRIES : e->tx_pending;
  643. return 0;
  644. }
  645. static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  646. {
  647. struct adapter *adapter = dev->ml_priv;
  648. adapter->params.sge.rx_coalesce_usecs = c->rx_coalesce_usecs;
  649. adapter->params.sge.coalesce_enable = c->use_adaptive_rx_coalesce;
  650. adapter->params.sge.sample_interval_usecs = c->rate_sample_interval;
  651. t1_sge_set_coalesce_params(adapter->sge, &adapter->params.sge);
  652. return 0;
  653. }
  654. static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
  655. {
  656. struct adapter *adapter = dev->ml_priv;
  657. c->rx_coalesce_usecs = adapter->params.sge.rx_coalesce_usecs;
  658. c->rate_sample_interval = adapter->params.sge.sample_interval_usecs;
  659. c->use_adaptive_rx_coalesce = adapter->params.sge.coalesce_enable;
  660. return 0;
  661. }
  662. static int get_eeprom_len(struct net_device *dev)
  663. {
  664. struct adapter *adapter = dev->ml_priv;
  665. return t1_is_asic(adapter) ? EEPROM_SIZE : 0;
  666. }
  667. #define EEPROM_MAGIC(ap) \
  668. (PCI_VENDOR_ID_CHELSIO | ((ap)->params.chip_version << 16))
  669. static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
  670. u8 *data)
  671. {
  672. int i;
  673. u8 buf[EEPROM_SIZE] __attribute__((aligned(4)));
  674. struct adapter *adapter = dev->ml_priv;
  675. e->magic = EEPROM_MAGIC(adapter);
  676. for (i = e->offset & ~3; i < e->offset + e->len; i += sizeof(u32))
  677. t1_seeprom_read(adapter, i, (__le32 *)&buf[i]);
  678. memcpy(data, buf + e->offset, e->len);
  679. return 0;
  680. }
  681. static const struct ethtool_ops t1_ethtool_ops = {
  682. .get_settings = get_settings,
  683. .set_settings = set_settings,
  684. .get_drvinfo = get_drvinfo,
  685. .get_msglevel = get_msglevel,
  686. .set_msglevel = set_msglevel,
  687. .get_ringparam = get_sge_param,
  688. .set_ringparam = set_sge_param,
  689. .get_coalesce = get_coalesce,
  690. .set_coalesce = set_coalesce,
  691. .get_eeprom_len = get_eeprom_len,
  692. .get_eeprom = get_eeprom,
  693. .get_pauseparam = get_pauseparam,
  694. .set_pauseparam = set_pauseparam,
  695. .get_link = ethtool_op_get_link,
  696. .get_strings = get_strings,
  697. .get_sset_count = get_sset_count,
  698. .get_ethtool_stats = get_stats,
  699. .get_regs_len = get_regs_len,
  700. .get_regs = get_regs,
  701. };
  702. static int t1_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  703. {
  704. struct adapter *adapter = dev->ml_priv;
  705. struct mdio_if_info *mdio = &adapter->port[dev->if_port].phy->mdio;
  706. return mdio_mii_ioctl(mdio, if_mii(req), cmd);
  707. }
  708. static int t1_change_mtu(struct net_device *dev, int new_mtu)
  709. {
  710. int ret;
  711. struct adapter *adapter = dev->ml_priv;
  712. struct cmac *mac = adapter->port[dev->if_port].mac;
  713. if (!mac->ops->set_mtu)
  714. return -EOPNOTSUPP;
  715. if (new_mtu < 68)
  716. return -EINVAL;
  717. if ((ret = mac->ops->set_mtu(mac, new_mtu)))
  718. return ret;
  719. dev->mtu = new_mtu;
  720. return 0;
  721. }
  722. static int t1_set_mac_addr(struct net_device *dev, void *p)
  723. {
  724. struct adapter *adapter = dev->ml_priv;
  725. struct cmac *mac = adapter->port[dev->if_port].mac;
  726. struct sockaddr *addr = p;
  727. if (!mac->ops->macaddress_set)
  728. return -EOPNOTSUPP;
  729. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  730. mac->ops->macaddress_set(mac, dev->dev_addr);
  731. return 0;
  732. }
  733. static u32 t1_fix_features(struct net_device *dev, u32 features)
  734. {
  735. /*
  736. * Since there is no support for separate rx/tx vlan accel
  737. * enable/disable make sure tx flag is always in same state as rx.
  738. */
  739. if (features & NETIF_F_HW_VLAN_RX)
  740. features |= NETIF_F_HW_VLAN_TX;
  741. else
  742. features &= ~NETIF_F_HW_VLAN_TX;
  743. return features;
  744. }
  745. static int t1_set_features(struct net_device *dev, u32 features)
  746. {
  747. u32 changed = dev->features ^ features;
  748. struct adapter *adapter = dev->ml_priv;
  749. if (changed & NETIF_F_HW_VLAN_RX)
  750. t1_vlan_mode(adapter, features);
  751. return 0;
  752. }
  753. #ifdef CONFIG_NET_POLL_CONTROLLER
  754. static void t1_netpoll(struct net_device *dev)
  755. {
  756. unsigned long flags;
  757. struct adapter *adapter = dev->ml_priv;
  758. local_irq_save(flags);
  759. t1_interrupt(adapter->pdev->irq, adapter);
  760. local_irq_restore(flags);
  761. }
  762. #endif
  763. /*
  764. * Periodic accumulation of MAC statistics. This is used only if the MAC
  765. * does not have any other way to prevent stats counter overflow.
  766. */
  767. static void mac_stats_task(struct work_struct *work)
  768. {
  769. int i;
  770. struct adapter *adapter =
  771. container_of(work, struct adapter, stats_update_task.work);
  772. for_each_port(adapter, i) {
  773. struct port_info *p = &adapter->port[i];
  774. if (netif_running(p->dev))
  775. p->mac->ops->statistics_update(p->mac,
  776. MAC_STATS_UPDATE_FAST);
  777. }
  778. /* Schedule the next statistics update if any port is active. */
  779. spin_lock(&adapter->work_lock);
  780. if (adapter->open_device_map & PORT_MASK)
  781. schedule_mac_stats_update(adapter,
  782. adapter->params.stats_update_period);
  783. spin_unlock(&adapter->work_lock);
  784. }
  785. /*
  786. * Processes elmer0 external interrupts in process context.
  787. */
  788. static void ext_intr_task(struct work_struct *work)
  789. {
  790. struct adapter *adapter =
  791. container_of(work, struct adapter, ext_intr_handler_task);
  792. t1_elmer0_ext_intr_handler(adapter);
  793. /* Now reenable external interrupts */
  794. spin_lock_irq(&adapter->async_lock);
  795. adapter->slow_intr_mask |= F_PL_INTR_EXT;
  796. writel(F_PL_INTR_EXT, adapter->regs + A_PL_CAUSE);
  797. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  798. adapter->regs + A_PL_ENABLE);
  799. spin_unlock_irq(&adapter->async_lock);
  800. }
  801. /*
  802. * Interrupt-context handler for elmer0 external interrupts.
  803. */
  804. void t1_elmer0_ext_intr(struct adapter *adapter)
  805. {
  806. /*
  807. * Schedule a task to handle external interrupts as we require
  808. * a process context. We disable EXT interrupts in the interim
  809. * and let the task reenable them when it's done.
  810. */
  811. adapter->slow_intr_mask &= ~F_PL_INTR_EXT;
  812. writel(adapter->slow_intr_mask | F_PL_INTR_SGE_DATA,
  813. adapter->regs + A_PL_ENABLE);
  814. schedule_work(&adapter->ext_intr_handler_task);
  815. }
  816. void t1_fatal_err(struct adapter *adapter)
  817. {
  818. if (adapter->flags & FULL_INIT_DONE) {
  819. t1_sge_stop(adapter->sge);
  820. t1_interrupts_disable(adapter);
  821. }
  822. pr_alert("%s: encountered fatal error, operation suspended\n",
  823. adapter->name);
  824. }
  825. static const struct net_device_ops cxgb_netdev_ops = {
  826. .ndo_open = cxgb_open,
  827. .ndo_stop = cxgb_close,
  828. .ndo_start_xmit = t1_start_xmit,
  829. .ndo_get_stats = t1_get_stats,
  830. .ndo_validate_addr = eth_validate_addr,
  831. .ndo_set_multicast_list = t1_set_rxmode,
  832. .ndo_do_ioctl = t1_ioctl,
  833. .ndo_change_mtu = t1_change_mtu,
  834. .ndo_set_mac_address = t1_set_mac_addr,
  835. .ndo_fix_features = t1_fix_features,
  836. .ndo_set_features = t1_set_features,
  837. #ifdef CONFIG_NET_POLL_CONTROLLER
  838. .ndo_poll_controller = t1_netpoll,
  839. #endif
  840. };
  841. static int __devinit init_one(struct pci_dev *pdev,
  842. const struct pci_device_id *ent)
  843. {
  844. static int version_printed;
  845. int i, err, pci_using_dac = 0;
  846. unsigned long mmio_start, mmio_len;
  847. const struct board_info *bi;
  848. struct adapter *adapter = NULL;
  849. struct port_info *pi;
  850. if (!version_printed) {
  851. printk(KERN_INFO "%s - version %s\n", DRV_DESCRIPTION,
  852. DRV_VERSION);
  853. ++version_printed;
  854. }
  855. err = pci_enable_device(pdev);
  856. if (err)
  857. return err;
  858. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  859. pr_err("%s: cannot find PCI device memory base address\n",
  860. pci_name(pdev));
  861. err = -ENODEV;
  862. goto out_disable_pdev;
  863. }
  864. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  865. pci_using_dac = 1;
  866. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  867. pr_err("%s: unable to obtain 64-bit DMA for "
  868. "consistent allocations\n", pci_name(pdev));
  869. err = -ENODEV;
  870. goto out_disable_pdev;
  871. }
  872. } else if ((err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  873. pr_err("%s: no usable DMA configuration\n", pci_name(pdev));
  874. goto out_disable_pdev;
  875. }
  876. err = pci_request_regions(pdev, DRV_NAME);
  877. if (err) {
  878. pr_err("%s: cannot obtain PCI resources\n", pci_name(pdev));
  879. goto out_disable_pdev;
  880. }
  881. pci_set_master(pdev);
  882. mmio_start = pci_resource_start(pdev, 0);
  883. mmio_len = pci_resource_len(pdev, 0);
  884. bi = t1_get_board_info(ent->driver_data);
  885. for (i = 0; i < bi->port_number; ++i) {
  886. struct net_device *netdev;
  887. netdev = alloc_etherdev(adapter ? 0 : sizeof(*adapter));
  888. if (!netdev) {
  889. err = -ENOMEM;
  890. goto out_free_dev;
  891. }
  892. SET_NETDEV_DEV(netdev, &pdev->dev);
  893. if (!adapter) {
  894. adapter = netdev_priv(netdev);
  895. adapter->pdev = pdev;
  896. adapter->port[0].dev = netdev; /* so we don't leak it */
  897. adapter->regs = ioremap(mmio_start, mmio_len);
  898. if (!adapter->regs) {
  899. pr_err("%s: cannot map device registers\n",
  900. pci_name(pdev));
  901. err = -ENOMEM;
  902. goto out_free_dev;
  903. }
  904. if (t1_get_board_rev(adapter, bi, &adapter->params)) {
  905. err = -ENODEV; /* Can't handle this chip rev */
  906. goto out_free_dev;
  907. }
  908. adapter->name = pci_name(pdev);
  909. adapter->msg_enable = dflt_msg_enable;
  910. adapter->mmio_len = mmio_len;
  911. spin_lock_init(&adapter->tpi_lock);
  912. spin_lock_init(&adapter->work_lock);
  913. spin_lock_init(&adapter->async_lock);
  914. spin_lock_init(&adapter->mac_lock);
  915. INIT_WORK(&adapter->ext_intr_handler_task,
  916. ext_intr_task);
  917. INIT_DELAYED_WORK(&adapter->stats_update_task,
  918. mac_stats_task);
  919. pci_set_drvdata(pdev, netdev);
  920. }
  921. pi = &adapter->port[i];
  922. pi->dev = netdev;
  923. netif_carrier_off(netdev);
  924. netdev->irq = pdev->irq;
  925. netdev->if_port = i;
  926. netdev->mem_start = mmio_start;
  927. netdev->mem_end = mmio_start + mmio_len - 1;
  928. netdev->ml_priv = adapter;
  929. netdev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  930. NETIF_F_RXCSUM;
  931. netdev->features |= NETIF_F_SG | NETIF_F_IP_CSUM |
  932. NETIF_F_RXCSUM | NETIF_F_LLTX;
  933. if (pci_using_dac)
  934. netdev->features |= NETIF_F_HIGHDMA;
  935. if (vlan_tso_capable(adapter)) {
  936. netdev->features |=
  937. NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  938. netdev->hw_features |= NETIF_F_HW_VLAN_RX;
  939. /* T204: disable TSO */
  940. if (!(is_T2(adapter)) || bi->port_number != 4) {
  941. netdev->hw_features |= NETIF_F_TSO;
  942. netdev->features |= NETIF_F_TSO;
  943. }
  944. }
  945. netdev->netdev_ops = &cxgb_netdev_ops;
  946. netdev->hard_header_len += (netdev->hw_features & NETIF_F_TSO) ?
  947. sizeof(struct cpl_tx_pkt_lso) : sizeof(struct cpl_tx_pkt);
  948. netif_napi_add(netdev, &adapter->napi, t1_poll, 64);
  949. SET_ETHTOOL_OPS(netdev, &t1_ethtool_ops);
  950. }
  951. if (t1_init_sw_modules(adapter, bi) < 0) {
  952. err = -ENODEV;
  953. goto out_free_dev;
  954. }
  955. /*
  956. * The card is now ready to go. If any errors occur during device
  957. * registration we do not fail the whole card but rather proceed only
  958. * with the ports we manage to register successfully. However we must
  959. * register at least one net device.
  960. */
  961. for (i = 0; i < bi->port_number; ++i) {
  962. err = register_netdev(adapter->port[i].dev);
  963. if (err)
  964. pr_warning("%s: cannot register net device %s, skipping\n",
  965. pci_name(pdev), adapter->port[i].dev->name);
  966. else {
  967. /*
  968. * Change the name we use for messages to the name of
  969. * the first successfully registered interface.
  970. */
  971. if (!adapter->registered_device_map)
  972. adapter->name = adapter->port[i].dev->name;
  973. __set_bit(i, &adapter->registered_device_map);
  974. }
  975. }
  976. if (!adapter->registered_device_map) {
  977. pr_err("%s: could not register any net devices\n",
  978. pci_name(pdev));
  979. goto out_release_adapter_res;
  980. }
  981. printk(KERN_INFO "%s: %s (rev %d), %s %dMHz/%d-bit\n", adapter->name,
  982. bi->desc, adapter->params.chip_revision,
  983. adapter->params.pci.is_pcix ? "PCIX" : "PCI",
  984. adapter->params.pci.speed, adapter->params.pci.width);
  985. /*
  986. * Set the T1B ASIC and memory clocks.
  987. */
  988. if (t1powersave)
  989. adapter->t1powersave = LCLOCK; /* HW default is powersave mode. */
  990. else
  991. adapter->t1powersave = HCLOCK;
  992. if (t1_is_T1B(adapter))
  993. t1_clock(adapter, t1powersave);
  994. return 0;
  995. out_release_adapter_res:
  996. t1_free_sw_modules(adapter);
  997. out_free_dev:
  998. if (adapter) {
  999. if (adapter->regs)
  1000. iounmap(adapter->regs);
  1001. for (i = bi->port_number - 1; i >= 0; --i)
  1002. if (adapter->port[i].dev)
  1003. free_netdev(adapter->port[i].dev);
  1004. }
  1005. pci_release_regions(pdev);
  1006. out_disable_pdev:
  1007. pci_disable_device(pdev);
  1008. pci_set_drvdata(pdev, NULL);
  1009. return err;
  1010. }
  1011. static void bit_bang(struct adapter *adapter, int bitdata, int nbits)
  1012. {
  1013. int data;
  1014. int i;
  1015. u32 val;
  1016. enum {
  1017. S_CLOCK = 1 << 3,
  1018. S_DATA = 1 << 4
  1019. };
  1020. for (i = (nbits - 1); i > -1; i--) {
  1021. udelay(50);
  1022. data = ((bitdata >> i) & 0x1);
  1023. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1024. if (data)
  1025. val |= S_DATA;
  1026. else
  1027. val &= ~S_DATA;
  1028. udelay(50);
  1029. /* Set SCLOCK low */
  1030. val &= ~S_CLOCK;
  1031. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1032. udelay(50);
  1033. /* Write SCLOCK high */
  1034. val |= S_CLOCK;
  1035. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1036. }
  1037. }
  1038. static int t1_clock(struct adapter *adapter, int mode)
  1039. {
  1040. u32 val;
  1041. int M_CORE_VAL;
  1042. int M_MEM_VAL;
  1043. enum {
  1044. M_CORE_BITS = 9,
  1045. T_CORE_VAL = 0,
  1046. T_CORE_BITS = 2,
  1047. N_CORE_VAL = 0,
  1048. N_CORE_BITS = 2,
  1049. M_MEM_BITS = 9,
  1050. T_MEM_VAL = 0,
  1051. T_MEM_BITS = 2,
  1052. N_MEM_VAL = 0,
  1053. N_MEM_BITS = 2,
  1054. NP_LOAD = 1 << 17,
  1055. S_LOAD_MEM = 1 << 5,
  1056. S_LOAD_CORE = 1 << 6,
  1057. S_CLOCK = 1 << 3
  1058. };
  1059. if (!t1_is_T1B(adapter))
  1060. return -ENODEV; /* Can't re-clock this chip. */
  1061. if (mode & 2)
  1062. return 0; /* show current mode. */
  1063. if ((adapter->t1powersave & 1) == (mode & 1))
  1064. return -EALREADY; /* ASIC already running in mode. */
  1065. if ((mode & 1) == HCLOCK) {
  1066. M_CORE_VAL = 0x14;
  1067. M_MEM_VAL = 0x18;
  1068. adapter->t1powersave = HCLOCK; /* overclock */
  1069. } else {
  1070. M_CORE_VAL = 0xe;
  1071. M_MEM_VAL = 0x10;
  1072. adapter->t1powersave = LCLOCK; /* underclock */
  1073. }
  1074. /* Don't interrupt this serial stream! */
  1075. spin_lock(&adapter->tpi_lock);
  1076. /* Initialize for ASIC core */
  1077. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1078. val |= NP_LOAD;
  1079. udelay(50);
  1080. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1081. udelay(50);
  1082. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1083. val &= ~S_LOAD_CORE;
  1084. val &= ~S_CLOCK;
  1085. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1086. udelay(50);
  1087. /* Serial program the ASIC clock synthesizer */
  1088. bit_bang(adapter, T_CORE_VAL, T_CORE_BITS);
  1089. bit_bang(adapter, N_CORE_VAL, N_CORE_BITS);
  1090. bit_bang(adapter, M_CORE_VAL, M_CORE_BITS);
  1091. udelay(50);
  1092. /* Finish ASIC core */
  1093. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1094. val |= S_LOAD_CORE;
  1095. udelay(50);
  1096. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1097. udelay(50);
  1098. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1099. val &= ~S_LOAD_CORE;
  1100. udelay(50);
  1101. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1102. udelay(50);
  1103. /* Initialize for memory */
  1104. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1105. val |= NP_LOAD;
  1106. udelay(50);
  1107. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1108. udelay(50);
  1109. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1110. val &= ~S_LOAD_MEM;
  1111. val &= ~S_CLOCK;
  1112. udelay(50);
  1113. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1114. udelay(50);
  1115. /* Serial program the memory clock synthesizer */
  1116. bit_bang(adapter, T_MEM_VAL, T_MEM_BITS);
  1117. bit_bang(adapter, N_MEM_VAL, N_MEM_BITS);
  1118. bit_bang(adapter, M_MEM_VAL, M_MEM_BITS);
  1119. udelay(50);
  1120. /* Finish memory */
  1121. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1122. val |= S_LOAD_MEM;
  1123. udelay(50);
  1124. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1125. udelay(50);
  1126. __t1_tpi_read(adapter, A_ELMER0_GPO, &val);
  1127. val &= ~S_LOAD_MEM;
  1128. udelay(50);
  1129. __t1_tpi_write(adapter, A_ELMER0_GPO, val);
  1130. spin_unlock(&adapter->tpi_lock);
  1131. return 0;
  1132. }
  1133. static inline void t1_sw_reset(struct pci_dev *pdev)
  1134. {
  1135. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 3);
  1136. pci_write_config_dword(pdev, A_PCICFG_PM_CSR, 0);
  1137. }
  1138. static void __devexit remove_one(struct pci_dev *pdev)
  1139. {
  1140. struct net_device *dev = pci_get_drvdata(pdev);
  1141. struct adapter *adapter = dev->ml_priv;
  1142. int i;
  1143. for_each_port(adapter, i) {
  1144. if (test_bit(i, &adapter->registered_device_map))
  1145. unregister_netdev(adapter->port[i].dev);
  1146. }
  1147. t1_free_sw_modules(adapter);
  1148. iounmap(adapter->regs);
  1149. while (--i >= 0) {
  1150. if (adapter->port[i].dev)
  1151. free_netdev(adapter->port[i].dev);
  1152. }
  1153. pci_release_regions(pdev);
  1154. pci_disable_device(pdev);
  1155. pci_set_drvdata(pdev, NULL);
  1156. t1_sw_reset(pdev);
  1157. }
  1158. static struct pci_driver driver = {
  1159. .name = DRV_NAME,
  1160. .id_table = t1_pci_tbl,
  1161. .probe = init_one,
  1162. .remove = __devexit_p(remove_one),
  1163. };
  1164. static int __init t1_init_module(void)
  1165. {
  1166. return pci_register_driver(&driver);
  1167. }
  1168. static void __exit t1_cleanup_module(void)
  1169. {
  1170. pci_unregister_driver(&driver);
  1171. }
  1172. module_init(t1_init_module);
  1173. module_exit(t1_cleanup_module);