at91_can.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. /*
  2. * at91_can.c - CAN network driver for AT91 SoC CAN controller
  3. *
  4. * (C) 2007 by Hans J. Koch <hjk@hansjkoch.de>
  5. * (C) 2008, 2009, 2010, 2011 by Marc Kleine-Budde <kernel@pengutronix.de>
  6. *
  7. * This software may be distributed under the terms of the GNU General
  8. * Public License ("GPL") version 2 as distributed in the 'COPYING'
  9. * file from the main directory of the linux kernel source.
  10. *
  11. * Send feedback to <socketcan-users@lists.berlios.de>
  12. *
  13. *
  14. * Your platform definition file should specify something like:
  15. *
  16. * static struct at91_can_data ek_can_data = {
  17. * transceiver_switch = sam9263ek_transceiver_switch,
  18. * };
  19. *
  20. * at91_add_device_can(&ek_can_data);
  21. *
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/errno.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/rtnetlink.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/string.h>
  36. #include <linux/types.h>
  37. #include <linux/can/dev.h>
  38. #include <linux/can/error.h>
  39. #include <mach/board.h>
  40. #define AT91_MB_MASK(i) ((1 << (i)) - 1)
  41. /* Common registers */
  42. enum at91_reg {
  43. AT91_MR = 0x000,
  44. AT91_IER = 0x004,
  45. AT91_IDR = 0x008,
  46. AT91_IMR = 0x00C,
  47. AT91_SR = 0x010,
  48. AT91_BR = 0x014,
  49. AT91_TIM = 0x018,
  50. AT91_TIMESTP = 0x01C,
  51. AT91_ECR = 0x020,
  52. AT91_TCR = 0x024,
  53. AT91_ACR = 0x028,
  54. };
  55. /* Mailbox registers (0 <= i <= 15) */
  56. #define AT91_MMR(i) (enum at91_reg)(0x200 + ((i) * 0x20))
  57. #define AT91_MAM(i) (enum at91_reg)(0x204 + ((i) * 0x20))
  58. #define AT91_MID(i) (enum at91_reg)(0x208 + ((i) * 0x20))
  59. #define AT91_MFID(i) (enum at91_reg)(0x20C + ((i) * 0x20))
  60. #define AT91_MSR(i) (enum at91_reg)(0x210 + ((i) * 0x20))
  61. #define AT91_MDL(i) (enum at91_reg)(0x214 + ((i) * 0x20))
  62. #define AT91_MDH(i) (enum at91_reg)(0x218 + ((i) * 0x20))
  63. #define AT91_MCR(i) (enum at91_reg)(0x21C + ((i) * 0x20))
  64. /* Register bits */
  65. #define AT91_MR_CANEN BIT(0)
  66. #define AT91_MR_LPM BIT(1)
  67. #define AT91_MR_ABM BIT(2)
  68. #define AT91_MR_OVL BIT(3)
  69. #define AT91_MR_TEOF BIT(4)
  70. #define AT91_MR_TTM BIT(5)
  71. #define AT91_MR_TIMFRZ BIT(6)
  72. #define AT91_MR_DRPT BIT(7)
  73. #define AT91_SR_RBSY BIT(29)
  74. #define AT91_MMR_PRIO_SHIFT (16)
  75. #define AT91_MID_MIDE BIT(29)
  76. #define AT91_MSR_MRTR BIT(20)
  77. #define AT91_MSR_MABT BIT(22)
  78. #define AT91_MSR_MRDY BIT(23)
  79. #define AT91_MSR_MMI BIT(24)
  80. #define AT91_MCR_MRTR BIT(20)
  81. #define AT91_MCR_MTCR BIT(23)
  82. /* Mailbox Modes */
  83. enum at91_mb_mode {
  84. AT91_MB_MODE_DISABLED = 0,
  85. AT91_MB_MODE_RX = 1,
  86. AT91_MB_MODE_RX_OVRWR = 2,
  87. AT91_MB_MODE_TX = 3,
  88. AT91_MB_MODE_CONSUMER = 4,
  89. AT91_MB_MODE_PRODUCER = 5,
  90. };
  91. /* Interrupt mask bits */
  92. #define AT91_IRQ_ERRA (1 << 16)
  93. #define AT91_IRQ_WARN (1 << 17)
  94. #define AT91_IRQ_ERRP (1 << 18)
  95. #define AT91_IRQ_BOFF (1 << 19)
  96. #define AT91_IRQ_SLEEP (1 << 20)
  97. #define AT91_IRQ_WAKEUP (1 << 21)
  98. #define AT91_IRQ_TOVF (1 << 22)
  99. #define AT91_IRQ_TSTP (1 << 23)
  100. #define AT91_IRQ_CERR (1 << 24)
  101. #define AT91_IRQ_SERR (1 << 25)
  102. #define AT91_IRQ_AERR (1 << 26)
  103. #define AT91_IRQ_FERR (1 << 27)
  104. #define AT91_IRQ_BERR (1 << 28)
  105. #define AT91_IRQ_ERR_ALL (0x1fff0000)
  106. #define AT91_IRQ_ERR_FRAME (AT91_IRQ_CERR | AT91_IRQ_SERR | \
  107. AT91_IRQ_AERR | AT91_IRQ_FERR | AT91_IRQ_BERR)
  108. #define AT91_IRQ_ERR_LINE (AT91_IRQ_ERRA | AT91_IRQ_WARN | \
  109. AT91_IRQ_ERRP | AT91_IRQ_BOFF)
  110. #define AT91_IRQ_ALL (0x1fffffff)
  111. enum at91_devtype {
  112. AT91_DEVTYPE_SAM9263,
  113. AT91_DEVTYPE_SAM9X5,
  114. };
  115. struct at91_devtype_data {
  116. unsigned int rx_first;
  117. unsigned int rx_split;
  118. unsigned int rx_last;
  119. unsigned int tx_shift;
  120. enum at91_devtype type;
  121. };
  122. struct at91_priv {
  123. struct can_priv can; /* must be the first member! */
  124. struct net_device *dev;
  125. struct napi_struct napi;
  126. void __iomem *reg_base;
  127. u32 reg_sr;
  128. unsigned int tx_next;
  129. unsigned int tx_echo;
  130. unsigned int rx_next;
  131. struct at91_devtype_data devtype_data;
  132. struct clk *clk;
  133. struct at91_can_data *pdata;
  134. canid_t mb0_id;
  135. };
  136. static const struct at91_devtype_data at91_devtype_data[] __devinitconst = {
  137. [AT91_DEVTYPE_SAM9263] = {
  138. .rx_first = 1,
  139. .rx_split = 8,
  140. .rx_last = 11,
  141. .tx_shift = 2,
  142. },
  143. [AT91_DEVTYPE_SAM9X5] = {
  144. .rx_first = 0,
  145. .rx_split = 4,
  146. .rx_last = 5,
  147. .tx_shift = 1,
  148. },
  149. };
  150. static struct can_bittiming_const at91_bittiming_const = {
  151. .name = KBUILD_MODNAME,
  152. .tseg1_min = 4,
  153. .tseg1_max = 16,
  154. .tseg2_min = 2,
  155. .tseg2_max = 8,
  156. .sjw_max = 4,
  157. .brp_min = 2,
  158. .brp_max = 128,
  159. .brp_inc = 1,
  160. };
  161. #define AT91_IS(_model) \
  162. static inline int at91_is_sam##_model(const struct at91_priv *priv) \
  163. { \
  164. return priv->devtype_data.type == AT91_DEVTYPE_SAM##_model; \
  165. }
  166. AT91_IS(9263);
  167. AT91_IS(9X5);
  168. static inline unsigned int get_mb_rx_first(const struct at91_priv *priv)
  169. {
  170. return priv->devtype_data.rx_first;
  171. }
  172. static inline unsigned int get_mb_rx_last(const struct at91_priv *priv)
  173. {
  174. return priv->devtype_data.rx_last;
  175. }
  176. static inline unsigned int get_mb_rx_split(const struct at91_priv *priv)
  177. {
  178. return priv->devtype_data.rx_split;
  179. }
  180. static inline unsigned int get_mb_rx_num(const struct at91_priv *priv)
  181. {
  182. return get_mb_rx_last(priv) - get_mb_rx_first(priv) + 1;
  183. }
  184. static inline unsigned int get_mb_rx_low_last(const struct at91_priv *priv)
  185. {
  186. return get_mb_rx_split(priv) - 1;
  187. }
  188. static inline unsigned int get_mb_rx_low_mask(const struct at91_priv *priv)
  189. {
  190. return AT91_MB_MASK(get_mb_rx_split(priv)) &
  191. ~AT91_MB_MASK(get_mb_rx_first(priv));
  192. }
  193. static inline unsigned int get_mb_tx_shift(const struct at91_priv *priv)
  194. {
  195. return priv->devtype_data.tx_shift;
  196. }
  197. static inline unsigned int get_mb_tx_num(const struct at91_priv *priv)
  198. {
  199. return 1 << get_mb_tx_shift(priv);
  200. }
  201. static inline unsigned int get_mb_tx_first(const struct at91_priv *priv)
  202. {
  203. return get_mb_rx_last(priv) + 1;
  204. }
  205. static inline unsigned int get_mb_tx_last(const struct at91_priv *priv)
  206. {
  207. return get_mb_tx_first(priv) + get_mb_tx_num(priv) - 1;
  208. }
  209. static inline unsigned int get_next_prio_shift(const struct at91_priv *priv)
  210. {
  211. return get_mb_tx_shift(priv);
  212. }
  213. static inline unsigned int get_next_prio_mask(const struct at91_priv *priv)
  214. {
  215. return 0xf << get_mb_tx_shift(priv);
  216. }
  217. static inline unsigned int get_next_mb_mask(const struct at91_priv *priv)
  218. {
  219. return AT91_MB_MASK(get_mb_tx_shift(priv));
  220. }
  221. static inline unsigned int get_next_mask(const struct at91_priv *priv)
  222. {
  223. return get_next_mb_mask(priv) | get_next_prio_mask(priv);
  224. }
  225. static inline unsigned int get_irq_mb_rx(const struct at91_priv *priv)
  226. {
  227. return AT91_MB_MASK(get_mb_rx_last(priv) + 1) &
  228. ~AT91_MB_MASK(get_mb_rx_first(priv));
  229. }
  230. static inline unsigned int get_irq_mb_tx(const struct at91_priv *priv)
  231. {
  232. return AT91_MB_MASK(get_mb_tx_last(priv) + 1) &
  233. ~AT91_MB_MASK(get_mb_tx_first(priv));
  234. }
  235. static inline unsigned int get_tx_next_mb(const struct at91_priv *priv)
  236. {
  237. return (priv->tx_next & get_next_mb_mask(priv)) + get_mb_tx_first(priv);
  238. }
  239. static inline unsigned int get_tx_next_prio(const struct at91_priv *priv)
  240. {
  241. return (priv->tx_next >> get_next_prio_shift(priv)) & 0xf;
  242. }
  243. static inline unsigned int get_tx_echo_mb(const struct at91_priv *priv)
  244. {
  245. return (priv->tx_echo & get_next_mb_mask(priv)) + get_mb_tx_first(priv);
  246. }
  247. static inline u32 at91_read(const struct at91_priv *priv, enum at91_reg reg)
  248. {
  249. return __raw_readl(priv->reg_base + reg);
  250. }
  251. static inline void at91_write(const struct at91_priv *priv, enum at91_reg reg,
  252. u32 value)
  253. {
  254. __raw_writel(value, priv->reg_base + reg);
  255. }
  256. static inline void set_mb_mode_prio(const struct at91_priv *priv,
  257. unsigned int mb, enum at91_mb_mode mode, int prio)
  258. {
  259. at91_write(priv, AT91_MMR(mb), (mode << 24) | (prio << 16));
  260. }
  261. static inline void set_mb_mode(const struct at91_priv *priv, unsigned int mb,
  262. enum at91_mb_mode mode)
  263. {
  264. set_mb_mode_prio(priv, mb, mode, 0);
  265. }
  266. static inline u32 at91_can_id_to_reg_mid(canid_t can_id)
  267. {
  268. u32 reg_mid;
  269. if (can_id & CAN_EFF_FLAG)
  270. reg_mid = (can_id & CAN_EFF_MASK) | AT91_MID_MIDE;
  271. else
  272. reg_mid = (can_id & CAN_SFF_MASK) << 18;
  273. return reg_mid;
  274. }
  275. /*
  276. * Swtich transceiver on or off
  277. */
  278. static void at91_transceiver_switch(const struct at91_priv *priv, int on)
  279. {
  280. if (priv->pdata && priv->pdata->transceiver_switch)
  281. priv->pdata->transceiver_switch(on);
  282. }
  283. static void at91_setup_mailboxes(struct net_device *dev)
  284. {
  285. struct at91_priv *priv = netdev_priv(dev);
  286. unsigned int i;
  287. u32 reg_mid;
  288. /*
  289. * Due to a chip bug (errata 50.2.6.3 & 50.3.5.3) the first
  290. * mailbox is disabled. The next 11 mailboxes are used as a
  291. * reception FIFO. The last mailbox is configured with
  292. * overwrite option. The overwrite flag indicates a FIFO
  293. * overflow.
  294. */
  295. reg_mid = at91_can_id_to_reg_mid(priv->mb0_id);
  296. for (i = 0; i < get_mb_rx_first(priv); i++) {
  297. set_mb_mode(priv, i, AT91_MB_MODE_DISABLED);
  298. at91_write(priv, AT91_MID(i), reg_mid);
  299. at91_write(priv, AT91_MCR(i), 0x0); /* clear dlc */
  300. }
  301. for (i = get_mb_rx_first(priv); i < get_mb_rx_last(priv); i++)
  302. set_mb_mode(priv, i, AT91_MB_MODE_RX);
  303. set_mb_mode(priv, get_mb_rx_last(priv), AT91_MB_MODE_RX_OVRWR);
  304. /* reset acceptance mask and id register */
  305. for (i = get_mb_rx_first(priv); i <= get_mb_rx_last(priv); i++) {
  306. at91_write(priv, AT91_MAM(i), 0x0);
  307. at91_write(priv, AT91_MID(i), AT91_MID_MIDE);
  308. }
  309. /* The last 4 mailboxes are used for transmitting. */
  310. for (i = get_mb_tx_first(priv); i <= get_mb_tx_last(priv); i++)
  311. set_mb_mode_prio(priv, i, AT91_MB_MODE_TX, 0);
  312. /* Reset tx and rx helper pointers */
  313. priv->tx_next = priv->tx_echo = 0;
  314. priv->rx_next = get_mb_rx_first(priv);
  315. }
  316. static int at91_set_bittiming(struct net_device *dev)
  317. {
  318. const struct at91_priv *priv = netdev_priv(dev);
  319. const struct can_bittiming *bt = &priv->can.bittiming;
  320. u32 reg_br;
  321. reg_br = ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) ? 1 << 24 : 0) |
  322. ((bt->brp - 1) << 16) | ((bt->sjw - 1) << 12) |
  323. ((bt->prop_seg - 1) << 8) | ((bt->phase_seg1 - 1) << 4) |
  324. ((bt->phase_seg2 - 1) << 0);
  325. netdev_info(dev, "writing AT91_BR: 0x%08x\n", reg_br);
  326. at91_write(priv, AT91_BR, reg_br);
  327. return 0;
  328. }
  329. static int at91_get_berr_counter(const struct net_device *dev,
  330. struct can_berr_counter *bec)
  331. {
  332. const struct at91_priv *priv = netdev_priv(dev);
  333. u32 reg_ecr = at91_read(priv, AT91_ECR);
  334. bec->rxerr = reg_ecr & 0xff;
  335. bec->txerr = reg_ecr >> 16;
  336. return 0;
  337. }
  338. static void at91_chip_start(struct net_device *dev)
  339. {
  340. struct at91_priv *priv = netdev_priv(dev);
  341. u32 reg_mr, reg_ier;
  342. /* disable interrupts */
  343. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  344. /* disable chip */
  345. reg_mr = at91_read(priv, AT91_MR);
  346. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  347. at91_set_bittiming(dev);
  348. at91_setup_mailboxes(dev);
  349. at91_transceiver_switch(priv, 1);
  350. /* enable chip */
  351. at91_write(priv, AT91_MR, AT91_MR_CANEN);
  352. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  353. /* Enable interrupts */
  354. reg_ier = get_irq_mb_rx(priv) | AT91_IRQ_ERRP | AT91_IRQ_ERR_FRAME;
  355. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  356. at91_write(priv, AT91_IER, reg_ier);
  357. }
  358. static void at91_chip_stop(struct net_device *dev, enum can_state state)
  359. {
  360. struct at91_priv *priv = netdev_priv(dev);
  361. u32 reg_mr;
  362. /* disable interrupts */
  363. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  364. reg_mr = at91_read(priv, AT91_MR);
  365. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  366. at91_transceiver_switch(priv, 0);
  367. priv->can.state = state;
  368. }
  369. /*
  370. * theory of operation:
  371. *
  372. * According to the datasheet priority 0 is the highest priority, 15
  373. * is the lowest. If two mailboxes have the same priority level the
  374. * message of the mailbox with the lowest number is sent first.
  375. *
  376. * We use the first TX mailbox (AT91_MB_TX_FIRST) with prio 0, then
  377. * the next mailbox with prio 0, and so on, until all mailboxes are
  378. * used. Then we start from the beginning with mailbox
  379. * AT91_MB_TX_FIRST, but with prio 1, mailbox AT91_MB_TX_FIRST + 1
  380. * prio 1. When we reach the last mailbox with prio 15, we have to
  381. * stop sending, waiting for all messages to be delivered, then start
  382. * again with mailbox AT91_MB_TX_FIRST prio 0.
  383. *
  384. * We use the priv->tx_next as counter for the next transmission
  385. * mailbox, but without the offset AT91_MB_TX_FIRST. The lower bits
  386. * encode the mailbox number, the upper 4 bits the mailbox priority:
  387. *
  388. * priv->tx_next = (prio << get_next_prio_shift(priv)) |
  389. * (mb - get_mb_tx_first(priv));
  390. *
  391. */
  392. static netdev_tx_t at91_start_xmit(struct sk_buff *skb, struct net_device *dev)
  393. {
  394. struct at91_priv *priv = netdev_priv(dev);
  395. struct net_device_stats *stats = &dev->stats;
  396. struct can_frame *cf = (struct can_frame *)skb->data;
  397. unsigned int mb, prio;
  398. u32 reg_mid, reg_mcr;
  399. if (can_dropped_invalid_skb(dev, skb))
  400. return NETDEV_TX_OK;
  401. mb = get_tx_next_mb(priv);
  402. prio = get_tx_next_prio(priv);
  403. if (unlikely(!(at91_read(priv, AT91_MSR(mb)) & AT91_MSR_MRDY))) {
  404. netif_stop_queue(dev);
  405. netdev_err(dev, "BUG! TX buffer full when queue awake!\n");
  406. return NETDEV_TX_BUSY;
  407. }
  408. reg_mid = at91_can_id_to_reg_mid(cf->can_id);
  409. reg_mcr = ((cf->can_id & CAN_RTR_FLAG) ? AT91_MCR_MRTR : 0) |
  410. (cf->can_dlc << 16) | AT91_MCR_MTCR;
  411. /* disable MB while writing ID (see datasheet) */
  412. set_mb_mode(priv, mb, AT91_MB_MODE_DISABLED);
  413. at91_write(priv, AT91_MID(mb), reg_mid);
  414. set_mb_mode_prio(priv, mb, AT91_MB_MODE_TX, prio);
  415. at91_write(priv, AT91_MDL(mb), *(u32 *)(cf->data + 0));
  416. at91_write(priv, AT91_MDH(mb), *(u32 *)(cf->data + 4));
  417. /* This triggers transmission */
  418. at91_write(priv, AT91_MCR(mb), reg_mcr);
  419. stats->tx_bytes += cf->can_dlc;
  420. /* _NOTE_: subtract AT91_MB_TX_FIRST offset from mb! */
  421. can_put_echo_skb(skb, dev, mb - get_mb_tx_first(priv));
  422. /*
  423. * we have to stop the queue and deliver all messages in case
  424. * of a prio+mb counter wrap around. This is the case if
  425. * tx_next buffer prio and mailbox equals 0.
  426. *
  427. * also stop the queue if next buffer is still in use
  428. * (== not ready)
  429. */
  430. priv->tx_next++;
  431. if (!(at91_read(priv, AT91_MSR(get_tx_next_mb(priv))) &
  432. AT91_MSR_MRDY) ||
  433. (priv->tx_next & get_next_mask(priv)) == 0)
  434. netif_stop_queue(dev);
  435. /* Enable interrupt for this mailbox */
  436. at91_write(priv, AT91_IER, 1 << mb);
  437. return NETDEV_TX_OK;
  438. }
  439. /**
  440. * at91_activate_rx_low - activate lower rx mailboxes
  441. * @priv: a91 context
  442. *
  443. * Reenables the lower mailboxes for reception of new CAN messages
  444. */
  445. static inline void at91_activate_rx_low(const struct at91_priv *priv)
  446. {
  447. u32 mask = get_mb_rx_low_mask(priv);
  448. at91_write(priv, AT91_TCR, mask);
  449. }
  450. /**
  451. * at91_activate_rx_mb - reactive single rx mailbox
  452. * @priv: a91 context
  453. * @mb: mailbox to reactivate
  454. *
  455. * Reenables given mailbox for reception of new CAN messages
  456. */
  457. static inline void at91_activate_rx_mb(const struct at91_priv *priv,
  458. unsigned int mb)
  459. {
  460. u32 mask = 1 << mb;
  461. at91_write(priv, AT91_TCR, mask);
  462. }
  463. /**
  464. * at91_rx_overflow_err - send error frame due to rx overflow
  465. * @dev: net device
  466. */
  467. static void at91_rx_overflow_err(struct net_device *dev)
  468. {
  469. struct net_device_stats *stats = &dev->stats;
  470. struct sk_buff *skb;
  471. struct can_frame *cf;
  472. netdev_dbg(dev, "RX buffer overflow\n");
  473. stats->rx_over_errors++;
  474. stats->rx_errors++;
  475. skb = alloc_can_err_skb(dev, &cf);
  476. if (unlikely(!skb))
  477. return;
  478. cf->can_id |= CAN_ERR_CRTL;
  479. cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  480. netif_receive_skb(skb);
  481. stats->rx_packets++;
  482. stats->rx_bytes += cf->can_dlc;
  483. }
  484. /**
  485. * at91_read_mb - read CAN msg from mailbox (lowlevel impl)
  486. * @dev: net device
  487. * @mb: mailbox number to read from
  488. * @cf: can frame where to store message
  489. *
  490. * Reads a CAN message from the given mailbox and stores data into
  491. * given can frame. "mb" and "cf" must be valid.
  492. */
  493. static void at91_read_mb(struct net_device *dev, unsigned int mb,
  494. struct can_frame *cf)
  495. {
  496. const struct at91_priv *priv = netdev_priv(dev);
  497. u32 reg_msr, reg_mid;
  498. reg_mid = at91_read(priv, AT91_MID(mb));
  499. if (reg_mid & AT91_MID_MIDE)
  500. cf->can_id = ((reg_mid >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  501. else
  502. cf->can_id = (reg_mid >> 18) & CAN_SFF_MASK;
  503. reg_msr = at91_read(priv, AT91_MSR(mb));
  504. cf->can_dlc = get_can_dlc((reg_msr >> 16) & 0xf);
  505. if (reg_msr & AT91_MSR_MRTR)
  506. cf->can_id |= CAN_RTR_FLAG;
  507. else {
  508. *(u32 *)(cf->data + 0) = at91_read(priv, AT91_MDL(mb));
  509. *(u32 *)(cf->data + 4) = at91_read(priv, AT91_MDH(mb));
  510. }
  511. /* allow RX of extended frames */
  512. at91_write(priv, AT91_MID(mb), AT91_MID_MIDE);
  513. if (unlikely(mb == get_mb_rx_last(priv) && reg_msr & AT91_MSR_MMI))
  514. at91_rx_overflow_err(dev);
  515. }
  516. /**
  517. * at91_read_msg - read CAN message from mailbox
  518. * @dev: net device
  519. * @mb: mail box to read from
  520. *
  521. * Reads a CAN message from given mailbox, and put into linux network
  522. * RX queue, does all housekeeping chores (stats, ...)
  523. */
  524. static void at91_read_msg(struct net_device *dev, unsigned int mb)
  525. {
  526. struct net_device_stats *stats = &dev->stats;
  527. struct can_frame *cf;
  528. struct sk_buff *skb;
  529. skb = alloc_can_skb(dev, &cf);
  530. if (unlikely(!skb)) {
  531. stats->rx_dropped++;
  532. return;
  533. }
  534. at91_read_mb(dev, mb, cf);
  535. netif_receive_skb(skb);
  536. stats->rx_packets++;
  537. stats->rx_bytes += cf->can_dlc;
  538. }
  539. /**
  540. * at91_poll_rx - read multiple CAN messages from mailboxes
  541. * @dev: net device
  542. * @quota: max number of pkgs we're allowed to receive
  543. *
  544. * Theory of Operation:
  545. *
  546. * About 3/4 of the mailboxes (get_mb_rx_first()...get_mb_rx_last())
  547. * on the chip are reserved for RX. We split them into 2 groups. The
  548. * lower group ranges from get_mb_rx_first() to get_mb_rx_low_last().
  549. *
  550. * Like it or not, but the chip always saves a received CAN message
  551. * into the first free mailbox it finds (starting with the
  552. * lowest). This makes it very difficult to read the messages in the
  553. * right order from the chip. This is how we work around that problem:
  554. *
  555. * The first message goes into mb nr. 1 and issues an interrupt. All
  556. * rx ints are disabled in the interrupt handler and a napi poll is
  557. * scheduled. We read the mailbox, but do _not_ reenable the mb (to
  558. * receive another message).
  559. *
  560. * lower mbxs upper
  561. * ____^______ __^__
  562. * / \ / \
  563. * +-+-+-+-+-+-+-+-++-+-+-+-+
  564. * | |x|x|x|x|x|x|x|| | | | |
  565. * +-+-+-+-+-+-+-+-++-+-+-+-+
  566. * 0 0 0 0 0 0 0 0 0 0 1 1 \ mail
  567. * 0 1 2 3 4 5 6 7 8 9 0 1 / box
  568. * ^
  569. * |
  570. * \
  571. * unused, due to chip bug
  572. *
  573. * The variable priv->rx_next points to the next mailbox to read a
  574. * message from. As long we're in the lower mailboxes we just read the
  575. * mailbox but not reenable it.
  576. *
  577. * With completion of the last of the lower mailboxes, we reenable the
  578. * whole first group, but continue to look for filled mailboxes in the
  579. * upper mailboxes. Imagine the second group like overflow mailboxes,
  580. * which takes CAN messages if the lower goup is full. While in the
  581. * upper group we reenable the mailbox right after reading it. Giving
  582. * the chip more room to store messages.
  583. *
  584. * After finishing we look again in the lower group if we've still
  585. * quota.
  586. *
  587. */
  588. static int at91_poll_rx(struct net_device *dev, int quota)
  589. {
  590. struct at91_priv *priv = netdev_priv(dev);
  591. u32 reg_sr = at91_read(priv, AT91_SR);
  592. const unsigned long *addr = (unsigned long *)&reg_sr;
  593. unsigned int mb;
  594. int received = 0;
  595. if (priv->rx_next > get_mb_rx_low_last(priv) &&
  596. reg_sr & get_mb_rx_low_mask(priv))
  597. netdev_info(dev,
  598. "order of incoming frames cannot be guaranteed\n");
  599. again:
  600. for (mb = find_next_bit(addr, get_mb_tx_first(priv), priv->rx_next);
  601. mb < get_mb_tx_first(priv) && quota > 0;
  602. reg_sr = at91_read(priv, AT91_SR),
  603. mb = find_next_bit(addr, get_mb_tx_first(priv), ++priv->rx_next)) {
  604. at91_read_msg(dev, mb);
  605. /* reactivate mailboxes */
  606. if (mb == get_mb_rx_low_last(priv))
  607. /* all lower mailboxed, if just finished it */
  608. at91_activate_rx_low(priv);
  609. else if (mb > get_mb_rx_low_last(priv))
  610. /* only the mailbox we read */
  611. at91_activate_rx_mb(priv, mb);
  612. received++;
  613. quota--;
  614. }
  615. /* upper group completed, look again in lower */
  616. if (priv->rx_next > get_mb_rx_low_last(priv) &&
  617. quota > 0 && mb > get_mb_rx_last(priv)) {
  618. priv->rx_next = get_mb_rx_first(priv);
  619. goto again;
  620. }
  621. return received;
  622. }
  623. static void at91_poll_err_frame(struct net_device *dev,
  624. struct can_frame *cf, u32 reg_sr)
  625. {
  626. struct at91_priv *priv = netdev_priv(dev);
  627. /* CRC error */
  628. if (reg_sr & AT91_IRQ_CERR) {
  629. netdev_dbg(dev, "CERR irq\n");
  630. dev->stats.rx_errors++;
  631. priv->can.can_stats.bus_error++;
  632. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  633. }
  634. /* Stuffing Error */
  635. if (reg_sr & AT91_IRQ_SERR) {
  636. netdev_dbg(dev, "SERR irq\n");
  637. dev->stats.rx_errors++;
  638. priv->can.can_stats.bus_error++;
  639. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  640. cf->data[2] |= CAN_ERR_PROT_STUFF;
  641. }
  642. /* Acknowledgement Error */
  643. if (reg_sr & AT91_IRQ_AERR) {
  644. netdev_dbg(dev, "AERR irq\n");
  645. dev->stats.tx_errors++;
  646. cf->can_id |= CAN_ERR_ACK;
  647. }
  648. /* Form error */
  649. if (reg_sr & AT91_IRQ_FERR) {
  650. netdev_dbg(dev, "FERR irq\n");
  651. dev->stats.rx_errors++;
  652. priv->can.can_stats.bus_error++;
  653. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  654. cf->data[2] |= CAN_ERR_PROT_FORM;
  655. }
  656. /* Bit Error */
  657. if (reg_sr & AT91_IRQ_BERR) {
  658. netdev_dbg(dev, "BERR irq\n");
  659. dev->stats.tx_errors++;
  660. priv->can.can_stats.bus_error++;
  661. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  662. cf->data[2] |= CAN_ERR_PROT_BIT;
  663. }
  664. }
  665. static int at91_poll_err(struct net_device *dev, int quota, u32 reg_sr)
  666. {
  667. struct sk_buff *skb;
  668. struct can_frame *cf;
  669. if (quota == 0)
  670. return 0;
  671. skb = alloc_can_err_skb(dev, &cf);
  672. if (unlikely(!skb))
  673. return 0;
  674. at91_poll_err_frame(dev, cf, reg_sr);
  675. netif_receive_skb(skb);
  676. dev->stats.rx_packets++;
  677. dev->stats.rx_bytes += cf->can_dlc;
  678. return 1;
  679. }
  680. static int at91_poll(struct napi_struct *napi, int quota)
  681. {
  682. struct net_device *dev = napi->dev;
  683. const struct at91_priv *priv = netdev_priv(dev);
  684. u32 reg_sr = at91_read(priv, AT91_SR);
  685. int work_done = 0;
  686. if (reg_sr & get_irq_mb_rx(priv))
  687. work_done += at91_poll_rx(dev, quota - work_done);
  688. /*
  689. * The error bits are clear on read,
  690. * so use saved value from irq handler.
  691. */
  692. reg_sr |= priv->reg_sr;
  693. if (reg_sr & AT91_IRQ_ERR_FRAME)
  694. work_done += at91_poll_err(dev, quota - work_done, reg_sr);
  695. if (work_done < quota) {
  696. /* enable IRQs for frame errors and all mailboxes >= rx_next */
  697. u32 reg_ier = AT91_IRQ_ERR_FRAME;
  698. reg_ier |= get_irq_mb_rx(priv) & ~AT91_MB_MASK(priv->rx_next);
  699. napi_complete(napi);
  700. at91_write(priv, AT91_IER, reg_ier);
  701. }
  702. return work_done;
  703. }
  704. /*
  705. * theory of operation:
  706. *
  707. * priv->tx_echo holds the number of the oldest can_frame put for
  708. * transmission into the hardware, but not yet ACKed by the CAN tx
  709. * complete IRQ.
  710. *
  711. * We iterate from priv->tx_echo to priv->tx_next and check if the
  712. * packet has been transmitted, echo it back to the CAN framework. If
  713. * we discover a not yet transmitted package, stop looking for more.
  714. *
  715. */
  716. static void at91_irq_tx(struct net_device *dev, u32 reg_sr)
  717. {
  718. struct at91_priv *priv = netdev_priv(dev);
  719. u32 reg_msr;
  720. unsigned int mb;
  721. /* masking of reg_sr not needed, already done by at91_irq */
  722. for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) {
  723. mb = get_tx_echo_mb(priv);
  724. /* no event in mailbox? */
  725. if (!(reg_sr & (1 << mb)))
  726. break;
  727. /* Disable irq for this TX mailbox */
  728. at91_write(priv, AT91_IDR, 1 << mb);
  729. /*
  730. * only echo if mailbox signals us a transfer
  731. * complete (MSR_MRDY). Otherwise it's a tansfer
  732. * abort. "can_bus_off()" takes care about the skbs
  733. * parked in the echo queue.
  734. */
  735. reg_msr = at91_read(priv, AT91_MSR(mb));
  736. if (likely(reg_msr & AT91_MSR_MRDY &&
  737. ~reg_msr & AT91_MSR_MABT)) {
  738. /* _NOTE_: subtract AT91_MB_TX_FIRST offset from mb! */
  739. can_get_echo_skb(dev, mb - get_mb_tx_first(priv));
  740. dev->stats.tx_packets++;
  741. }
  742. }
  743. /*
  744. * restart queue if we don't have a wrap around but restart if
  745. * we get a TX int for the last can frame directly before a
  746. * wrap around.
  747. */
  748. if ((priv->tx_next & get_next_mask(priv)) != 0 ||
  749. (priv->tx_echo & get_next_mask(priv)) == 0)
  750. netif_wake_queue(dev);
  751. }
  752. static void at91_irq_err_state(struct net_device *dev,
  753. struct can_frame *cf, enum can_state new_state)
  754. {
  755. struct at91_priv *priv = netdev_priv(dev);
  756. u32 reg_idr = 0, reg_ier = 0;
  757. struct can_berr_counter bec;
  758. at91_get_berr_counter(dev, &bec);
  759. switch (priv->can.state) {
  760. case CAN_STATE_ERROR_ACTIVE:
  761. /*
  762. * from: ERROR_ACTIVE
  763. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  764. * => : there was a warning int
  765. */
  766. if (new_state >= CAN_STATE_ERROR_WARNING &&
  767. new_state <= CAN_STATE_BUS_OFF) {
  768. netdev_dbg(dev, "Error Warning IRQ\n");
  769. priv->can.can_stats.error_warning++;
  770. cf->can_id |= CAN_ERR_CRTL;
  771. cf->data[1] = (bec.txerr > bec.rxerr) ?
  772. CAN_ERR_CRTL_TX_WARNING :
  773. CAN_ERR_CRTL_RX_WARNING;
  774. }
  775. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  776. /*
  777. * from: ERROR_ACTIVE, ERROR_WARNING
  778. * to : ERROR_PASSIVE, BUS_OFF
  779. * => : error passive int
  780. */
  781. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  782. new_state <= CAN_STATE_BUS_OFF) {
  783. netdev_dbg(dev, "Error Passive IRQ\n");
  784. priv->can.can_stats.error_passive++;
  785. cf->can_id |= CAN_ERR_CRTL;
  786. cf->data[1] = (bec.txerr > bec.rxerr) ?
  787. CAN_ERR_CRTL_TX_PASSIVE :
  788. CAN_ERR_CRTL_RX_PASSIVE;
  789. }
  790. break;
  791. case CAN_STATE_BUS_OFF:
  792. /*
  793. * from: BUS_OFF
  794. * to : ERROR_ACTIVE, ERROR_WARNING, ERROR_PASSIVE
  795. */
  796. if (new_state <= CAN_STATE_ERROR_PASSIVE) {
  797. cf->can_id |= CAN_ERR_RESTARTED;
  798. netdev_dbg(dev, "restarted\n");
  799. priv->can.can_stats.restarts++;
  800. netif_carrier_on(dev);
  801. netif_wake_queue(dev);
  802. }
  803. break;
  804. default:
  805. break;
  806. }
  807. /* process state changes depending on the new state */
  808. switch (new_state) {
  809. case CAN_STATE_ERROR_ACTIVE:
  810. /*
  811. * actually we want to enable AT91_IRQ_WARN here, but
  812. * it screws up the system under certain
  813. * circumstances. so just enable AT91_IRQ_ERRP, thus
  814. * the "fallthrough"
  815. */
  816. netdev_dbg(dev, "Error Active\n");
  817. cf->can_id |= CAN_ERR_PROT;
  818. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  819. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  820. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_BOFF;
  821. reg_ier = AT91_IRQ_ERRP;
  822. break;
  823. case CAN_STATE_ERROR_PASSIVE:
  824. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_ERRP;
  825. reg_ier = AT91_IRQ_BOFF;
  826. break;
  827. case CAN_STATE_BUS_OFF:
  828. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_ERRP |
  829. AT91_IRQ_WARN | AT91_IRQ_BOFF;
  830. reg_ier = 0;
  831. cf->can_id |= CAN_ERR_BUSOFF;
  832. netdev_dbg(dev, "bus-off\n");
  833. netif_carrier_off(dev);
  834. priv->can.can_stats.bus_off++;
  835. /* turn off chip, if restart is disabled */
  836. if (!priv->can.restart_ms) {
  837. at91_chip_stop(dev, CAN_STATE_BUS_OFF);
  838. return;
  839. }
  840. break;
  841. default:
  842. break;
  843. }
  844. at91_write(priv, AT91_IDR, reg_idr);
  845. at91_write(priv, AT91_IER, reg_ier);
  846. }
  847. static int at91_get_state_by_bec(const struct net_device *dev,
  848. enum can_state *state)
  849. {
  850. struct can_berr_counter bec;
  851. int err;
  852. err = at91_get_berr_counter(dev, &bec);
  853. if (err)
  854. return err;
  855. if (bec.txerr < 96 && bec.rxerr < 96)
  856. *state = CAN_STATE_ERROR_ACTIVE;
  857. else if (bec.txerr < 128 && bec.rxerr < 128)
  858. *state = CAN_STATE_ERROR_WARNING;
  859. else if (bec.txerr < 256 && bec.rxerr < 256)
  860. *state = CAN_STATE_ERROR_PASSIVE;
  861. else
  862. *state = CAN_STATE_BUS_OFF;
  863. return 0;
  864. }
  865. static void at91_irq_err(struct net_device *dev)
  866. {
  867. struct at91_priv *priv = netdev_priv(dev);
  868. struct sk_buff *skb;
  869. struct can_frame *cf;
  870. enum can_state new_state;
  871. u32 reg_sr;
  872. int err;
  873. if (at91_is_sam9263(priv)) {
  874. reg_sr = at91_read(priv, AT91_SR);
  875. /* we need to look at the unmasked reg_sr */
  876. if (unlikely(reg_sr & AT91_IRQ_BOFF))
  877. new_state = CAN_STATE_BUS_OFF;
  878. else if (unlikely(reg_sr & AT91_IRQ_ERRP))
  879. new_state = CAN_STATE_ERROR_PASSIVE;
  880. else if (unlikely(reg_sr & AT91_IRQ_WARN))
  881. new_state = CAN_STATE_ERROR_WARNING;
  882. else if (likely(reg_sr & AT91_IRQ_ERRA))
  883. new_state = CAN_STATE_ERROR_ACTIVE;
  884. else {
  885. netdev_err(dev, "BUG! hardware in undefined state\n");
  886. return;
  887. }
  888. } else {
  889. err = at91_get_state_by_bec(dev, &new_state);
  890. if (err)
  891. return;
  892. }
  893. /* state hasn't changed */
  894. if (likely(new_state == priv->can.state))
  895. return;
  896. skb = alloc_can_err_skb(dev, &cf);
  897. if (unlikely(!skb))
  898. return;
  899. at91_irq_err_state(dev, cf, new_state);
  900. netif_rx(skb);
  901. dev->stats.rx_packets++;
  902. dev->stats.rx_bytes += cf->can_dlc;
  903. priv->can.state = new_state;
  904. }
  905. /*
  906. * interrupt handler
  907. */
  908. static irqreturn_t at91_irq(int irq, void *dev_id)
  909. {
  910. struct net_device *dev = dev_id;
  911. struct at91_priv *priv = netdev_priv(dev);
  912. irqreturn_t handled = IRQ_NONE;
  913. u32 reg_sr, reg_imr;
  914. reg_sr = at91_read(priv, AT91_SR);
  915. reg_imr = at91_read(priv, AT91_IMR);
  916. /* Ignore masked interrupts */
  917. reg_sr &= reg_imr;
  918. if (!reg_sr)
  919. goto exit;
  920. handled = IRQ_HANDLED;
  921. /* Receive or error interrupt? -> napi */
  922. if (reg_sr & (get_irq_mb_rx(priv) | AT91_IRQ_ERR_FRAME)) {
  923. /*
  924. * The error bits are clear on read,
  925. * save for later use.
  926. */
  927. priv->reg_sr = reg_sr;
  928. at91_write(priv, AT91_IDR,
  929. get_irq_mb_rx(priv) | AT91_IRQ_ERR_FRAME);
  930. napi_schedule(&priv->napi);
  931. }
  932. /* Transmission complete interrupt */
  933. if (reg_sr & get_irq_mb_tx(priv))
  934. at91_irq_tx(dev, reg_sr);
  935. at91_irq_err(dev);
  936. exit:
  937. return handled;
  938. }
  939. static int at91_open(struct net_device *dev)
  940. {
  941. struct at91_priv *priv = netdev_priv(dev);
  942. int err;
  943. clk_enable(priv->clk);
  944. /* check or determine and set bittime */
  945. err = open_candev(dev);
  946. if (err)
  947. goto out;
  948. /* register interrupt handler */
  949. if (request_irq(dev->irq, at91_irq, IRQF_SHARED,
  950. dev->name, dev)) {
  951. err = -EAGAIN;
  952. goto out_close;
  953. }
  954. /* start chip and queuing */
  955. at91_chip_start(dev);
  956. napi_enable(&priv->napi);
  957. netif_start_queue(dev);
  958. return 0;
  959. out_close:
  960. close_candev(dev);
  961. out:
  962. clk_disable(priv->clk);
  963. return err;
  964. }
  965. /*
  966. * stop CAN bus activity
  967. */
  968. static int at91_close(struct net_device *dev)
  969. {
  970. struct at91_priv *priv = netdev_priv(dev);
  971. netif_stop_queue(dev);
  972. napi_disable(&priv->napi);
  973. at91_chip_stop(dev, CAN_STATE_STOPPED);
  974. free_irq(dev->irq, dev);
  975. clk_disable(priv->clk);
  976. close_candev(dev);
  977. return 0;
  978. }
  979. static int at91_set_mode(struct net_device *dev, enum can_mode mode)
  980. {
  981. switch (mode) {
  982. case CAN_MODE_START:
  983. at91_chip_start(dev);
  984. netif_wake_queue(dev);
  985. break;
  986. default:
  987. return -EOPNOTSUPP;
  988. }
  989. return 0;
  990. }
  991. static const struct net_device_ops at91_netdev_ops = {
  992. .ndo_open = at91_open,
  993. .ndo_stop = at91_close,
  994. .ndo_start_xmit = at91_start_xmit,
  995. };
  996. static ssize_t at91_sysfs_show_mb0_id(struct device *dev,
  997. struct device_attribute *attr, char *buf)
  998. {
  999. struct at91_priv *priv = netdev_priv(to_net_dev(dev));
  1000. if (priv->mb0_id & CAN_EFF_FLAG)
  1001. return snprintf(buf, PAGE_SIZE, "0x%08x\n", priv->mb0_id);
  1002. else
  1003. return snprintf(buf, PAGE_SIZE, "0x%03x\n", priv->mb0_id);
  1004. }
  1005. static ssize_t at91_sysfs_set_mb0_id(struct device *dev,
  1006. struct device_attribute *attr, const char *buf, size_t count)
  1007. {
  1008. struct net_device *ndev = to_net_dev(dev);
  1009. struct at91_priv *priv = netdev_priv(ndev);
  1010. unsigned long can_id;
  1011. ssize_t ret;
  1012. int err;
  1013. rtnl_lock();
  1014. if (ndev->flags & IFF_UP) {
  1015. ret = -EBUSY;
  1016. goto out;
  1017. }
  1018. err = strict_strtoul(buf, 0, &can_id);
  1019. if (err) {
  1020. ret = err;
  1021. goto out;
  1022. }
  1023. if (can_id & CAN_EFF_FLAG)
  1024. can_id &= CAN_EFF_MASK | CAN_EFF_FLAG;
  1025. else
  1026. can_id &= CAN_SFF_MASK;
  1027. priv->mb0_id = can_id;
  1028. ret = count;
  1029. out:
  1030. rtnl_unlock();
  1031. return ret;
  1032. }
  1033. static DEVICE_ATTR(mb0_id, S_IWUSR | S_IRUGO,
  1034. at91_sysfs_show_mb0_id, at91_sysfs_set_mb0_id);
  1035. static struct attribute *at91_sysfs_attrs[] = {
  1036. &dev_attr_mb0_id.attr,
  1037. NULL,
  1038. };
  1039. static struct attribute_group at91_sysfs_attr_group = {
  1040. .attrs = at91_sysfs_attrs,
  1041. };
  1042. static int __devinit at91_can_probe(struct platform_device *pdev)
  1043. {
  1044. const struct at91_devtype_data *devtype_data;
  1045. enum at91_devtype devtype;
  1046. struct net_device *dev;
  1047. struct at91_priv *priv;
  1048. struct resource *res;
  1049. struct clk *clk;
  1050. void __iomem *addr;
  1051. int err, irq;
  1052. devtype = pdev->id_entry->driver_data;
  1053. devtype_data = &at91_devtype_data[devtype];
  1054. clk = clk_get(&pdev->dev, "can_clk");
  1055. if (IS_ERR(clk)) {
  1056. dev_err(&pdev->dev, "no clock defined\n");
  1057. err = -ENODEV;
  1058. goto exit;
  1059. }
  1060. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1061. irq = platform_get_irq(pdev, 0);
  1062. if (!res || irq <= 0) {
  1063. err = -ENODEV;
  1064. goto exit_put;
  1065. }
  1066. if (!request_mem_region(res->start,
  1067. resource_size(res),
  1068. pdev->name)) {
  1069. err = -EBUSY;
  1070. goto exit_put;
  1071. }
  1072. addr = ioremap_nocache(res->start, resource_size(res));
  1073. if (!addr) {
  1074. err = -ENOMEM;
  1075. goto exit_release;
  1076. }
  1077. dev = alloc_candev(sizeof(struct at91_priv),
  1078. 1 << devtype_data->tx_shift);
  1079. if (!dev) {
  1080. err = -ENOMEM;
  1081. goto exit_iounmap;
  1082. }
  1083. dev->netdev_ops = &at91_netdev_ops;
  1084. dev->irq = irq;
  1085. dev->flags |= IFF_ECHO;
  1086. priv = netdev_priv(dev);
  1087. priv->can.clock.freq = clk_get_rate(clk);
  1088. priv->can.bittiming_const = &at91_bittiming_const;
  1089. priv->can.do_set_mode = at91_set_mode;
  1090. priv->can.do_get_berr_counter = at91_get_berr_counter;
  1091. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES;
  1092. priv->dev = dev;
  1093. priv->reg_base = addr;
  1094. priv->devtype_data = *devtype_data;
  1095. priv->devtype_data.type = devtype;
  1096. priv->clk = clk;
  1097. priv->pdata = pdev->dev.platform_data;
  1098. priv->mb0_id = 0x7ff;
  1099. netif_napi_add(dev, &priv->napi, at91_poll, get_mb_rx_num(priv));
  1100. if (at91_is_sam9263(priv))
  1101. dev->sysfs_groups[0] = &at91_sysfs_attr_group;
  1102. dev_set_drvdata(&pdev->dev, dev);
  1103. SET_NETDEV_DEV(dev, &pdev->dev);
  1104. err = register_candev(dev);
  1105. if (err) {
  1106. dev_err(&pdev->dev, "registering netdev failed\n");
  1107. goto exit_free;
  1108. }
  1109. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1110. priv->reg_base, dev->irq);
  1111. return 0;
  1112. exit_free:
  1113. free_candev(dev);
  1114. exit_iounmap:
  1115. iounmap(addr);
  1116. exit_release:
  1117. release_mem_region(res->start, resource_size(res));
  1118. exit_put:
  1119. clk_put(clk);
  1120. exit:
  1121. return err;
  1122. }
  1123. static int __devexit at91_can_remove(struct platform_device *pdev)
  1124. {
  1125. struct net_device *dev = platform_get_drvdata(pdev);
  1126. struct at91_priv *priv = netdev_priv(dev);
  1127. struct resource *res;
  1128. unregister_netdev(dev);
  1129. platform_set_drvdata(pdev, NULL);
  1130. iounmap(priv->reg_base);
  1131. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1132. release_mem_region(res->start, resource_size(res));
  1133. clk_put(priv->clk);
  1134. free_candev(dev);
  1135. return 0;
  1136. }
  1137. static const struct platform_device_id at91_can_id_table[] = {
  1138. {
  1139. .name = "at91_can",
  1140. .driver_data = AT91_DEVTYPE_SAM9263,
  1141. }, {
  1142. .name = "at91sam9x5_can",
  1143. .driver_data = AT91_DEVTYPE_SAM9X5,
  1144. }, {
  1145. /* sentinel */
  1146. }
  1147. };
  1148. static struct platform_driver at91_can_driver = {
  1149. .probe = at91_can_probe,
  1150. .remove = __devexit_p(at91_can_remove),
  1151. .driver = {
  1152. .name = KBUILD_MODNAME,
  1153. .owner = THIS_MODULE,
  1154. },
  1155. .id_table = at91_can_id_table,
  1156. };
  1157. static int __init at91_can_module_init(void)
  1158. {
  1159. return platform_driver_register(&at91_can_driver);
  1160. }
  1161. static void __exit at91_can_module_exit(void)
  1162. {
  1163. platform_driver_unregister(&at91_can_driver);
  1164. }
  1165. module_init(at91_can_module_init);
  1166. module_exit(at91_can_module_exit);
  1167. MODULE_AUTHOR("Marc Kleine-Budde <mkl@pengutronix.de>");
  1168. MODULE_LICENSE("GPL v2");
  1169. MODULE_DESCRIPTION(KBUILD_MODNAME " CAN netdevice driver");