be_cmds.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if (((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) ||
  63. (compl->tag0 == OPCODE_COMMON_WRITE_OBJECT)) &&
  64. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  65. adapter->flash_status = compl_status;
  66. complete(&adapter->flash_compl);
  67. }
  68. if (compl_status == MCC_STATUS_SUCCESS) {
  69. if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
  70. (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
  71. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  72. if (adapter->generation == BE_GEN3) {
  73. if (lancer_chip(adapter)) {
  74. struct lancer_cmd_resp_pport_stats
  75. *resp = adapter->stats_cmd.va;
  76. be_dws_le_to_cpu(&resp->pport_stats,
  77. sizeof(resp->pport_stats));
  78. } else {
  79. struct be_cmd_resp_get_stats_v1 *resp =
  80. adapter->stats_cmd.va;
  81. be_dws_le_to_cpu(&resp->hw_stats,
  82. sizeof(resp->hw_stats));
  83. }
  84. } else {
  85. struct be_cmd_resp_get_stats_v0 *resp =
  86. adapter->stats_cmd.va;
  87. be_dws_le_to_cpu(&resp->hw_stats,
  88. sizeof(resp->hw_stats));
  89. }
  90. be_parse_stats(adapter);
  91. netdev_stats_update(adapter);
  92. adapter->stats_cmd_sent = false;
  93. }
  94. } else {
  95. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  96. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  97. goto done;
  98. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  99. dev_warn(&adapter->pdev->dev, "This domain(VM) is not "
  100. "permitted to execute this cmd (opcode %d)\n",
  101. compl->tag0);
  102. } else {
  103. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  104. CQE_STATUS_EXTD_MASK;
  105. dev_err(&adapter->pdev->dev, "Cmd (opcode %d) failed:"
  106. "status %d, extd-status %d\n",
  107. compl->tag0, compl_status, extd_status);
  108. }
  109. }
  110. done:
  111. return compl_status;
  112. }
  113. /* Link state evt is a string of bytes; no need for endian swapping */
  114. static void be_async_link_state_process(struct be_adapter *adapter,
  115. struct be_async_event_link_state *evt)
  116. {
  117. be_link_status_update(adapter,
  118. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  119. }
  120. /* Grp5 CoS Priority evt */
  121. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  122. struct be_async_event_grp5_cos_priority *evt)
  123. {
  124. if (evt->valid) {
  125. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  126. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  127. adapter->recommended_prio =
  128. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  129. }
  130. }
  131. /* Grp5 QOS Speed evt */
  132. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  133. struct be_async_event_grp5_qos_link_speed *evt)
  134. {
  135. if (evt->physical_port == adapter->port_num) {
  136. /* qos_link_speed is in units of 10 Mbps */
  137. adapter->link_speed = evt->qos_link_speed * 10;
  138. }
  139. }
  140. /*Grp5 PVID evt*/
  141. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  142. struct be_async_event_grp5_pvid_state *evt)
  143. {
  144. if (evt->enabled)
  145. adapter->pvid = le16_to_cpu(evt->tag);
  146. else
  147. adapter->pvid = 0;
  148. }
  149. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  150. u32 trailer, struct be_mcc_compl *evt)
  151. {
  152. u8 event_type = 0;
  153. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  154. ASYNC_TRAILER_EVENT_TYPE_MASK;
  155. switch (event_type) {
  156. case ASYNC_EVENT_COS_PRIORITY:
  157. be_async_grp5_cos_priority_process(adapter,
  158. (struct be_async_event_grp5_cos_priority *)evt);
  159. break;
  160. case ASYNC_EVENT_QOS_SPEED:
  161. be_async_grp5_qos_speed_process(adapter,
  162. (struct be_async_event_grp5_qos_link_speed *)evt);
  163. break;
  164. case ASYNC_EVENT_PVID_STATE:
  165. be_async_grp5_pvid_state_process(adapter,
  166. (struct be_async_event_grp5_pvid_state *)evt);
  167. break;
  168. default:
  169. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  170. break;
  171. }
  172. }
  173. static inline bool is_link_state_evt(u32 trailer)
  174. {
  175. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  176. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  177. ASYNC_EVENT_CODE_LINK_STATE;
  178. }
  179. static inline bool is_grp5_evt(u32 trailer)
  180. {
  181. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  182. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  183. ASYNC_EVENT_CODE_GRP_5);
  184. }
  185. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  186. {
  187. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  188. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  189. if (be_mcc_compl_is_new(compl)) {
  190. queue_tail_inc(mcc_cq);
  191. return compl;
  192. }
  193. return NULL;
  194. }
  195. void be_async_mcc_enable(struct be_adapter *adapter)
  196. {
  197. spin_lock_bh(&adapter->mcc_cq_lock);
  198. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  199. adapter->mcc_obj.rearm_cq = true;
  200. spin_unlock_bh(&adapter->mcc_cq_lock);
  201. }
  202. void be_async_mcc_disable(struct be_adapter *adapter)
  203. {
  204. adapter->mcc_obj.rearm_cq = false;
  205. }
  206. int be_process_mcc(struct be_adapter *adapter, int *status)
  207. {
  208. struct be_mcc_compl *compl;
  209. int num = 0;
  210. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  211. spin_lock_bh(&adapter->mcc_cq_lock);
  212. while ((compl = be_mcc_compl_get(adapter))) {
  213. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  214. /* Interpret flags as an async trailer */
  215. if (is_link_state_evt(compl->flags))
  216. be_async_link_state_process(adapter,
  217. (struct be_async_event_link_state *) compl);
  218. else if (is_grp5_evt(compl->flags))
  219. be_async_grp5_evt_process(adapter,
  220. compl->flags, compl);
  221. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  222. *status = be_mcc_compl_process(adapter, compl);
  223. atomic_dec(&mcc_obj->q.used);
  224. }
  225. be_mcc_compl_use(compl);
  226. num++;
  227. }
  228. spin_unlock_bh(&adapter->mcc_cq_lock);
  229. return num;
  230. }
  231. /* Wait till no more pending mcc requests are present */
  232. static int be_mcc_wait_compl(struct be_adapter *adapter)
  233. {
  234. #define mcc_timeout 120000 /* 12s timeout */
  235. int i, num, status = 0;
  236. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  237. if (adapter->eeh_err)
  238. return -EIO;
  239. for (i = 0; i < mcc_timeout; i++) {
  240. num = be_process_mcc(adapter, &status);
  241. if (num)
  242. be_cq_notify(adapter, mcc_obj->cq.id,
  243. mcc_obj->rearm_cq, num);
  244. if (atomic_read(&mcc_obj->q.used) == 0)
  245. break;
  246. udelay(100);
  247. }
  248. if (i == mcc_timeout) {
  249. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  250. return -1;
  251. }
  252. return status;
  253. }
  254. /* Notify MCC requests and wait for completion */
  255. static int be_mcc_notify_wait(struct be_adapter *adapter)
  256. {
  257. be_mcc_notify(adapter);
  258. return be_mcc_wait_compl(adapter);
  259. }
  260. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  261. {
  262. int msecs = 0;
  263. u32 ready;
  264. if (adapter->eeh_err) {
  265. dev_err(&adapter->pdev->dev,
  266. "Error detected in card.Cannot issue commands\n");
  267. return -EIO;
  268. }
  269. do {
  270. ready = ioread32(db);
  271. if (ready == 0xffffffff) {
  272. dev_err(&adapter->pdev->dev,
  273. "pci slot disconnected\n");
  274. return -1;
  275. }
  276. ready &= MPU_MAILBOX_DB_RDY_MASK;
  277. if (ready)
  278. break;
  279. if (msecs > 4000) {
  280. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  281. if (!lancer_chip(adapter))
  282. be_detect_dump_ue(adapter);
  283. return -1;
  284. }
  285. msleep(1);
  286. msecs++;
  287. } while (true);
  288. return 0;
  289. }
  290. /*
  291. * Insert the mailbox address into the doorbell in two steps
  292. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  293. */
  294. static int be_mbox_notify_wait(struct be_adapter *adapter)
  295. {
  296. int status;
  297. u32 val = 0;
  298. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  299. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  300. struct be_mcc_mailbox *mbox = mbox_mem->va;
  301. struct be_mcc_compl *compl = &mbox->compl;
  302. /* wait for ready to be set */
  303. status = be_mbox_db_ready_wait(adapter, db);
  304. if (status != 0)
  305. return status;
  306. val |= MPU_MAILBOX_DB_HI_MASK;
  307. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  308. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  309. iowrite32(val, db);
  310. /* wait for ready to be set */
  311. status = be_mbox_db_ready_wait(adapter, db);
  312. if (status != 0)
  313. return status;
  314. val = 0;
  315. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  316. val |= (u32)(mbox_mem->dma >> 4) << 2;
  317. iowrite32(val, db);
  318. status = be_mbox_db_ready_wait(adapter, db);
  319. if (status != 0)
  320. return status;
  321. /* A cq entry has been made now */
  322. if (be_mcc_compl_is_new(compl)) {
  323. status = be_mcc_compl_process(adapter, &mbox->compl);
  324. be_mcc_compl_use(compl);
  325. if (status)
  326. return status;
  327. } else {
  328. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  329. return -1;
  330. }
  331. return 0;
  332. }
  333. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  334. {
  335. u32 sem;
  336. if (lancer_chip(adapter))
  337. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  338. else
  339. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  340. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  341. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  342. return -1;
  343. else
  344. return 0;
  345. }
  346. int be_cmd_POST(struct be_adapter *adapter)
  347. {
  348. u16 stage;
  349. int status, timeout = 0;
  350. struct device *dev = &adapter->pdev->dev;
  351. do {
  352. status = be_POST_stage_get(adapter, &stage);
  353. if (status) {
  354. dev_err(dev, "POST error; stage=0x%x\n", stage);
  355. return -1;
  356. } else if (stage != POST_STAGE_ARMFW_RDY) {
  357. if (msleep_interruptible(2000)) {
  358. dev_err(dev, "Waiting for POST aborted\n");
  359. return -EINTR;
  360. }
  361. timeout += 2;
  362. } else {
  363. return 0;
  364. }
  365. } while (timeout < 40);
  366. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  367. return -1;
  368. }
  369. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  370. {
  371. return wrb->payload.embedded_payload;
  372. }
  373. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  374. {
  375. return &wrb->payload.sgl[0];
  376. }
  377. /* Don't touch the hdr after it's prepared */
  378. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  379. bool embedded, u8 sge_cnt, u32 opcode)
  380. {
  381. if (embedded)
  382. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  383. else
  384. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  385. MCC_WRB_SGE_CNT_SHIFT;
  386. wrb->payload_length = payload_len;
  387. wrb->tag0 = opcode;
  388. be_dws_cpu_to_le(wrb, 8);
  389. }
  390. /* Don't touch the hdr after it's prepared */
  391. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  392. u8 subsystem, u8 opcode, int cmd_len)
  393. {
  394. req_hdr->opcode = opcode;
  395. req_hdr->subsystem = subsystem;
  396. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  397. req_hdr->version = 0;
  398. }
  399. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  400. struct be_dma_mem *mem)
  401. {
  402. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  403. u64 dma = (u64)mem->dma;
  404. for (i = 0; i < buf_pages; i++) {
  405. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  406. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  407. dma += PAGE_SIZE_4K;
  408. }
  409. }
  410. /* Converts interrupt delay in microseconds to multiplier value */
  411. static u32 eq_delay_to_mult(u32 usec_delay)
  412. {
  413. #define MAX_INTR_RATE 651042
  414. const u32 round = 10;
  415. u32 multiplier;
  416. if (usec_delay == 0)
  417. multiplier = 0;
  418. else {
  419. u32 interrupt_rate = 1000000 / usec_delay;
  420. /* Max delay, corresponding to the lowest interrupt rate */
  421. if (interrupt_rate == 0)
  422. multiplier = 1023;
  423. else {
  424. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  425. multiplier /= interrupt_rate;
  426. /* Round the multiplier to the closest value.*/
  427. multiplier = (multiplier + round/2) / round;
  428. multiplier = min(multiplier, (u32)1023);
  429. }
  430. }
  431. return multiplier;
  432. }
  433. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  434. {
  435. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  436. struct be_mcc_wrb *wrb
  437. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  438. memset(wrb, 0, sizeof(*wrb));
  439. return wrb;
  440. }
  441. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  442. {
  443. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  444. struct be_mcc_wrb *wrb;
  445. if (atomic_read(&mccq->used) >= mccq->len) {
  446. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  447. return NULL;
  448. }
  449. wrb = queue_head_node(mccq);
  450. queue_head_inc(mccq);
  451. atomic_inc(&mccq->used);
  452. memset(wrb, 0, sizeof(*wrb));
  453. return wrb;
  454. }
  455. /* Tell fw we're about to start firing cmds by writing a
  456. * special pattern across the wrb hdr; uses mbox
  457. */
  458. int be_cmd_fw_init(struct be_adapter *adapter)
  459. {
  460. u8 *wrb;
  461. int status;
  462. if (mutex_lock_interruptible(&adapter->mbox_lock))
  463. return -1;
  464. wrb = (u8 *)wrb_from_mbox(adapter);
  465. *wrb++ = 0xFF;
  466. *wrb++ = 0x12;
  467. *wrb++ = 0x34;
  468. *wrb++ = 0xFF;
  469. *wrb++ = 0xFF;
  470. *wrb++ = 0x56;
  471. *wrb++ = 0x78;
  472. *wrb = 0xFF;
  473. status = be_mbox_notify_wait(adapter);
  474. mutex_unlock(&adapter->mbox_lock);
  475. return status;
  476. }
  477. /* Tell fw we're done with firing cmds by writing a
  478. * special pattern across the wrb hdr; uses mbox
  479. */
  480. int be_cmd_fw_clean(struct be_adapter *adapter)
  481. {
  482. u8 *wrb;
  483. int status;
  484. if (adapter->eeh_err)
  485. return -EIO;
  486. if (mutex_lock_interruptible(&adapter->mbox_lock))
  487. return -1;
  488. wrb = (u8 *)wrb_from_mbox(adapter);
  489. *wrb++ = 0xFF;
  490. *wrb++ = 0xAA;
  491. *wrb++ = 0xBB;
  492. *wrb++ = 0xFF;
  493. *wrb++ = 0xFF;
  494. *wrb++ = 0xCC;
  495. *wrb++ = 0xDD;
  496. *wrb = 0xFF;
  497. status = be_mbox_notify_wait(adapter);
  498. mutex_unlock(&adapter->mbox_lock);
  499. return status;
  500. }
  501. int be_cmd_eq_create(struct be_adapter *adapter,
  502. struct be_queue_info *eq, int eq_delay)
  503. {
  504. struct be_mcc_wrb *wrb;
  505. struct be_cmd_req_eq_create *req;
  506. struct be_dma_mem *q_mem = &eq->dma_mem;
  507. int status;
  508. if (mutex_lock_interruptible(&adapter->mbox_lock))
  509. return -1;
  510. wrb = wrb_from_mbox(adapter);
  511. req = embedded_payload(wrb);
  512. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  513. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  514. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  515. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  516. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  517. /* 4byte eqe*/
  518. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  519. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  520. __ilog2_u32(eq->len/256));
  521. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  522. eq_delay_to_mult(eq_delay));
  523. be_dws_cpu_to_le(req->context, sizeof(req->context));
  524. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  525. status = be_mbox_notify_wait(adapter);
  526. if (!status) {
  527. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  528. eq->id = le16_to_cpu(resp->eq_id);
  529. eq->created = true;
  530. }
  531. mutex_unlock(&adapter->mbox_lock);
  532. return status;
  533. }
  534. /* Uses mbox */
  535. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  536. u8 type, bool permanent, u32 if_handle)
  537. {
  538. struct be_mcc_wrb *wrb;
  539. struct be_cmd_req_mac_query *req;
  540. int status;
  541. if (mutex_lock_interruptible(&adapter->mbox_lock))
  542. return -1;
  543. wrb = wrb_from_mbox(adapter);
  544. req = embedded_payload(wrb);
  545. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  546. OPCODE_COMMON_NTWK_MAC_QUERY);
  547. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  548. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  549. req->type = type;
  550. if (permanent) {
  551. req->permanent = 1;
  552. } else {
  553. req->if_id = cpu_to_le16((u16) if_handle);
  554. req->permanent = 0;
  555. }
  556. status = be_mbox_notify_wait(adapter);
  557. if (!status) {
  558. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  559. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  560. }
  561. mutex_unlock(&adapter->mbox_lock);
  562. return status;
  563. }
  564. /* Uses synchronous MCCQ */
  565. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  566. u32 if_id, u32 *pmac_id, u32 domain)
  567. {
  568. struct be_mcc_wrb *wrb;
  569. struct be_cmd_req_pmac_add *req;
  570. int status;
  571. spin_lock_bh(&adapter->mcc_lock);
  572. wrb = wrb_from_mccq(adapter);
  573. if (!wrb) {
  574. status = -EBUSY;
  575. goto err;
  576. }
  577. req = embedded_payload(wrb);
  578. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  579. OPCODE_COMMON_NTWK_PMAC_ADD);
  580. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  581. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  582. req->hdr.domain = domain;
  583. req->if_id = cpu_to_le32(if_id);
  584. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  585. status = be_mcc_notify_wait(adapter);
  586. if (!status) {
  587. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  588. *pmac_id = le32_to_cpu(resp->pmac_id);
  589. }
  590. err:
  591. spin_unlock_bh(&adapter->mcc_lock);
  592. return status;
  593. }
  594. /* Uses synchronous MCCQ */
  595. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  596. {
  597. struct be_mcc_wrb *wrb;
  598. struct be_cmd_req_pmac_del *req;
  599. int status;
  600. spin_lock_bh(&adapter->mcc_lock);
  601. wrb = wrb_from_mccq(adapter);
  602. if (!wrb) {
  603. status = -EBUSY;
  604. goto err;
  605. }
  606. req = embedded_payload(wrb);
  607. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  608. OPCODE_COMMON_NTWK_PMAC_DEL);
  609. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  610. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  611. req->hdr.domain = dom;
  612. req->if_id = cpu_to_le32(if_id);
  613. req->pmac_id = cpu_to_le32(pmac_id);
  614. status = be_mcc_notify_wait(adapter);
  615. err:
  616. spin_unlock_bh(&adapter->mcc_lock);
  617. return status;
  618. }
  619. /* Uses Mbox */
  620. int be_cmd_cq_create(struct be_adapter *adapter,
  621. struct be_queue_info *cq, struct be_queue_info *eq,
  622. bool sol_evts, bool no_delay, int coalesce_wm)
  623. {
  624. struct be_mcc_wrb *wrb;
  625. struct be_cmd_req_cq_create *req;
  626. struct be_dma_mem *q_mem = &cq->dma_mem;
  627. void *ctxt;
  628. int status;
  629. if (mutex_lock_interruptible(&adapter->mbox_lock))
  630. return -1;
  631. wrb = wrb_from_mbox(adapter);
  632. req = embedded_payload(wrb);
  633. ctxt = &req->context;
  634. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  635. OPCODE_COMMON_CQ_CREATE);
  636. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  637. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  638. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  639. if (lancer_chip(adapter)) {
  640. req->hdr.version = 2;
  641. req->page_size = 1; /* 1 for 4K */
  642. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  643. no_delay);
  644. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  645. __ilog2_u32(cq->len/256));
  646. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  647. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  648. ctxt, 1);
  649. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  650. ctxt, eq->id);
  651. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  652. } else {
  653. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  654. coalesce_wm);
  655. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  656. ctxt, no_delay);
  657. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  658. __ilog2_u32(cq->len/256));
  659. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  660. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  661. ctxt, sol_evts);
  662. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  663. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  664. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  665. }
  666. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  667. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  668. status = be_mbox_notify_wait(adapter);
  669. if (!status) {
  670. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  671. cq->id = le16_to_cpu(resp->cq_id);
  672. cq->created = true;
  673. }
  674. mutex_unlock(&adapter->mbox_lock);
  675. return status;
  676. }
  677. static u32 be_encoded_q_len(int q_len)
  678. {
  679. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  680. if (len_encoded == 16)
  681. len_encoded = 0;
  682. return len_encoded;
  683. }
  684. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  685. struct be_queue_info *mccq,
  686. struct be_queue_info *cq)
  687. {
  688. struct be_mcc_wrb *wrb;
  689. struct be_cmd_req_mcc_ext_create *req;
  690. struct be_dma_mem *q_mem = &mccq->dma_mem;
  691. void *ctxt;
  692. int status;
  693. if (mutex_lock_interruptible(&adapter->mbox_lock))
  694. return -1;
  695. wrb = wrb_from_mbox(adapter);
  696. req = embedded_payload(wrb);
  697. ctxt = &req->context;
  698. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  699. OPCODE_COMMON_MCC_CREATE_EXT);
  700. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  701. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  702. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  703. if (lancer_chip(adapter)) {
  704. req->hdr.version = 1;
  705. req->cq_id = cpu_to_le16(cq->id);
  706. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  707. be_encoded_q_len(mccq->len));
  708. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  709. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  710. ctxt, cq->id);
  711. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  712. ctxt, 1);
  713. } else {
  714. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  715. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  716. be_encoded_q_len(mccq->len));
  717. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  718. }
  719. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  720. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  721. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  722. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  723. status = be_mbox_notify_wait(adapter);
  724. if (!status) {
  725. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  726. mccq->id = le16_to_cpu(resp->id);
  727. mccq->created = true;
  728. }
  729. mutex_unlock(&adapter->mbox_lock);
  730. return status;
  731. }
  732. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  733. struct be_queue_info *mccq,
  734. struct be_queue_info *cq)
  735. {
  736. struct be_mcc_wrb *wrb;
  737. struct be_cmd_req_mcc_create *req;
  738. struct be_dma_mem *q_mem = &mccq->dma_mem;
  739. void *ctxt;
  740. int status;
  741. if (mutex_lock_interruptible(&adapter->mbox_lock))
  742. return -1;
  743. wrb = wrb_from_mbox(adapter);
  744. req = embedded_payload(wrb);
  745. ctxt = &req->context;
  746. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  747. OPCODE_COMMON_MCC_CREATE);
  748. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  749. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  750. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  751. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  752. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  753. be_encoded_q_len(mccq->len));
  754. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  755. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  756. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  757. status = be_mbox_notify_wait(adapter);
  758. if (!status) {
  759. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  760. mccq->id = le16_to_cpu(resp->id);
  761. mccq->created = true;
  762. }
  763. mutex_unlock(&adapter->mbox_lock);
  764. return status;
  765. }
  766. int be_cmd_mccq_create(struct be_adapter *adapter,
  767. struct be_queue_info *mccq,
  768. struct be_queue_info *cq)
  769. {
  770. int status;
  771. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  772. if (status && !lancer_chip(adapter)) {
  773. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  774. "or newer to avoid conflicting priorities between NIC "
  775. "and FCoE traffic");
  776. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  777. }
  778. return status;
  779. }
  780. int be_cmd_txq_create(struct be_adapter *adapter,
  781. struct be_queue_info *txq,
  782. struct be_queue_info *cq)
  783. {
  784. struct be_mcc_wrb *wrb;
  785. struct be_cmd_req_eth_tx_create *req;
  786. struct be_dma_mem *q_mem = &txq->dma_mem;
  787. void *ctxt;
  788. int status;
  789. if (mutex_lock_interruptible(&adapter->mbox_lock))
  790. return -1;
  791. wrb = wrb_from_mbox(adapter);
  792. req = embedded_payload(wrb);
  793. ctxt = &req->context;
  794. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  795. OPCODE_ETH_TX_CREATE);
  796. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  797. sizeof(*req));
  798. if (lancer_chip(adapter)) {
  799. req->hdr.version = 1;
  800. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  801. adapter->if_handle);
  802. }
  803. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  804. req->ulp_num = BE_ULP1_NUM;
  805. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  806. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  807. be_encoded_q_len(txq->len));
  808. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  809. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  810. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  811. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  812. status = be_mbox_notify_wait(adapter);
  813. if (!status) {
  814. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  815. txq->id = le16_to_cpu(resp->cid);
  816. txq->created = true;
  817. }
  818. mutex_unlock(&adapter->mbox_lock);
  819. return status;
  820. }
  821. /* Uses MCC */
  822. int be_cmd_rxq_create(struct be_adapter *adapter,
  823. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  824. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  825. {
  826. struct be_mcc_wrb *wrb;
  827. struct be_cmd_req_eth_rx_create *req;
  828. struct be_dma_mem *q_mem = &rxq->dma_mem;
  829. int status;
  830. spin_lock_bh(&adapter->mcc_lock);
  831. wrb = wrb_from_mccq(adapter);
  832. if (!wrb) {
  833. status = -EBUSY;
  834. goto err;
  835. }
  836. req = embedded_payload(wrb);
  837. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  838. OPCODE_ETH_RX_CREATE);
  839. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  840. sizeof(*req));
  841. req->cq_id = cpu_to_le16(cq_id);
  842. req->frag_size = fls(frag_size) - 1;
  843. req->num_pages = 2;
  844. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  845. req->interface_id = cpu_to_le32(if_id);
  846. req->max_frame_size = cpu_to_le16(max_frame_size);
  847. req->rss_queue = cpu_to_le32(rss);
  848. status = be_mcc_notify_wait(adapter);
  849. if (!status) {
  850. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  851. rxq->id = le16_to_cpu(resp->id);
  852. rxq->created = true;
  853. *rss_id = resp->rss_id;
  854. }
  855. err:
  856. spin_unlock_bh(&adapter->mcc_lock);
  857. return status;
  858. }
  859. /* Generic destroyer function for all types of queues
  860. * Uses Mbox
  861. */
  862. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  863. int queue_type)
  864. {
  865. struct be_mcc_wrb *wrb;
  866. struct be_cmd_req_q_destroy *req;
  867. u8 subsys = 0, opcode = 0;
  868. int status;
  869. if (adapter->eeh_err)
  870. return -EIO;
  871. if (mutex_lock_interruptible(&adapter->mbox_lock))
  872. return -1;
  873. wrb = wrb_from_mbox(adapter);
  874. req = embedded_payload(wrb);
  875. switch (queue_type) {
  876. case QTYPE_EQ:
  877. subsys = CMD_SUBSYSTEM_COMMON;
  878. opcode = OPCODE_COMMON_EQ_DESTROY;
  879. break;
  880. case QTYPE_CQ:
  881. subsys = CMD_SUBSYSTEM_COMMON;
  882. opcode = OPCODE_COMMON_CQ_DESTROY;
  883. break;
  884. case QTYPE_TXQ:
  885. subsys = CMD_SUBSYSTEM_ETH;
  886. opcode = OPCODE_ETH_TX_DESTROY;
  887. break;
  888. case QTYPE_RXQ:
  889. subsys = CMD_SUBSYSTEM_ETH;
  890. opcode = OPCODE_ETH_RX_DESTROY;
  891. break;
  892. case QTYPE_MCCQ:
  893. subsys = CMD_SUBSYSTEM_COMMON;
  894. opcode = OPCODE_COMMON_MCC_DESTROY;
  895. break;
  896. default:
  897. BUG();
  898. }
  899. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  900. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  901. req->id = cpu_to_le16(q->id);
  902. status = be_mbox_notify_wait(adapter);
  903. if (!status)
  904. q->created = false;
  905. mutex_unlock(&adapter->mbox_lock);
  906. return status;
  907. }
  908. /* Uses MCC */
  909. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  910. {
  911. struct be_mcc_wrb *wrb;
  912. struct be_cmd_req_q_destroy *req;
  913. int status;
  914. spin_lock_bh(&adapter->mcc_lock);
  915. wrb = wrb_from_mccq(adapter);
  916. if (!wrb) {
  917. status = -EBUSY;
  918. goto err;
  919. }
  920. req = embedded_payload(wrb);
  921. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_RX_DESTROY);
  922. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_DESTROY,
  923. sizeof(*req));
  924. req->id = cpu_to_le16(q->id);
  925. status = be_mcc_notify_wait(adapter);
  926. if (!status)
  927. q->created = false;
  928. err:
  929. spin_unlock_bh(&adapter->mcc_lock);
  930. return status;
  931. }
  932. /* Create an rx filtering policy configuration on an i/f
  933. * Uses mbox
  934. */
  935. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  936. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  937. u32 domain)
  938. {
  939. struct be_mcc_wrb *wrb;
  940. struct be_cmd_req_if_create *req;
  941. int status;
  942. if (mutex_lock_interruptible(&adapter->mbox_lock))
  943. return -1;
  944. wrb = wrb_from_mbox(adapter);
  945. req = embedded_payload(wrb);
  946. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  947. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  948. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  949. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  950. req->hdr.domain = domain;
  951. req->capability_flags = cpu_to_le32(cap_flags);
  952. req->enable_flags = cpu_to_le32(en_flags);
  953. req->pmac_invalid = pmac_invalid;
  954. if (!pmac_invalid)
  955. memcpy(req->mac_addr, mac, ETH_ALEN);
  956. status = be_mbox_notify_wait(adapter);
  957. if (!status) {
  958. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  959. *if_handle = le32_to_cpu(resp->interface_id);
  960. if (!pmac_invalid)
  961. *pmac_id = le32_to_cpu(resp->pmac_id);
  962. }
  963. mutex_unlock(&adapter->mbox_lock);
  964. return status;
  965. }
  966. /* Uses mbox */
  967. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  968. {
  969. struct be_mcc_wrb *wrb;
  970. struct be_cmd_req_if_destroy *req;
  971. int status;
  972. if (adapter->eeh_err)
  973. return -EIO;
  974. if (mutex_lock_interruptible(&adapter->mbox_lock))
  975. return -1;
  976. wrb = wrb_from_mbox(adapter);
  977. req = embedded_payload(wrb);
  978. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  979. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  980. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  981. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  982. req->hdr.domain = domain;
  983. req->interface_id = cpu_to_le32(interface_id);
  984. status = be_mbox_notify_wait(adapter);
  985. mutex_unlock(&adapter->mbox_lock);
  986. return status;
  987. }
  988. /* Get stats is a non embedded command: the request is not embedded inside
  989. * WRB but is a separate dma memory block
  990. * Uses asynchronous MCC
  991. */
  992. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  993. {
  994. struct be_mcc_wrb *wrb;
  995. struct be_cmd_req_hdr *hdr;
  996. struct be_sge *sge;
  997. int status = 0;
  998. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  999. be_cmd_get_die_temperature(adapter);
  1000. spin_lock_bh(&adapter->mcc_lock);
  1001. wrb = wrb_from_mccq(adapter);
  1002. if (!wrb) {
  1003. status = -EBUSY;
  1004. goto err;
  1005. }
  1006. hdr = nonemb_cmd->va;
  1007. sge = nonembedded_sgl(wrb);
  1008. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  1009. OPCODE_ETH_GET_STATISTICS);
  1010. be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1011. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
  1012. if (adapter->generation == BE_GEN3)
  1013. hdr->version = 1;
  1014. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  1015. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1016. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1017. sge->len = cpu_to_le32(nonemb_cmd->size);
  1018. be_mcc_notify(adapter);
  1019. adapter->stats_cmd_sent = true;
  1020. err:
  1021. spin_unlock_bh(&adapter->mcc_lock);
  1022. return status;
  1023. }
  1024. /* Lancer Stats */
  1025. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1026. struct be_dma_mem *nonemb_cmd)
  1027. {
  1028. struct be_mcc_wrb *wrb;
  1029. struct lancer_cmd_req_pport_stats *req;
  1030. struct be_sge *sge;
  1031. int status = 0;
  1032. spin_lock_bh(&adapter->mcc_lock);
  1033. wrb = wrb_from_mccq(adapter);
  1034. if (!wrb) {
  1035. status = -EBUSY;
  1036. goto err;
  1037. }
  1038. req = nonemb_cmd->va;
  1039. sge = nonembedded_sgl(wrb);
  1040. be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
  1041. OPCODE_ETH_GET_PPORT_STATS);
  1042. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1043. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
  1044. req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
  1045. req->cmd_params.params.reset_stats = 0;
  1046. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  1047. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1048. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1049. sge->len = cpu_to_le32(nonemb_cmd->size);
  1050. be_mcc_notify(adapter);
  1051. adapter->stats_cmd_sent = true;
  1052. err:
  1053. spin_unlock_bh(&adapter->mcc_lock);
  1054. return status;
  1055. }
  1056. /* Uses synchronous mcc */
  1057. int be_cmd_link_status_query(struct be_adapter *adapter,
  1058. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  1059. {
  1060. struct be_mcc_wrb *wrb;
  1061. struct be_cmd_req_link_status *req;
  1062. int status;
  1063. spin_lock_bh(&adapter->mcc_lock);
  1064. wrb = wrb_from_mccq(adapter);
  1065. if (!wrb) {
  1066. status = -EBUSY;
  1067. goto err;
  1068. }
  1069. req = embedded_payload(wrb);
  1070. *link_up = false;
  1071. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1072. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  1073. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1074. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  1075. status = be_mcc_notify_wait(adapter);
  1076. if (!status) {
  1077. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1078. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1079. *link_up = true;
  1080. *link_speed = le16_to_cpu(resp->link_speed);
  1081. *mac_speed = resp->mac_speed;
  1082. }
  1083. }
  1084. err:
  1085. spin_unlock_bh(&adapter->mcc_lock);
  1086. return status;
  1087. }
  1088. /* Uses synchronous mcc */
  1089. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1090. {
  1091. struct be_mcc_wrb *wrb;
  1092. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1093. int status;
  1094. spin_lock_bh(&adapter->mcc_lock);
  1095. wrb = wrb_from_mccq(adapter);
  1096. if (!wrb) {
  1097. status = -EBUSY;
  1098. goto err;
  1099. }
  1100. req = embedded_payload(wrb);
  1101. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1102. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  1103. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1104. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  1105. status = be_mcc_notify_wait(adapter);
  1106. if (!status) {
  1107. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  1108. embedded_payload(wrb);
  1109. adapter->drv_stats.be_on_die_temperature =
  1110. resp->on_die_temperature;
  1111. }
  1112. /* If IOCTL fails once, do not bother issuing it again */
  1113. else
  1114. be_get_temp_freq = 0;
  1115. err:
  1116. spin_unlock_bh(&adapter->mcc_lock);
  1117. return status;
  1118. }
  1119. /* Uses synchronous mcc */
  1120. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1121. {
  1122. struct be_mcc_wrb *wrb;
  1123. struct be_cmd_req_get_fat *req;
  1124. int status;
  1125. spin_lock_bh(&adapter->mcc_lock);
  1126. wrb = wrb_from_mccq(adapter);
  1127. if (!wrb) {
  1128. status = -EBUSY;
  1129. goto err;
  1130. }
  1131. req = embedded_payload(wrb);
  1132. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1133. OPCODE_COMMON_MANAGE_FAT);
  1134. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1135. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  1136. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1137. status = be_mcc_notify_wait(adapter);
  1138. if (!status) {
  1139. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1140. if (log_size && resp->log_size)
  1141. *log_size = le32_to_cpu(resp->log_size) -
  1142. sizeof(u32);
  1143. }
  1144. err:
  1145. spin_unlock_bh(&adapter->mcc_lock);
  1146. return status;
  1147. }
  1148. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1149. {
  1150. struct be_dma_mem get_fat_cmd;
  1151. struct be_mcc_wrb *wrb;
  1152. struct be_cmd_req_get_fat *req;
  1153. struct be_sge *sge;
  1154. u32 offset = 0, total_size, buf_size,
  1155. log_offset = sizeof(u32), payload_len;
  1156. int status;
  1157. if (buf_len == 0)
  1158. return;
  1159. total_size = buf_len;
  1160. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1161. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1162. get_fat_cmd.size,
  1163. &get_fat_cmd.dma);
  1164. if (!get_fat_cmd.va) {
  1165. status = -ENOMEM;
  1166. dev_err(&adapter->pdev->dev,
  1167. "Memory allocation failure while retrieving FAT data\n");
  1168. return;
  1169. }
  1170. spin_lock_bh(&adapter->mcc_lock);
  1171. while (total_size) {
  1172. buf_size = min(total_size, (u32)60*1024);
  1173. total_size -= buf_size;
  1174. wrb = wrb_from_mccq(adapter);
  1175. if (!wrb) {
  1176. status = -EBUSY;
  1177. goto err;
  1178. }
  1179. req = get_fat_cmd.va;
  1180. sge = nonembedded_sgl(wrb);
  1181. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1182. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1183. OPCODE_COMMON_MANAGE_FAT);
  1184. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1186. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1187. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1188. sge->len = cpu_to_le32(get_fat_cmd.size);
  1189. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1190. req->read_log_offset = cpu_to_le32(log_offset);
  1191. req->read_log_length = cpu_to_le32(buf_size);
  1192. req->data_buffer_size = cpu_to_le32(buf_size);
  1193. status = be_mcc_notify_wait(adapter);
  1194. if (!status) {
  1195. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1196. memcpy(buf + offset,
  1197. resp->data_buffer,
  1198. resp->read_log_length);
  1199. } else {
  1200. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1201. goto err;
  1202. }
  1203. offset += buf_size;
  1204. log_offset += buf_size;
  1205. }
  1206. err:
  1207. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1208. get_fat_cmd.va,
  1209. get_fat_cmd.dma);
  1210. spin_unlock_bh(&adapter->mcc_lock);
  1211. }
  1212. /* Uses Mbox */
  1213. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1214. {
  1215. struct be_mcc_wrb *wrb;
  1216. struct be_cmd_req_get_fw_version *req;
  1217. int status;
  1218. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1219. return -1;
  1220. wrb = wrb_from_mbox(adapter);
  1221. req = embedded_payload(wrb);
  1222. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1223. OPCODE_COMMON_GET_FW_VERSION);
  1224. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1225. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1226. status = be_mbox_notify_wait(adapter);
  1227. if (!status) {
  1228. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1229. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1230. }
  1231. mutex_unlock(&adapter->mbox_lock);
  1232. return status;
  1233. }
  1234. /* set the EQ delay interval of an EQ to specified value
  1235. * Uses async mcc
  1236. */
  1237. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1238. {
  1239. struct be_mcc_wrb *wrb;
  1240. struct be_cmd_req_modify_eq_delay *req;
  1241. int status = 0;
  1242. spin_lock_bh(&adapter->mcc_lock);
  1243. wrb = wrb_from_mccq(adapter);
  1244. if (!wrb) {
  1245. status = -EBUSY;
  1246. goto err;
  1247. }
  1248. req = embedded_payload(wrb);
  1249. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1250. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1251. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1252. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1253. req->num_eq = cpu_to_le32(1);
  1254. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1255. req->delay[0].phase = 0;
  1256. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1257. be_mcc_notify(adapter);
  1258. err:
  1259. spin_unlock_bh(&adapter->mcc_lock);
  1260. return status;
  1261. }
  1262. /* Uses sycnhronous mcc */
  1263. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1264. u32 num, bool untagged, bool promiscuous)
  1265. {
  1266. struct be_mcc_wrb *wrb;
  1267. struct be_cmd_req_vlan_config *req;
  1268. int status;
  1269. spin_lock_bh(&adapter->mcc_lock);
  1270. wrb = wrb_from_mccq(adapter);
  1271. if (!wrb) {
  1272. status = -EBUSY;
  1273. goto err;
  1274. }
  1275. req = embedded_payload(wrb);
  1276. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1277. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1278. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1279. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1280. req->interface_id = if_id;
  1281. req->promiscuous = promiscuous;
  1282. req->untagged = untagged;
  1283. req->num_vlan = num;
  1284. if (!promiscuous) {
  1285. memcpy(req->normal_vlan, vtag_array,
  1286. req->num_vlan * sizeof(vtag_array[0]));
  1287. }
  1288. status = be_mcc_notify_wait(adapter);
  1289. err:
  1290. spin_unlock_bh(&adapter->mcc_lock);
  1291. return status;
  1292. }
  1293. /* Uses MCC for this command as it may be called in BH context
  1294. * Uses synchronous mcc
  1295. */
  1296. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1297. {
  1298. struct be_mcc_wrb *wrb;
  1299. struct be_cmd_req_rx_filter *req;
  1300. struct be_dma_mem promiscous_cmd;
  1301. struct be_sge *sge;
  1302. int status;
  1303. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1304. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1305. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1306. promiscous_cmd.size, &promiscous_cmd.dma);
  1307. if (!promiscous_cmd.va) {
  1308. dev_err(&adapter->pdev->dev,
  1309. "Memory allocation failure\n");
  1310. return -ENOMEM;
  1311. }
  1312. spin_lock_bh(&adapter->mcc_lock);
  1313. wrb = wrb_from_mccq(adapter);
  1314. if (!wrb) {
  1315. status = -EBUSY;
  1316. goto err;
  1317. }
  1318. req = promiscous_cmd.va;
  1319. sge = nonembedded_sgl(wrb);
  1320. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1321. OPCODE_COMMON_NTWK_RX_FILTER);
  1322. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1323. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1324. req->if_id = cpu_to_le32(adapter->if_handle);
  1325. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1326. if (en)
  1327. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1328. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1329. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1330. sge->len = cpu_to_le32(promiscous_cmd.size);
  1331. status = be_mcc_notify_wait(adapter);
  1332. err:
  1333. spin_unlock_bh(&adapter->mcc_lock);
  1334. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1335. promiscous_cmd.va, promiscous_cmd.dma);
  1336. return status;
  1337. }
  1338. /*
  1339. * Uses MCC for this command as it may be called in BH context
  1340. * (mc == NULL) => multicast promiscuous
  1341. */
  1342. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1343. struct net_device *netdev, struct be_dma_mem *mem)
  1344. {
  1345. struct be_mcc_wrb *wrb;
  1346. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1347. struct be_sge *sge;
  1348. int status;
  1349. spin_lock_bh(&adapter->mcc_lock);
  1350. wrb = wrb_from_mccq(adapter);
  1351. if (!wrb) {
  1352. status = -EBUSY;
  1353. goto err;
  1354. }
  1355. sge = nonembedded_sgl(wrb);
  1356. memset(req, 0, sizeof(*req));
  1357. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1358. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1359. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1360. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1361. sge->len = cpu_to_le32(mem->size);
  1362. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1363. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1364. req->interface_id = if_id;
  1365. if (netdev) {
  1366. int i;
  1367. struct netdev_hw_addr *ha;
  1368. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1369. i = 0;
  1370. netdev_for_each_mc_addr(ha, netdev)
  1371. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1372. } else {
  1373. req->promiscuous = 1;
  1374. }
  1375. status = be_mcc_notify_wait(adapter);
  1376. err:
  1377. spin_unlock_bh(&adapter->mcc_lock);
  1378. return status;
  1379. }
  1380. /* Uses synchrounous mcc */
  1381. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1382. {
  1383. struct be_mcc_wrb *wrb;
  1384. struct be_cmd_req_set_flow_control *req;
  1385. int status;
  1386. spin_lock_bh(&adapter->mcc_lock);
  1387. wrb = wrb_from_mccq(adapter);
  1388. if (!wrb) {
  1389. status = -EBUSY;
  1390. goto err;
  1391. }
  1392. req = embedded_payload(wrb);
  1393. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1394. OPCODE_COMMON_SET_FLOW_CONTROL);
  1395. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1396. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1397. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1398. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1399. status = be_mcc_notify_wait(adapter);
  1400. err:
  1401. spin_unlock_bh(&adapter->mcc_lock);
  1402. return status;
  1403. }
  1404. /* Uses sycn mcc */
  1405. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1406. {
  1407. struct be_mcc_wrb *wrb;
  1408. struct be_cmd_req_get_flow_control *req;
  1409. int status;
  1410. spin_lock_bh(&adapter->mcc_lock);
  1411. wrb = wrb_from_mccq(adapter);
  1412. if (!wrb) {
  1413. status = -EBUSY;
  1414. goto err;
  1415. }
  1416. req = embedded_payload(wrb);
  1417. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1418. OPCODE_COMMON_GET_FLOW_CONTROL);
  1419. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1420. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1421. status = be_mcc_notify_wait(adapter);
  1422. if (!status) {
  1423. struct be_cmd_resp_get_flow_control *resp =
  1424. embedded_payload(wrb);
  1425. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1426. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1427. }
  1428. err:
  1429. spin_unlock_bh(&adapter->mcc_lock);
  1430. return status;
  1431. }
  1432. /* Uses mbox */
  1433. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1434. u32 *mode, u32 *caps)
  1435. {
  1436. struct be_mcc_wrb *wrb;
  1437. struct be_cmd_req_query_fw_cfg *req;
  1438. int status;
  1439. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1440. return -1;
  1441. wrb = wrb_from_mbox(adapter);
  1442. req = embedded_payload(wrb);
  1443. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1444. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1445. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1446. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1447. status = be_mbox_notify_wait(adapter);
  1448. if (!status) {
  1449. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1450. *port_num = le32_to_cpu(resp->phys_port);
  1451. *mode = le32_to_cpu(resp->function_mode);
  1452. *caps = le32_to_cpu(resp->function_caps);
  1453. }
  1454. mutex_unlock(&adapter->mbox_lock);
  1455. return status;
  1456. }
  1457. /* Uses mbox */
  1458. int be_cmd_reset_function(struct be_adapter *adapter)
  1459. {
  1460. struct be_mcc_wrb *wrb;
  1461. struct be_cmd_req_hdr *req;
  1462. int status;
  1463. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1464. return -1;
  1465. wrb = wrb_from_mbox(adapter);
  1466. req = embedded_payload(wrb);
  1467. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1468. OPCODE_COMMON_FUNCTION_RESET);
  1469. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1470. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1471. status = be_mbox_notify_wait(adapter);
  1472. mutex_unlock(&adapter->mbox_lock);
  1473. return status;
  1474. }
  1475. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1476. {
  1477. struct be_mcc_wrb *wrb;
  1478. struct be_cmd_req_rss_config *req;
  1479. u32 myhash[10] = {0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF,
  1480. 0x0123, 0x4567, 0x89AB, 0xCDEF, 0x01EF};
  1481. int status;
  1482. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1483. return -1;
  1484. wrb = wrb_from_mbox(adapter);
  1485. req = embedded_payload(wrb);
  1486. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1487. OPCODE_ETH_RSS_CONFIG);
  1488. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1489. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1490. req->if_id = cpu_to_le32(adapter->if_handle);
  1491. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1492. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1493. memcpy(req->cpu_table, rsstable, table_size);
  1494. memcpy(req->hash, myhash, sizeof(myhash));
  1495. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1496. status = be_mbox_notify_wait(adapter);
  1497. mutex_unlock(&adapter->mbox_lock);
  1498. return status;
  1499. }
  1500. /* Uses sync mcc */
  1501. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1502. u8 bcn, u8 sts, u8 state)
  1503. {
  1504. struct be_mcc_wrb *wrb;
  1505. struct be_cmd_req_enable_disable_beacon *req;
  1506. int status;
  1507. spin_lock_bh(&adapter->mcc_lock);
  1508. wrb = wrb_from_mccq(adapter);
  1509. if (!wrb) {
  1510. status = -EBUSY;
  1511. goto err;
  1512. }
  1513. req = embedded_payload(wrb);
  1514. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1515. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1516. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1517. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1518. req->port_num = port_num;
  1519. req->beacon_state = state;
  1520. req->beacon_duration = bcn;
  1521. req->status_duration = sts;
  1522. status = be_mcc_notify_wait(adapter);
  1523. err:
  1524. spin_unlock_bh(&adapter->mcc_lock);
  1525. return status;
  1526. }
  1527. /* Uses sync mcc */
  1528. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1529. {
  1530. struct be_mcc_wrb *wrb;
  1531. struct be_cmd_req_get_beacon_state *req;
  1532. int status;
  1533. spin_lock_bh(&adapter->mcc_lock);
  1534. wrb = wrb_from_mccq(adapter);
  1535. if (!wrb) {
  1536. status = -EBUSY;
  1537. goto err;
  1538. }
  1539. req = embedded_payload(wrb);
  1540. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1541. OPCODE_COMMON_GET_BEACON_STATE);
  1542. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1543. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1544. req->port_num = port_num;
  1545. status = be_mcc_notify_wait(adapter);
  1546. if (!status) {
  1547. struct be_cmd_resp_get_beacon_state *resp =
  1548. embedded_payload(wrb);
  1549. *state = resp->beacon_state;
  1550. }
  1551. err:
  1552. spin_unlock_bh(&adapter->mcc_lock);
  1553. return status;
  1554. }
  1555. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1556. u32 data_size, u32 data_offset, const char *obj_name,
  1557. u32 *data_written, u8 *addn_status)
  1558. {
  1559. struct be_mcc_wrb *wrb;
  1560. struct lancer_cmd_req_write_object *req;
  1561. struct lancer_cmd_resp_write_object *resp;
  1562. void *ctxt = NULL;
  1563. int status;
  1564. spin_lock_bh(&adapter->mcc_lock);
  1565. adapter->flash_status = 0;
  1566. wrb = wrb_from_mccq(adapter);
  1567. if (!wrb) {
  1568. status = -EBUSY;
  1569. goto err_unlock;
  1570. }
  1571. req = embedded_payload(wrb);
  1572. be_wrb_hdr_prepare(wrb, sizeof(struct lancer_cmd_req_write_object),
  1573. true, 1, OPCODE_COMMON_WRITE_OBJECT);
  1574. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1575. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1576. OPCODE_COMMON_WRITE_OBJECT,
  1577. sizeof(struct lancer_cmd_req_write_object));
  1578. ctxt = &req->context;
  1579. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1580. write_length, ctxt, data_size);
  1581. if (data_size == 0)
  1582. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1583. eof, ctxt, 1);
  1584. else
  1585. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1586. eof, ctxt, 0);
  1587. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1588. req->write_offset = cpu_to_le32(data_offset);
  1589. strcpy(req->object_name, obj_name);
  1590. req->descriptor_count = cpu_to_le32(1);
  1591. req->buf_len = cpu_to_le32(data_size);
  1592. req->addr_low = cpu_to_le32((cmd->dma +
  1593. sizeof(struct lancer_cmd_req_write_object))
  1594. & 0xFFFFFFFF);
  1595. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1596. sizeof(struct lancer_cmd_req_write_object)));
  1597. be_mcc_notify(adapter);
  1598. spin_unlock_bh(&adapter->mcc_lock);
  1599. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1600. msecs_to_jiffies(12000)))
  1601. status = -1;
  1602. else
  1603. status = adapter->flash_status;
  1604. resp = embedded_payload(wrb);
  1605. if (!status) {
  1606. *data_written = le32_to_cpu(resp->actual_write_len);
  1607. } else {
  1608. *addn_status = resp->additional_status;
  1609. status = resp->status;
  1610. }
  1611. return status;
  1612. err_unlock:
  1613. spin_unlock_bh(&adapter->mcc_lock);
  1614. return status;
  1615. }
  1616. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1617. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1618. {
  1619. struct be_mcc_wrb *wrb;
  1620. struct be_cmd_write_flashrom *req;
  1621. struct be_sge *sge;
  1622. int status;
  1623. spin_lock_bh(&adapter->mcc_lock);
  1624. adapter->flash_status = 0;
  1625. wrb = wrb_from_mccq(adapter);
  1626. if (!wrb) {
  1627. status = -EBUSY;
  1628. goto err_unlock;
  1629. }
  1630. req = cmd->va;
  1631. sge = nonembedded_sgl(wrb);
  1632. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1633. OPCODE_COMMON_WRITE_FLASHROM);
  1634. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1635. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1636. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1637. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1638. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1639. sge->len = cpu_to_le32(cmd->size);
  1640. req->params.op_type = cpu_to_le32(flash_type);
  1641. req->params.op_code = cpu_to_le32(flash_opcode);
  1642. req->params.data_buf_size = cpu_to_le32(buf_size);
  1643. be_mcc_notify(adapter);
  1644. spin_unlock_bh(&adapter->mcc_lock);
  1645. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1646. msecs_to_jiffies(12000)))
  1647. status = -1;
  1648. else
  1649. status = adapter->flash_status;
  1650. return status;
  1651. err_unlock:
  1652. spin_unlock_bh(&adapter->mcc_lock);
  1653. return status;
  1654. }
  1655. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1656. int offset)
  1657. {
  1658. struct be_mcc_wrb *wrb;
  1659. struct be_cmd_write_flashrom *req;
  1660. int status;
  1661. spin_lock_bh(&adapter->mcc_lock);
  1662. wrb = wrb_from_mccq(adapter);
  1663. if (!wrb) {
  1664. status = -EBUSY;
  1665. goto err;
  1666. }
  1667. req = embedded_payload(wrb);
  1668. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1669. OPCODE_COMMON_READ_FLASHROM);
  1670. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1671. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1672. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1673. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1674. req->params.offset = cpu_to_le32(offset);
  1675. req->params.data_buf_size = cpu_to_le32(0x4);
  1676. status = be_mcc_notify_wait(adapter);
  1677. if (!status)
  1678. memcpy(flashed_crc, req->params.data_buf, 4);
  1679. err:
  1680. spin_unlock_bh(&adapter->mcc_lock);
  1681. return status;
  1682. }
  1683. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1684. struct be_dma_mem *nonemb_cmd)
  1685. {
  1686. struct be_mcc_wrb *wrb;
  1687. struct be_cmd_req_acpi_wol_magic_config *req;
  1688. struct be_sge *sge;
  1689. int status;
  1690. spin_lock_bh(&adapter->mcc_lock);
  1691. wrb = wrb_from_mccq(adapter);
  1692. if (!wrb) {
  1693. status = -EBUSY;
  1694. goto err;
  1695. }
  1696. req = nonemb_cmd->va;
  1697. sge = nonembedded_sgl(wrb);
  1698. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1699. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1700. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1701. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1702. memcpy(req->magic_mac, mac, ETH_ALEN);
  1703. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1704. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1705. sge->len = cpu_to_le32(nonemb_cmd->size);
  1706. status = be_mcc_notify_wait(adapter);
  1707. err:
  1708. spin_unlock_bh(&adapter->mcc_lock);
  1709. return status;
  1710. }
  1711. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1712. u8 loopback_type, u8 enable)
  1713. {
  1714. struct be_mcc_wrb *wrb;
  1715. struct be_cmd_req_set_lmode *req;
  1716. int status;
  1717. spin_lock_bh(&adapter->mcc_lock);
  1718. wrb = wrb_from_mccq(adapter);
  1719. if (!wrb) {
  1720. status = -EBUSY;
  1721. goto err;
  1722. }
  1723. req = embedded_payload(wrb);
  1724. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1725. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1726. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1727. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1728. sizeof(*req));
  1729. req->src_port = port_num;
  1730. req->dest_port = port_num;
  1731. req->loopback_type = loopback_type;
  1732. req->loopback_state = enable;
  1733. status = be_mcc_notify_wait(adapter);
  1734. err:
  1735. spin_unlock_bh(&adapter->mcc_lock);
  1736. return status;
  1737. }
  1738. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1739. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct be_cmd_req_loopback_test *req;
  1743. int status;
  1744. spin_lock_bh(&adapter->mcc_lock);
  1745. wrb = wrb_from_mccq(adapter);
  1746. if (!wrb) {
  1747. status = -EBUSY;
  1748. goto err;
  1749. }
  1750. req = embedded_payload(wrb);
  1751. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1752. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1753. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1754. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1755. req->hdr.timeout = cpu_to_le32(4);
  1756. req->pattern = cpu_to_le64(pattern);
  1757. req->src_port = cpu_to_le32(port_num);
  1758. req->dest_port = cpu_to_le32(port_num);
  1759. req->pkt_size = cpu_to_le32(pkt_size);
  1760. req->num_pkts = cpu_to_le32(num_pkts);
  1761. req->loopback_type = cpu_to_le32(loopback_type);
  1762. status = be_mcc_notify_wait(adapter);
  1763. if (!status) {
  1764. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1765. status = le32_to_cpu(resp->status);
  1766. }
  1767. err:
  1768. spin_unlock_bh(&adapter->mcc_lock);
  1769. return status;
  1770. }
  1771. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1772. u32 byte_cnt, struct be_dma_mem *cmd)
  1773. {
  1774. struct be_mcc_wrb *wrb;
  1775. struct be_cmd_req_ddrdma_test *req;
  1776. struct be_sge *sge;
  1777. int status;
  1778. int i, j = 0;
  1779. spin_lock_bh(&adapter->mcc_lock);
  1780. wrb = wrb_from_mccq(adapter);
  1781. if (!wrb) {
  1782. status = -EBUSY;
  1783. goto err;
  1784. }
  1785. req = cmd->va;
  1786. sge = nonembedded_sgl(wrb);
  1787. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1788. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1789. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1790. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1791. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1792. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1793. sge->len = cpu_to_le32(cmd->size);
  1794. req->pattern = cpu_to_le64(pattern);
  1795. req->byte_count = cpu_to_le32(byte_cnt);
  1796. for (i = 0; i < byte_cnt; i++) {
  1797. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1798. j++;
  1799. if (j > 7)
  1800. j = 0;
  1801. }
  1802. status = be_mcc_notify_wait(adapter);
  1803. if (!status) {
  1804. struct be_cmd_resp_ddrdma_test *resp;
  1805. resp = cmd->va;
  1806. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1807. resp->snd_err) {
  1808. status = -1;
  1809. }
  1810. }
  1811. err:
  1812. spin_unlock_bh(&adapter->mcc_lock);
  1813. return status;
  1814. }
  1815. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1816. struct be_dma_mem *nonemb_cmd)
  1817. {
  1818. struct be_mcc_wrb *wrb;
  1819. struct be_cmd_req_seeprom_read *req;
  1820. struct be_sge *sge;
  1821. int status;
  1822. spin_lock_bh(&adapter->mcc_lock);
  1823. wrb = wrb_from_mccq(adapter);
  1824. if (!wrb) {
  1825. status = -EBUSY;
  1826. goto err;
  1827. }
  1828. req = nonemb_cmd->va;
  1829. sge = nonembedded_sgl(wrb);
  1830. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1831. OPCODE_COMMON_SEEPROM_READ);
  1832. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1833. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1834. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1835. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1836. sge->len = cpu_to_le32(nonemb_cmd->size);
  1837. status = be_mcc_notify_wait(adapter);
  1838. err:
  1839. spin_unlock_bh(&adapter->mcc_lock);
  1840. return status;
  1841. }
  1842. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1843. {
  1844. struct be_mcc_wrb *wrb;
  1845. struct be_cmd_req_get_phy_info *req;
  1846. struct be_sge *sge;
  1847. int status;
  1848. spin_lock_bh(&adapter->mcc_lock);
  1849. wrb = wrb_from_mccq(adapter);
  1850. if (!wrb) {
  1851. status = -EBUSY;
  1852. goto err;
  1853. }
  1854. req = cmd->va;
  1855. sge = nonembedded_sgl(wrb);
  1856. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1857. OPCODE_COMMON_GET_PHY_DETAILS);
  1858. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1859. OPCODE_COMMON_GET_PHY_DETAILS,
  1860. sizeof(*req));
  1861. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1862. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1863. sge->len = cpu_to_le32(cmd->size);
  1864. status = be_mcc_notify_wait(adapter);
  1865. err:
  1866. spin_unlock_bh(&adapter->mcc_lock);
  1867. return status;
  1868. }
  1869. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1870. {
  1871. struct be_mcc_wrb *wrb;
  1872. struct be_cmd_req_set_qos *req;
  1873. int status;
  1874. spin_lock_bh(&adapter->mcc_lock);
  1875. wrb = wrb_from_mccq(adapter);
  1876. if (!wrb) {
  1877. status = -EBUSY;
  1878. goto err;
  1879. }
  1880. req = embedded_payload(wrb);
  1881. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1882. OPCODE_COMMON_SET_QOS);
  1883. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1884. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1885. req->hdr.domain = domain;
  1886. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1887. req->max_bps_nic = cpu_to_le32(bps);
  1888. status = be_mcc_notify_wait(adapter);
  1889. err:
  1890. spin_unlock_bh(&adapter->mcc_lock);
  1891. return status;
  1892. }
  1893. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1894. {
  1895. struct be_mcc_wrb *wrb;
  1896. struct be_cmd_req_cntl_attribs *req;
  1897. struct be_cmd_resp_cntl_attribs *resp;
  1898. struct be_sge *sge;
  1899. int status;
  1900. int payload_len = max(sizeof(*req), sizeof(*resp));
  1901. struct mgmt_controller_attrib *attribs;
  1902. struct be_dma_mem attribs_cmd;
  1903. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1904. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1905. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1906. &attribs_cmd.dma);
  1907. if (!attribs_cmd.va) {
  1908. dev_err(&adapter->pdev->dev,
  1909. "Memory allocation failure\n");
  1910. return -ENOMEM;
  1911. }
  1912. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1913. return -1;
  1914. wrb = wrb_from_mbox(adapter);
  1915. if (!wrb) {
  1916. status = -EBUSY;
  1917. goto err;
  1918. }
  1919. req = attribs_cmd.va;
  1920. sge = nonembedded_sgl(wrb);
  1921. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1922. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1923. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1924. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1925. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1926. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1927. sge->len = cpu_to_le32(attribs_cmd.size);
  1928. status = be_mbox_notify_wait(adapter);
  1929. if (!status) {
  1930. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1931. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1932. }
  1933. err:
  1934. mutex_unlock(&adapter->mbox_lock);
  1935. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1936. attribs_cmd.dma);
  1937. return status;
  1938. }
  1939. /* Uses mbox */
  1940. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1941. {
  1942. struct be_mcc_wrb *wrb;
  1943. struct be_cmd_req_set_func_cap *req;
  1944. int status;
  1945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1946. return -1;
  1947. wrb = wrb_from_mbox(adapter);
  1948. if (!wrb) {
  1949. status = -EBUSY;
  1950. goto err;
  1951. }
  1952. req = embedded_payload(wrb);
  1953. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1954. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1955. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1956. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1957. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1958. CAPABILITY_BE3_NATIVE_ERX_API);
  1959. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1960. status = be_mbox_notify_wait(adapter);
  1961. if (!status) {
  1962. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1963. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1964. CAPABILITY_BE3_NATIVE_ERX_API;
  1965. }
  1966. err:
  1967. mutex_unlock(&adapter->mbox_lock);
  1968. return status;
  1969. }