atl2.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <linux/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/string.h>
  44. #include <linux/tcp.h>
  45. #include <linux/timer.h>
  46. #include <linux/types.h>
  47. #include <linux/workqueue.h>
  48. #include "atl2.h"
  49. #define ATL2_DRV_VERSION "2.2.3"
  50. static const char atl2_driver_name[] = "atl2";
  51. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  52. static const char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  53. static const char atl2_driver_version[] = ATL2_DRV_VERSION;
  54. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  55. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL2_DRV_VERSION);
  58. /*
  59. * atl2_pci_tbl - PCI Device ID Table
  60. */
  61. static DEFINE_PCI_DEVICE_TABLE(atl2_pci_tbl) = {
  62. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  63. /* required last entry */
  64. {0,}
  65. };
  66. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  67. static void atl2_set_ethtool_ops(struct net_device *netdev);
  68. static void atl2_check_options(struct atl2_adapter *adapter);
  69. /*
  70. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  71. * @adapter: board private structure to initialize
  72. *
  73. * atl2_sw_init initializes the Adapter private data structure.
  74. * Fields are initialized based on PCI device information and
  75. * OS network device settings (MTU size).
  76. */
  77. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  78. {
  79. struct atl2_hw *hw = &adapter->hw;
  80. struct pci_dev *pdev = adapter->pdev;
  81. /* PCI config space info */
  82. hw->vendor_id = pdev->vendor;
  83. hw->device_id = pdev->device;
  84. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  85. hw->subsystem_id = pdev->subsystem_device;
  86. hw->revision_id = pdev->revision;
  87. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  88. adapter->wol = 0;
  89. adapter->ict = 50000; /* ~100ms */
  90. adapter->link_speed = SPEED_0; /* hardware init */
  91. adapter->link_duplex = FULL_DUPLEX;
  92. hw->phy_configured = false;
  93. hw->preamble_len = 7;
  94. hw->ipgt = 0x60;
  95. hw->min_ifg = 0x50;
  96. hw->ipgr1 = 0x40;
  97. hw->ipgr2 = 0x60;
  98. hw->retry_buf = 2;
  99. hw->max_retry = 0xf;
  100. hw->lcol = 0x37;
  101. hw->jam_ipg = 7;
  102. hw->fc_rxd_hi = 0;
  103. hw->fc_rxd_lo = 0;
  104. hw->max_frame_size = adapter->netdev->mtu;
  105. spin_lock_init(&adapter->stats_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /*
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct netdev_hw_addr *ha;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. netdev_for_each_mc_addr(ha, netdev) {
  140. hash_value = atl2_hash_mc_addr(hw, ha->addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /*
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /*
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = adapter->ring_vir_addr + offset;
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /*
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /*
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. static void __atl2_vlan_mode(u32 features, u32 *ctrl)
  311. {
  312. if (features & NETIF_F_HW_VLAN_RX) {
  313. /* enable VLAN tag insert/strip */
  314. *ctrl |= MAC_CTRL_RMV_VLAN;
  315. } else {
  316. /* disable VLAN tag insert/strip */
  317. *ctrl &= ~MAC_CTRL_RMV_VLAN;
  318. }
  319. }
  320. static void atl2_vlan_mode(struct net_device *netdev, u32 features)
  321. {
  322. struct atl2_adapter *adapter = netdev_priv(netdev);
  323. u32 ctrl;
  324. atl2_irq_disable(adapter);
  325. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  326. __atl2_vlan_mode(features, &ctrl);
  327. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  328. atl2_irq_enable(adapter);
  329. }
  330. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  331. {
  332. atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
  333. }
  334. static u32 atl2_fix_features(struct net_device *netdev, u32 features)
  335. {
  336. /*
  337. * Since there is no support for separate rx/tx vlan accel
  338. * enable/disable make sure tx flag is always in same state as rx.
  339. */
  340. if (features & NETIF_F_HW_VLAN_RX)
  341. features |= NETIF_F_HW_VLAN_TX;
  342. else
  343. features &= ~NETIF_F_HW_VLAN_TX;
  344. return features;
  345. }
  346. static int atl2_set_features(struct net_device *netdev, u32 features)
  347. {
  348. u32 changed = netdev->features ^ features;
  349. if (changed & NETIF_F_HW_VLAN_RX)
  350. atl2_vlan_mode(netdev, features);
  351. return 0;
  352. }
  353. static void atl2_intr_rx(struct atl2_adapter *adapter)
  354. {
  355. struct net_device *netdev = adapter->netdev;
  356. struct rx_desc *rxd;
  357. struct sk_buff *skb;
  358. do {
  359. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  360. if (!rxd->status.update)
  361. break; /* end of tx */
  362. /* clear this flag at once */
  363. rxd->status.update = 0;
  364. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  365. int rx_size = (int)(rxd->status.pkt_size - 4);
  366. /* alloc new buffer */
  367. skb = netdev_alloc_skb_ip_align(netdev, rx_size);
  368. if (NULL == skb) {
  369. printk(KERN_WARNING
  370. "%s: Mem squeeze, deferring packet.\n",
  371. netdev->name);
  372. /*
  373. * Check that some rx space is free. If not,
  374. * free one and mark stats->rx_dropped++.
  375. */
  376. netdev->stats.rx_dropped++;
  377. break;
  378. }
  379. memcpy(skb->data, rxd->packet, rx_size);
  380. skb_put(skb, rx_size);
  381. skb->protocol = eth_type_trans(skb, netdev);
  382. if (rxd->status.vlan) {
  383. u16 vlan_tag = (rxd->status.vtag>>4) |
  384. ((rxd->status.vtag&7) << 13) |
  385. ((rxd->status.vtag&8) << 9);
  386. __vlan_hwaccel_put_tag(skb, vlan_tag);
  387. }
  388. netif_rx(skb);
  389. netdev->stats.rx_bytes += rx_size;
  390. netdev->stats.rx_packets++;
  391. } else {
  392. netdev->stats.rx_errors++;
  393. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  394. netdev->stats.rx_length_errors++;
  395. if (rxd->status.mcast)
  396. netdev->stats.multicast++;
  397. if (rxd->status.crc)
  398. netdev->stats.rx_crc_errors++;
  399. if (rxd->status.align)
  400. netdev->stats.rx_frame_errors++;
  401. }
  402. /* advance write ptr */
  403. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  404. adapter->rxd_write_ptr = 0;
  405. } while (1);
  406. /* update mailbox? */
  407. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  408. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  409. }
  410. static void atl2_intr_tx(struct atl2_adapter *adapter)
  411. {
  412. struct net_device *netdev = adapter->netdev;
  413. u32 txd_read_ptr;
  414. u32 txs_write_ptr;
  415. struct tx_pkt_status *txs;
  416. struct tx_pkt_header *txph;
  417. int free_hole = 0;
  418. do {
  419. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  420. txs = adapter->txs_ring + txs_write_ptr;
  421. if (!txs->update)
  422. break; /* tx stop here */
  423. free_hole = 1;
  424. txs->update = 0;
  425. if (++txs_write_ptr == adapter->txs_ring_size)
  426. txs_write_ptr = 0;
  427. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  428. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  429. txph = (struct tx_pkt_header *)
  430. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  431. if (txph->pkt_size != txs->pkt_size) {
  432. struct tx_pkt_status *old_txs = txs;
  433. printk(KERN_WARNING
  434. "%s: txs packet size not consistent with txd"
  435. " txd_:0x%08x, txs_:0x%08x!\n",
  436. adapter->netdev->name,
  437. *(u32 *)txph, *(u32 *)txs);
  438. printk(KERN_WARNING
  439. "txd read ptr: 0x%x\n",
  440. txd_read_ptr);
  441. txs = adapter->txs_ring + txs_write_ptr;
  442. printk(KERN_WARNING
  443. "txs-behind:0x%08x\n",
  444. *(u32 *)txs);
  445. if (txs_write_ptr < 2) {
  446. txs = adapter->txs_ring +
  447. (adapter->txs_ring_size +
  448. txs_write_ptr - 2);
  449. } else {
  450. txs = adapter->txs_ring + (txs_write_ptr - 2);
  451. }
  452. printk(KERN_WARNING
  453. "txs-before:0x%08x\n",
  454. *(u32 *)txs);
  455. txs = old_txs;
  456. }
  457. /* 4for TPH */
  458. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  459. if (txd_read_ptr >= adapter->txd_ring_size)
  460. txd_read_ptr -= adapter->txd_ring_size;
  461. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  462. /* tx statistics: */
  463. if (txs->ok) {
  464. netdev->stats.tx_bytes += txs->pkt_size;
  465. netdev->stats.tx_packets++;
  466. }
  467. else
  468. netdev->stats.tx_errors++;
  469. if (txs->defer)
  470. netdev->stats.collisions++;
  471. if (txs->abort_col)
  472. netdev->stats.tx_aborted_errors++;
  473. if (txs->late_col)
  474. netdev->stats.tx_window_errors++;
  475. if (txs->underun)
  476. netdev->stats.tx_fifo_errors++;
  477. } while (1);
  478. if (free_hole) {
  479. if (netif_queue_stopped(adapter->netdev) &&
  480. netif_carrier_ok(adapter->netdev))
  481. netif_wake_queue(adapter->netdev);
  482. }
  483. }
  484. static void atl2_check_for_link(struct atl2_adapter *adapter)
  485. {
  486. struct net_device *netdev = adapter->netdev;
  487. u16 phy_data = 0;
  488. spin_lock(&adapter->stats_lock);
  489. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  490. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  491. spin_unlock(&adapter->stats_lock);
  492. /* notify upper layer link down ASAP */
  493. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  494. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  495. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  496. atl2_driver_name, netdev->name);
  497. adapter->link_speed = SPEED_0;
  498. netif_carrier_off(netdev);
  499. netif_stop_queue(netdev);
  500. }
  501. }
  502. schedule_work(&adapter->link_chg_task);
  503. }
  504. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  505. {
  506. u16 phy_data;
  507. spin_lock(&adapter->stats_lock);
  508. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  509. spin_unlock(&adapter->stats_lock);
  510. }
  511. /*
  512. * atl2_intr - Interrupt Handler
  513. * @irq: interrupt number
  514. * @data: pointer to a network interface device structure
  515. * @pt_regs: CPU registers structure
  516. */
  517. static irqreturn_t atl2_intr(int irq, void *data)
  518. {
  519. struct atl2_adapter *adapter = netdev_priv(data);
  520. struct atl2_hw *hw = &adapter->hw;
  521. u32 status;
  522. status = ATL2_READ_REG(hw, REG_ISR);
  523. if (0 == status)
  524. return IRQ_NONE;
  525. /* link event */
  526. if (status & ISR_PHY)
  527. atl2_clear_phy_int(adapter);
  528. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  529. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  530. /* check if PCIE PHY Link down */
  531. if (status & ISR_PHY_LINKDOWN) {
  532. if (netif_running(adapter->netdev)) { /* reset MAC */
  533. ATL2_WRITE_REG(hw, REG_ISR, 0);
  534. ATL2_WRITE_REG(hw, REG_IMR, 0);
  535. ATL2_WRITE_FLUSH(hw);
  536. schedule_work(&adapter->reset_task);
  537. return IRQ_HANDLED;
  538. }
  539. }
  540. /* check if DMA read/write error? */
  541. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  542. ATL2_WRITE_REG(hw, REG_ISR, 0);
  543. ATL2_WRITE_REG(hw, REG_IMR, 0);
  544. ATL2_WRITE_FLUSH(hw);
  545. schedule_work(&adapter->reset_task);
  546. return IRQ_HANDLED;
  547. }
  548. /* link event */
  549. if (status & (ISR_PHY | ISR_MANUAL)) {
  550. adapter->netdev->stats.tx_carrier_errors++;
  551. atl2_check_for_link(adapter);
  552. }
  553. /* transmit event */
  554. if (status & ISR_TX_EVENT)
  555. atl2_intr_tx(adapter);
  556. /* rx exception */
  557. if (status & ISR_RX_EVENT)
  558. atl2_intr_rx(adapter);
  559. /* re-enable Interrupt */
  560. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  561. return IRQ_HANDLED;
  562. }
  563. static int atl2_request_irq(struct atl2_adapter *adapter)
  564. {
  565. struct net_device *netdev = adapter->netdev;
  566. int flags, err = 0;
  567. flags = IRQF_SHARED;
  568. adapter->have_msi = true;
  569. err = pci_enable_msi(adapter->pdev);
  570. if (err)
  571. adapter->have_msi = false;
  572. if (adapter->have_msi)
  573. flags &= ~IRQF_SHARED;
  574. return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
  575. netdev);
  576. }
  577. /*
  578. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  579. * @adapter: board private structure
  580. *
  581. * Free all transmit software resources
  582. */
  583. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  584. {
  585. struct pci_dev *pdev = adapter->pdev;
  586. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  587. adapter->ring_dma);
  588. }
  589. /*
  590. * atl2_open - Called when a network interface is made active
  591. * @netdev: network interface device structure
  592. *
  593. * Returns 0 on success, negative value on failure
  594. *
  595. * The open entry point is called when a network interface is made
  596. * active by the system (IFF_UP). At this point all resources needed
  597. * for transmit and receive operations are allocated, the interrupt
  598. * handler is registered with the OS, the watchdog timer is started,
  599. * and the stack is notified that the interface is ready.
  600. */
  601. static int atl2_open(struct net_device *netdev)
  602. {
  603. struct atl2_adapter *adapter = netdev_priv(netdev);
  604. int err;
  605. u32 val;
  606. /* disallow open during test */
  607. if (test_bit(__ATL2_TESTING, &adapter->flags))
  608. return -EBUSY;
  609. /* allocate transmit descriptors */
  610. err = atl2_setup_ring_resources(adapter);
  611. if (err)
  612. return err;
  613. err = atl2_init_hw(&adapter->hw);
  614. if (err) {
  615. err = -EIO;
  616. goto err_init_hw;
  617. }
  618. /* hardware has been reset, we need to reload some things */
  619. atl2_set_multi(netdev);
  620. init_ring_ptrs(adapter);
  621. atl2_restore_vlan(adapter);
  622. if (atl2_configure(adapter)) {
  623. err = -EIO;
  624. goto err_config;
  625. }
  626. err = atl2_request_irq(adapter);
  627. if (err)
  628. goto err_req_irq;
  629. clear_bit(__ATL2_DOWN, &adapter->flags);
  630. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  631. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  632. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  633. val | MASTER_CTRL_MANUAL_INT);
  634. atl2_irq_enable(adapter);
  635. return 0;
  636. err_init_hw:
  637. err_req_irq:
  638. err_config:
  639. atl2_free_ring_resources(adapter);
  640. atl2_reset_hw(&adapter->hw);
  641. return err;
  642. }
  643. static void atl2_down(struct atl2_adapter *adapter)
  644. {
  645. struct net_device *netdev = adapter->netdev;
  646. /* signal that we're down so the interrupt handler does not
  647. * reschedule our watchdog timer */
  648. set_bit(__ATL2_DOWN, &adapter->flags);
  649. netif_tx_disable(netdev);
  650. /* reset MAC to disable all RX/TX */
  651. atl2_reset_hw(&adapter->hw);
  652. msleep(1);
  653. atl2_irq_disable(adapter);
  654. del_timer_sync(&adapter->watchdog_timer);
  655. del_timer_sync(&adapter->phy_config_timer);
  656. clear_bit(0, &adapter->cfg_phy);
  657. netif_carrier_off(netdev);
  658. adapter->link_speed = SPEED_0;
  659. adapter->link_duplex = -1;
  660. }
  661. static void atl2_free_irq(struct atl2_adapter *adapter)
  662. {
  663. struct net_device *netdev = adapter->netdev;
  664. free_irq(adapter->pdev->irq, netdev);
  665. #ifdef CONFIG_PCI_MSI
  666. if (adapter->have_msi)
  667. pci_disable_msi(adapter->pdev);
  668. #endif
  669. }
  670. /*
  671. * atl2_close - Disables a network interface
  672. * @netdev: network interface device structure
  673. *
  674. * Returns 0, this is not allowed to fail
  675. *
  676. * The close entry point is called when an interface is de-activated
  677. * by the OS. The hardware is still under the drivers control, but
  678. * needs to be disabled. A global MAC reset is issued to stop the
  679. * hardware, and all transmit and receive resources are freed.
  680. */
  681. static int atl2_close(struct net_device *netdev)
  682. {
  683. struct atl2_adapter *adapter = netdev_priv(netdev);
  684. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  685. atl2_down(adapter);
  686. atl2_free_irq(adapter);
  687. atl2_free_ring_resources(adapter);
  688. return 0;
  689. }
  690. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  691. {
  692. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  693. return (adapter->txs_next_clear >= txs_write_ptr) ?
  694. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  695. txs_write_ptr - 1) :
  696. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  697. }
  698. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  699. {
  700. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  701. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  702. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  703. txd_read_ptr - 1) :
  704. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  705. }
  706. static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
  707. struct net_device *netdev)
  708. {
  709. struct atl2_adapter *adapter = netdev_priv(netdev);
  710. struct tx_pkt_header *txph;
  711. u32 offset, copy_len;
  712. int txs_unused;
  713. int txbuf_unused;
  714. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  715. dev_kfree_skb_any(skb);
  716. return NETDEV_TX_OK;
  717. }
  718. if (unlikely(skb->len <= 0)) {
  719. dev_kfree_skb_any(skb);
  720. return NETDEV_TX_OK;
  721. }
  722. txs_unused = TxsFreeUnit(adapter);
  723. txbuf_unused = TxdFreeBytes(adapter);
  724. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  725. txs_unused < 1) {
  726. /* not enough resources */
  727. netif_stop_queue(netdev);
  728. return NETDEV_TX_BUSY;
  729. }
  730. offset = adapter->txd_write_ptr;
  731. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  732. *(u32 *)txph = 0;
  733. txph->pkt_size = skb->len;
  734. offset += 4;
  735. if (offset >= adapter->txd_ring_size)
  736. offset -= adapter->txd_ring_size;
  737. copy_len = adapter->txd_ring_size - offset;
  738. if (copy_len >= skb->len) {
  739. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  740. offset += ((u32)(skb->len + 3) & ~3);
  741. } else {
  742. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  743. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  744. skb->len-copy_len);
  745. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  746. }
  747. #ifdef NETIF_F_HW_VLAN_TX
  748. if (vlan_tx_tag_present(skb)) {
  749. u16 vlan_tag = vlan_tx_tag_get(skb);
  750. vlan_tag = (vlan_tag << 4) |
  751. (vlan_tag >> 13) |
  752. ((vlan_tag >> 9) & 0x8);
  753. txph->ins_vlan = 1;
  754. txph->vlan = vlan_tag;
  755. }
  756. #endif
  757. if (offset >= adapter->txd_ring_size)
  758. offset -= adapter->txd_ring_size;
  759. adapter->txd_write_ptr = offset;
  760. /* clear txs before send */
  761. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  762. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  763. adapter->txs_next_clear = 0;
  764. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  765. (adapter->txd_write_ptr >> 2));
  766. mmiowb();
  767. dev_kfree_skb_any(skb);
  768. return NETDEV_TX_OK;
  769. }
  770. /*
  771. * atl2_change_mtu - Change the Maximum Transfer Unit
  772. * @netdev: network interface device structure
  773. * @new_mtu: new value for maximum frame size
  774. *
  775. * Returns 0 on success, negative on failure
  776. */
  777. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  778. {
  779. struct atl2_adapter *adapter = netdev_priv(netdev);
  780. struct atl2_hw *hw = &adapter->hw;
  781. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  782. return -EINVAL;
  783. /* set MTU */
  784. if (hw->max_frame_size != new_mtu) {
  785. netdev->mtu = new_mtu;
  786. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  787. VLAN_SIZE + ETHERNET_FCS_SIZE);
  788. }
  789. return 0;
  790. }
  791. /*
  792. * atl2_set_mac - Change the Ethernet Address of the NIC
  793. * @netdev: network interface device structure
  794. * @p: pointer to an address structure
  795. *
  796. * Returns 0 on success, negative on failure
  797. */
  798. static int atl2_set_mac(struct net_device *netdev, void *p)
  799. {
  800. struct atl2_adapter *adapter = netdev_priv(netdev);
  801. struct sockaddr *addr = p;
  802. if (!is_valid_ether_addr(addr->sa_data))
  803. return -EADDRNOTAVAIL;
  804. if (netif_running(netdev))
  805. return -EBUSY;
  806. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  807. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  808. atl2_set_mac_addr(&adapter->hw);
  809. return 0;
  810. }
  811. /*
  812. * atl2_mii_ioctl -
  813. * @netdev:
  814. * @ifreq:
  815. * @cmd:
  816. */
  817. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  818. {
  819. struct atl2_adapter *adapter = netdev_priv(netdev);
  820. struct mii_ioctl_data *data = if_mii(ifr);
  821. unsigned long flags;
  822. switch (cmd) {
  823. case SIOCGMIIPHY:
  824. data->phy_id = 0;
  825. break;
  826. case SIOCGMIIREG:
  827. spin_lock_irqsave(&adapter->stats_lock, flags);
  828. if (atl2_read_phy_reg(&adapter->hw,
  829. data->reg_num & 0x1F, &data->val_out)) {
  830. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  831. return -EIO;
  832. }
  833. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  834. break;
  835. case SIOCSMIIREG:
  836. if (data->reg_num & ~(0x1F))
  837. return -EFAULT;
  838. spin_lock_irqsave(&adapter->stats_lock, flags);
  839. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  840. data->val_in)) {
  841. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  842. return -EIO;
  843. }
  844. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  845. break;
  846. default:
  847. return -EOPNOTSUPP;
  848. }
  849. return 0;
  850. }
  851. /*
  852. * atl2_ioctl -
  853. * @netdev:
  854. * @ifreq:
  855. * @cmd:
  856. */
  857. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  858. {
  859. switch (cmd) {
  860. case SIOCGMIIPHY:
  861. case SIOCGMIIREG:
  862. case SIOCSMIIREG:
  863. return atl2_mii_ioctl(netdev, ifr, cmd);
  864. #ifdef ETHTOOL_OPS_COMPAT
  865. case SIOCETHTOOL:
  866. return ethtool_ioctl(ifr);
  867. #endif
  868. default:
  869. return -EOPNOTSUPP;
  870. }
  871. }
  872. /*
  873. * atl2_tx_timeout - Respond to a Tx Hang
  874. * @netdev: network interface device structure
  875. */
  876. static void atl2_tx_timeout(struct net_device *netdev)
  877. {
  878. struct atl2_adapter *adapter = netdev_priv(netdev);
  879. /* Do the reset outside of interrupt context */
  880. schedule_work(&adapter->reset_task);
  881. }
  882. /*
  883. * atl2_watchdog - Timer Call-back
  884. * @data: pointer to netdev cast into an unsigned long
  885. */
  886. static void atl2_watchdog(unsigned long data)
  887. {
  888. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  889. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  890. u32 drop_rxd, drop_rxs;
  891. unsigned long flags;
  892. spin_lock_irqsave(&adapter->stats_lock, flags);
  893. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  894. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  895. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  896. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  897. /* Reset the timer */
  898. mod_timer(&adapter->watchdog_timer,
  899. round_jiffies(jiffies + 4 * HZ));
  900. }
  901. }
  902. /*
  903. * atl2_phy_config - Timer Call-back
  904. * @data: pointer to netdev cast into an unsigned long
  905. */
  906. static void atl2_phy_config(unsigned long data)
  907. {
  908. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  909. struct atl2_hw *hw = &adapter->hw;
  910. unsigned long flags;
  911. spin_lock_irqsave(&adapter->stats_lock, flags);
  912. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  913. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  914. MII_CR_RESTART_AUTO_NEG);
  915. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  916. clear_bit(0, &adapter->cfg_phy);
  917. }
  918. static int atl2_up(struct atl2_adapter *adapter)
  919. {
  920. struct net_device *netdev = adapter->netdev;
  921. int err = 0;
  922. u32 val;
  923. /* hardware has been reset, we need to reload some things */
  924. err = atl2_init_hw(&adapter->hw);
  925. if (err) {
  926. err = -EIO;
  927. return err;
  928. }
  929. atl2_set_multi(netdev);
  930. init_ring_ptrs(adapter);
  931. atl2_restore_vlan(adapter);
  932. if (atl2_configure(adapter)) {
  933. err = -EIO;
  934. goto err_up;
  935. }
  936. clear_bit(__ATL2_DOWN, &adapter->flags);
  937. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  938. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  939. MASTER_CTRL_MANUAL_INT);
  940. atl2_irq_enable(adapter);
  941. err_up:
  942. return err;
  943. }
  944. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  945. {
  946. WARN_ON(in_interrupt());
  947. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  948. msleep(1);
  949. atl2_down(adapter);
  950. atl2_up(adapter);
  951. clear_bit(__ATL2_RESETTING, &adapter->flags);
  952. }
  953. static void atl2_reset_task(struct work_struct *work)
  954. {
  955. struct atl2_adapter *adapter;
  956. adapter = container_of(work, struct atl2_adapter, reset_task);
  957. atl2_reinit_locked(adapter);
  958. }
  959. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  960. {
  961. u32 value;
  962. struct atl2_hw *hw = &adapter->hw;
  963. struct net_device *netdev = adapter->netdev;
  964. /* Config MAC CTRL Register */
  965. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  966. /* duplex */
  967. if (FULL_DUPLEX == adapter->link_duplex)
  968. value |= MAC_CTRL_DUPLX;
  969. /* flow control */
  970. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  971. /* PAD & CRC */
  972. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  973. /* preamble length */
  974. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  975. MAC_CTRL_PRMLEN_SHIFT);
  976. /* vlan */
  977. __atl2_vlan_mode(netdev->features, &value);
  978. /* filter mode */
  979. value |= MAC_CTRL_BC_EN;
  980. if (netdev->flags & IFF_PROMISC)
  981. value |= MAC_CTRL_PROMIS_EN;
  982. else if (netdev->flags & IFF_ALLMULTI)
  983. value |= MAC_CTRL_MC_ALL_EN;
  984. /* half retry buffer */
  985. value |= (((u32)(adapter->hw.retry_buf &
  986. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  987. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  988. }
  989. static int atl2_check_link(struct atl2_adapter *adapter)
  990. {
  991. struct atl2_hw *hw = &adapter->hw;
  992. struct net_device *netdev = adapter->netdev;
  993. int ret_val;
  994. u16 speed, duplex, phy_data;
  995. int reconfig = 0;
  996. /* MII_BMSR must read twise */
  997. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  998. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  999. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  1000. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  1001. u32 value;
  1002. /* disable rx */
  1003. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1004. value &= ~MAC_CTRL_RX_EN;
  1005. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1006. adapter->link_speed = SPEED_0;
  1007. netif_carrier_off(netdev);
  1008. netif_stop_queue(netdev);
  1009. }
  1010. return 0;
  1011. }
  1012. /* Link Up */
  1013. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1014. if (ret_val)
  1015. return ret_val;
  1016. switch (hw->MediaType) {
  1017. case MEDIA_TYPE_100M_FULL:
  1018. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1019. reconfig = 1;
  1020. break;
  1021. case MEDIA_TYPE_100M_HALF:
  1022. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1023. reconfig = 1;
  1024. break;
  1025. case MEDIA_TYPE_10M_FULL:
  1026. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1027. reconfig = 1;
  1028. break;
  1029. case MEDIA_TYPE_10M_HALF:
  1030. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1031. reconfig = 1;
  1032. break;
  1033. }
  1034. /* link result is our setting */
  1035. if (reconfig == 0) {
  1036. if (adapter->link_speed != speed ||
  1037. adapter->link_duplex != duplex) {
  1038. adapter->link_speed = speed;
  1039. adapter->link_duplex = duplex;
  1040. atl2_setup_mac_ctrl(adapter);
  1041. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1042. atl2_driver_name, netdev->name,
  1043. adapter->link_speed,
  1044. adapter->link_duplex == FULL_DUPLEX ?
  1045. "Full Duplex" : "Half Duplex");
  1046. }
  1047. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1048. netif_carrier_on(netdev);
  1049. netif_wake_queue(netdev);
  1050. }
  1051. return 0;
  1052. }
  1053. /* change original link status */
  1054. if (netif_carrier_ok(netdev)) {
  1055. u32 value;
  1056. /* disable rx */
  1057. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1058. value &= ~MAC_CTRL_RX_EN;
  1059. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1060. adapter->link_speed = SPEED_0;
  1061. netif_carrier_off(netdev);
  1062. netif_stop_queue(netdev);
  1063. }
  1064. /* auto-neg, insert timer to re-config phy
  1065. * (if interval smaller than 5 seconds, something strange) */
  1066. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1067. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1068. mod_timer(&adapter->phy_config_timer,
  1069. round_jiffies(jiffies + 5 * HZ));
  1070. }
  1071. return 0;
  1072. }
  1073. /*
  1074. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1075. * @netdev: network interface device structure
  1076. */
  1077. static void atl2_link_chg_task(struct work_struct *work)
  1078. {
  1079. struct atl2_adapter *adapter;
  1080. unsigned long flags;
  1081. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1082. spin_lock_irqsave(&adapter->stats_lock, flags);
  1083. atl2_check_link(adapter);
  1084. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1085. }
  1086. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1087. {
  1088. u16 cmd;
  1089. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1090. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1091. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1092. if (cmd & PCI_COMMAND_IO)
  1093. cmd &= ~PCI_COMMAND_IO;
  1094. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1095. cmd |= PCI_COMMAND_MEMORY;
  1096. if (0 == (cmd & PCI_COMMAND_MASTER))
  1097. cmd |= PCI_COMMAND_MASTER;
  1098. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1099. /*
  1100. * some motherboards BIOS(PXE/EFI) driver may set PME
  1101. * while they transfer control to OS (Windows/Linux)
  1102. * so we should clear this bit before NIC work normally
  1103. */
  1104. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1105. }
  1106. #ifdef CONFIG_NET_POLL_CONTROLLER
  1107. static void atl2_poll_controller(struct net_device *netdev)
  1108. {
  1109. disable_irq(netdev->irq);
  1110. atl2_intr(netdev->irq, netdev);
  1111. enable_irq(netdev->irq);
  1112. }
  1113. #endif
  1114. static const struct net_device_ops atl2_netdev_ops = {
  1115. .ndo_open = atl2_open,
  1116. .ndo_stop = atl2_close,
  1117. .ndo_start_xmit = atl2_xmit_frame,
  1118. .ndo_set_multicast_list = atl2_set_multi,
  1119. .ndo_validate_addr = eth_validate_addr,
  1120. .ndo_set_mac_address = atl2_set_mac,
  1121. .ndo_change_mtu = atl2_change_mtu,
  1122. .ndo_fix_features = atl2_fix_features,
  1123. .ndo_set_features = atl2_set_features,
  1124. .ndo_do_ioctl = atl2_ioctl,
  1125. .ndo_tx_timeout = atl2_tx_timeout,
  1126. #ifdef CONFIG_NET_POLL_CONTROLLER
  1127. .ndo_poll_controller = atl2_poll_controller,
  1128. #endif
  1129. };
  1130. /*
  1131. * atl2_probe - Device Initialization Routine
  1132. * @pdev: PCI device information struct
  1133. * @ent: entry in atl2_pci_tbl
  1134. *
  1135. * Returns 0 on success, negative on failure
  1136. *
  1137. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1138. * The OS initialization, configuring of the adapter private structure,
  1139. * and a hardware reset occur.
  1140. */
  1141. static int __devinit atl2_probe(struct pci_dev *pdev,
  1142. const struct pci_device_id *ent)
  1143. {
  1144. struct net_device *netdev;
  1145. struct atl2_adapter *adapter;
  1146. static int cards_found;
  1147. unsigned long mmio_start;
  1148. int mmio_len;
  1149. int err;
  1150. cards_found = 0;
  1151. err = pci_enable_device(pdev);
  1152. if (err)
  1153. return err;
  1154. /*
  1155. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1156. * until the kernel has the proper infrastructure to support 64-bit DMA
  1157. * on these devices.
  1158. */
  1159. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
  1160. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1161. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1162. goto err_dma;
  1163. }
  1164. /* Mark all PCI regions associated with PCI device
  1165. * pdev as being reserved by owner atl2_driver_name */
  1166. err = pci_request_regions(pdev, atl2_driver_name);
  1167. if (err)
  1168. goto err_pci_reg;
  1169. /* Enables bus-mastering on the device and calls
  1170. * pcibios_set_master to do the needed arch specific settings */
  1171. pci_set_master(pdev);
  1172. err = -ENOMEM;
  1173. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1174. if (!netdev)
  1175. goto err_alloc_etherdev;
  1176. SET_NETDEV_DEV(netdev, &pdev->dev);
  1177. pci_set_drvdata(pdev, netdev);
  1178. adapter = netdev_priv(netdev);
  1179. adapter->netdev = netdev;
  1180. adapter->pdev = pdev;
  1181. adapter->hw.back = adapter;
  1182. mmio_start = pci_resource_start(pdev, 0x0);
  1183. mmio_len = pci_resource_len(pdev, 0x0);
  1184. adapter->hw.mem_rang = (u32)mmio_len;
  1185. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1186. if (!adapter->hw.hw_addr) {
  1187. err = -EIO;
  1188. goto err_ioremap;
  1189. }
  1190. atl2_setup_pcicmd(pdev);
  1191. netdev->netdev_ops = &atl2_netdev_ops;
  1192. atl2_set_ethtool_ops(netdev);
  1193. netdev->watchdog_timeo = 5 * HZ;
  1194. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1195. netdev->mem_start = mmio_start;
  1196. netdev->mem_end = mmio_start + mmio_len;
  1197. adapter->bd_number = cards_found;
  1198. adapter->pci_using_64 = false;
  1199. /* setup the private structure */
  1200. err = atl2_sw_init(adapter);
  1201. if (err)
  1202. goto err_sw_init;
  1203. err = -EIO;
  1204. netdev->hw_features = NETIF_F_SG | NETIF_F_HW_VLAN_RX;
  1205. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1206. /* Init PHY as early as possible due to power saving issue */
  1207. atl2_phy_init(&adapter->hw);
  1208. /* reset the controller to
  1209. * put the device in a known good starting state */
  1210. if (atl2_reset_hw(&adapter->hw)) {
  1211. err = -EIO;
  1212. goto err_reset;
  1213. }
  1214. /* copy the MAC address out of the EEPROM */
  1215. atl2_read_mac_addr(&adapter->hw);
  1216. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1217. /* FIXME: do we still need this? */
  1218. #ifdef ETHTOOL_GPERMADDR
  1219. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1220. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1221. #else
  1222. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1223. #endif
  1224. err = -EIO;
  1225. goto err_eeprom;
  1226. }
  1227. atl2_check_options(adapter);
  1228. init_timer(&adapter->watchdog_timer);
  1229. adapter->watchdog_timer.function = atl2_watchdog;
  1230. adapter->watchdog_timer.data = (unsigned long) adapter;
  1231. init_timer(&adapter->phy_config_timer);
  1232. adapter->phy_config_timer.function = atl2_phy_config;
  1233. adapter->phy_config_timer.data = (unsigned long) adapter;
  1234. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1235. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1236. strcpy(netdev->name, "eth%d"); /* ?? */
  1237. err = register_netdev(netdev);
  1238. if (err)
  1239. goto err_register;
  1240. /* assume we have no link for now */
  1241. netif_carrier_off(netdev);
  1242. netif_stop_queue(netdev);
  1243. cards_found++;
  1244. return 0;
  1245. err_reset:
  1246. err_register:
  1247. err_sw_init:
  1248. err_eeprom:
  1249. iounmap(adapter->hw.hw_addr);
  1250. err_ioremap:
  1251. free_netdev(netdev);
  1252. err_alloc_etherdev:
  1253. pci_release_regions(pdev);
  1254. err_pci_reg:
  1255. err_dma:
  1256. pci_disable_device(pdev);
  1257. return err;
  1258. }
  1259. /*
  1260. * atl2_remove - Device Removal Routine
  1261. * @pdev: PCI device information struct
  1262. *
  1263. * atl2_remove is called by the PCI subsystem to alert the driver
  1264. * that it should release a PCI device. The could be caused by a
  1265. * Hot-Plug event, or because the driver is going to be removed from
  1266. * memory.
  1267. */
  1268. /* FIXME: write the original MAC address back in case it was changed from a
  1269. * BIOS-set value, as in atl1 -- CHS */
  1270. static void __devexit atl2_remove(struct pci_dev *pdev)
  1271. {
  1272. struct net_device *netdev = pci_get_drvdata(pdev);
  1273. struct atl2_adapter *adapter = netdev_priv(netdev);
  1274. /* flush_scheduled work may reschedule our watchdog task, so
  1275. * explicitly disable watchdog tasks from being rescheduled */
  1276. set_bit(__ATL2_DOWN, &adapter->flags);
  1277. del_timer_sync(&adapter->watchdog_timer);
  1278. del_timer_sync(&adapter->phy_config_timer);
  1279. cancel_work_sync(&adapter->reset_task);
  1280. cancel_work_sync(&adapter->link_chg_task);
  1281. unregister_netdev(netdev);
  1282. atl2_force_ps(&adapter->hw);
  1283. iounmap(adapter->hw.hw_addr);
  1284. pci_release_regions(pdev);
  1285. free_netdev(netdev);
  1286. pci_disable_device(pdev);
  1287. }
  1288. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1289. {
  1290. struct net_device *netdev = pci_get_drvdata(pdev);
  1291. struct atl2_adapter *adapter = netdev_priv(netdev);
  1292. struct atl2_hw *hw = &adapter->hw;
  1293. u16 speed, duplex;
  1294. u32 ctrl = 0;
  1295. u32 wufc = adapter->wol;
  1296. #ifdef CONFIG_PM
  1297. int retval = 0;
  1298. #endif
  1299. netif_device_detach(netdev);
  1300. if (netif_running(netdev)) {
  1301. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1302. atl2_down(adapter);
  1303. }
  1304. #ifdef CONFIG_PM
  1305. retval = pci_save_state(pdev);
  1306. if (retval)
  1307. return retval;
  1308. #endif
  1309. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1310. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1311. if (ctrl & BMSR_LSTATUS)
  1312. wufc &= ~ATLX_WUFC_LNKC;
  1313. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1314. u32 ret_val;
  1315. /* get current link speed & duplex */
  1316. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1317. if (ret_val) {
  1318. printk(KERN_DEBUG
  1319. "%s: get speed&duplex error while suspend\n",
  1320. atl2_driver_name);
  1321. goto wol_dis;
  1322. }
  1323. ctrl = 0;
  1324. /* turn on magic packet wol */
  1325. if (wufc & ATLX_WUFC_MAG)
  1326. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1327. /* ignore Link Chg event when Link is up */
  1328. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1329. /* Config MAC CTRL Register */
  1330. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1331. if (FULL_DUPLEX == adapter->link_duplex)
  1332. ctrl |= MAC_CTRL_DUPLX;
  1333. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1334. ctrl |= (((u32)adapter->hw.preamble_len &
  1335. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1336. ctrl |= (((u32)(adapter->hw.retry_buf &
  1337. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1338. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1339. if (wufc & ATLX_WUFC_MAG) {
  1340. /* magic packet maybe Broadcast&multicast&Unicast */
  1341. ctrl |= MAC_CTRL_BC_EN;
  1342. }
  1343. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1344. /* pcie patch */
  1345. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1346. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1347. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1348. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1349. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1350. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1351. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1352. goto suspend_exit;
  1353. }
  1354. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1355. /* link is down, so only LINK CHG WOL event enable */
  1356. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1357. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1358. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1359. /* pcie patch */
  1360. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1361. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1362. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1363. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1364. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1365. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1366. hw->phy_configured = false; /* re-init PHY when resume */
  1367. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1368. goto suspend_exit;
  1369. }
  1370. wol_dis:
  1371. /* WOL disabled */
  1372. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1373. /* pcie patch */
  1374. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1375. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1376. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1377. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1378. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1379. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1380. atl2_force_ps(hw);
  1381. hw->phy_configured = false; /* re-init PHY when resume */
  1382. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1383. suspend_exit:
  1384. if (netif_running(netdev))
  1385. atl2_free_irq(adapter);
  1386. pci_disable_device(pdev);
  1387. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1388. return 0;
  1389. }
  1390. #ifdef CONFIG_PM
  1391. static int atl2_resume(struct pci_dev *pdev)
  1392. {
  1393. struct net_device *netdev = pci_get_drvdata(pdev);
  1394. struct atl2_adapter *adapter = netdev_priv(netdev);
  1395. u32 err;
  1396. pci_set_power_state(pdev, PCI_D0);
  1397. pci_restore_state(pdev);
  1398. err = pci_enable_device(pdev);
  1399. if (err) {
  1400. printk(KERN_ERR
  1401. "atl2: Cannot enable PCI device from suspend\n");
  1402. return err;
  1403. }
  1404. pci_set_master(pdev);
  1405. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1406. pci_enable_wake(pdev, PCI_D3hot, 0);
  1407. pci_enable_wake(pdev, PCI_D3cold, 0);
  1408. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1409. if (netif_running(netdev)) {
  1410. err = atl2_request_irq(adapter);
  1411. if (err)
  1412. return err;
  1413. }
  1414. atl2_reset_hw(&adapter->hw);
  1415. if (netif_running(netdev))
  1416. atl2_up(adapter);
  1417. netif_device_attach(netdev);
  1418. return 0;
  1419. }
  1420. #endif
  1421. static void atl2_shutdown(struct pci_dev *pdev)
  1422. {
  1423. atl2_suspend(pdev, PMSG_SUSPEND);
  1424. }
  1425. static struct pci_driver atl2_driver = {
  1426. .name = atl2_driver_name,
  1427. .id_table = atl2_pci_tbl,
  1428. .probe = atl2_probe,
  1429. .remove = __devexit_p(atl2_remove),
  1430. /* Power Management Hooks */
  1431. .suspend = atl2_suspend,
  1432. #ifdef CONFIG_PM
  1433. .resume = atl2_resume,
  1434. #endif
  1435. .shutdown = atl2_shutdown,
  1436. };
  1437. /*
  1438. * atl2_init_module - Driver Registration Routine
  1439. *
  1440. * atl2_init_module is the first routine called when the driver is
  1441. * loaded. All it does is register with the PCI subsystem.
  1442. */
  1443. static int __init atl2_init_module(void)
  1444. {
  1445. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1446. atl2_driver_version);
  1447. printk(KERN_INFO "%s\n", atl2_copyright);
  1448. return pci_register_driver(&atl2_driver);
  1449. }
  1450. module_init(atl2_init_module);
  1451. /*
  1452. * atl2_exit_module - Driver Exit Cleanup Routine
  1453. *
  1454. * atl2_exit_module is called just before the driver is removed
  1455. * from memory.
  1456. */
  1457. static void __exit atl2_exit_module(void)
  1458. {
  1459. pci_unregister_driver(&atl2_driver);
  1460. }
  1461. module_exit(atl2_exit_module);
  1462. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1463. {
  1464. struct atl2_adapter *adapter = hw->back;
  1465. pci_read_config_word(adapter->pdev, reg, value);
  1466. }
  1467. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1468. {
  1469. struct atl2_adapter *adapter = hw->back;
  1470. pci_write_config_word(adapter->pdev, reg, *value);
  1471. }
  1472. static int atl2_get_settings(struct net_device *netdev,
  1473. struct ethtool_cmd *ecmd)
  1474. {
  1475. struct atl2_adapter *adapter = netdev_priv(netdev);
  1476. struct atl2_hw *hw = &adapter->hw;
  1477. ecmd->supported = (SUPPORTED_10baseT_Half |
  1478. SUPPORTED_10baseT_Full |
  1479. SUPPORTED_100baseT_Half |
  1480. SUPPORTED_100baseT_Full |
  1481. SUPPORTED_Autoneg |
  1482. SUPPORTED_TP);
  1483. ecmd->advertising = ADVERTISED_TP;
  1484. ecmd->advertising |= ADVERTISED_Autoneg;
  1485. ecmd->advertising |= hw->autoneg_advertised;
  1486. ecmd->port = PORT_TP;
  1487. ecmd->phy_address = 0;
  1488. ecmd->transceiver = XCVR_INTERNAL;
  1489. if (adapter->link_speed != SPEED_0) {
  1490. ethtool_cmd_speed_set(ecmd, adapter->link_speed);
  1491. if (adapter->link_duplex == FULL_DUPLEX)
  1492. ecmd->duplex = DUPLEX_FULL;
  1493. else
  1494. ecmd->duplex = DUPLEX_HALF;
  1495. } else {
  1496. ethtool_cmd_speed_set(ecmd, -1);
  1497. ecmd->duplex = -1;
  1498. }
  1499. ecmd->autoneg = AUTONEG_ENABLE;
  1500. return 0;
  1501. }
  1502. static int atl2_set_settings(struct net_device *netdev,
  1503. struct ethtool_cmd *ecmd)
  1504. {
  1505. struct atl2_adapter *adapter = netdev_priv(netdev);
  1506. struct atl2_hw *hw = &adapter->hw;
  1507. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1508. msleep(1);
  1509. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1510. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1511. ADVERTISE_10_FULL | \
  1512. ADVERTISE_100_HALF| \
  1513. ADVERTISE_100_FULL)
  1514. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1515. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1516. hw->autoneg_advertised = MY_ADV_MASK;
  1517. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1518. ADVERTISE_100_FULL) {
  1519. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1520. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1521. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1522. ADVERTISE_100_HALF) {
  1523. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1524. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1525. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1526. ADVERTISE_10_FULL) {
  1527. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1528. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1529. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1530. ADVERTISE_10_HALF) {
  1531. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1532. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1533. } else {
  1534. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1535. return -EINVAL;
  1536. }
  1537. ecmd->advertising = hw->autoneg_advertised |
  1538. ADVERTISED_TP | ADVERTISED_Autoneg;
  1539. } else {
  1540. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1541. return -EINVAL;
  1542. }
  1543. /* reset the link */
  1544. if (netif_running(adapter->netdev)) {
  1545. atl2_down(adapter);
  1546. atl2_up(adapter);
  1547. } else
  1548. atl2_reset_hw(&adapter->hw);
  1549. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1550. return 0;
  1551. }
  1552. static u32 atl2_get_msglevel(struct net_device *netdev)
  1553. {
  1554. return 0;
  1555. }
  1556. /*
  1557. * It's sane for this to be empty, but we might want to take advantage of this.
  1558. */
  1559. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1560. {
  1561. }
  1562. static int atl2_get_regs_len(struct net_device *netdev)
  1563. {
  1564. #define ATL2_REGS_LEN 42
  1565. return sizeof(u32) * ATL2_REGS_LEN;
  1566. }
  1567. static void atl2_get_regs(struct net_device *netdev,
  1568. struct ethtool_regs *regs, void *p)
  1569. {
  1570. struct atl2_adapter *adapter = netdev_priv(netdev);
  1571. struct atl2_hw *hw = &adapter->hw;
  1572. u32 *regs_buff = p;
  1573. u16 phy_data;
  1574. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1575. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1576. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1577. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1578. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1579. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1580. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1581. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1582. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1583. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1584. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1585. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1586. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1587. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1588. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1589. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1590. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1591. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1592. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1593. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1594. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1595. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1596. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1597. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1598. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1599. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1600. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1601. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1602. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1603. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1604. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1605. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1606. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1607. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1608. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1609. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1610. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1611. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1612. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1613. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1614. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1615. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1616. regs_buff[40] = (u32)phy_data;
  1617. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1618. regs_buff[41] = (u32)phy_data;
  1619. }
  1620. static int atl2_get_eeprom_len(struct net_device *netdev)
  1621. {
  1622. struct atl2_adapter *adapter = netdev_priv(netdev);
  1623. if (!atl2_check_eeprom_exist(&adapter->hw))
  1624. return 512;
  1625. else
  1626. return 0;
  1627. }
  1628. static int atl2_get_eeprom(struct net_device *netdev,
  1629. struct ethtool_eeprom *eeprom, u8 *bytes)
  1630. {
  1631. struct atl2_adapter *adapter = netdev_priv(netdev);
  1632. struct atl2_hw *hw = &adapter->hw;
  1633. u32 *eeprom_buff;
  1634. int first_dword, last_dword;
  1635. int ret_val = 0;
  1636. int i;
  1637. if (eeprom->len == 0)
  1638. return -EINVAL;
  1639. if (atl2_check_eeprom_exist(hw))
  1640. return -EINVAL;
  1641. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1642. first_dword = eeprom->offset >> 2;
  1643. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1644. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1645. GFP_KERNEL);
  1646. if (!eeprom_buff)
  1647. return -ENOMEM;
  1648. for (i = first_dword; i < last_dword; i++) {
  1649. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
  1650. ret_val = -EIO;
  1651. goto free;
  1652. }
  1653. }
  1654. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1655. eeprom->len);
  1656. free:
  1657. kfree(eeprom_buff);
  1658. return ret_val;
  1659. }
  1660. static int atl2_set_eeprom(struct net_device *netdev,
  1661. struct ethtool_eeprom *eeprom, u8 *bytes)
  1662. {
  1663. struct atl2_adapter *adapter = netdev_priv(netdev);
  1664. struct atl2_hw *hw = &adapter->hw;
  1665. u32 *eeprom_buff;
  1666. u32 *ptr;
  1667. int max_len, first_dword, last_dword, ret_val = 0;
  1668. int i;
  1669. if (eeprom->len == 0)
  1670. return -EOPNOTSUPP;
  1671. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1672. return -EFAULT;
  1673. max_len = 512;
  1674. first_dword = eeprom->offset >> 2;
  1675. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1676. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1677. if (!eeprom_buff)
  1678. return -ENOMEM;
  1679. ptr = eeprom_buff;
  1680. if (eeprom->offset & 3) {
  1681. /* need read/modify/write of first changed EEPROM word */
  1682. /* only the second byte of the word is being modified */
  1683. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
  1684. ret_val = -EIO;
  1685. goto out;
  1686. }
  1687. ptr++;
  1688. }
  1689. if (((eeprom->offset + eeprom->len) & 3)) {
  1690. /*
  1691. * need read/modify/write of last changed EEPROM word
  1692. * only the first byte of the word is being modified
  1693. */
  1694. if (!atl2_read_eeprom(hw, last_dword * 4,
  1695. &(eeprom_buff[last_dword - first_dword]))) {
  1696. ret_val = -EIO;
  1697. goto out;
  1698. }
  1699. }
  1700. /* Device's eeprom is always little-endian, word addressable */
  1701. memcpy(ptr, bytes, eeprom->len);
  1702. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1703. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
  1704. ret_val = -EIO;
  1705. goto out;
  1706. }
  1707. }
  1708. out:
  1709. kfree(eeprom_buff);
  1710. return ret_val;
  1711. }
  1712. static void atl2_get_drvinfo(struct net_device *netdev,
  1713. struct ethtool_drvinfo *drvinfo)
  1714. {
  1715. struct atl2_adapter *adapter = netdev_priv(netdev);
  1716. strncpy(drvinfo->driver, atl2_driver_name, 32);
  1717. strncpy(drvinfo->version, atl2_driver_version, 32);
  1718. strncpy(drvinfo->fw_version, "L2", 32);
  1719. strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
  1720. drvinfo->n_stats = 0;
  1721. drvinfo->testinfo_len = 0;
  1722. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1723. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1724. }
  1725. static void atl2_get_wol(struct net_device *netdev,
  1726. struct ethtool_wolinfo *wol)
  1727. {
  1728. struct atl2_adapter *adapter = netdev_priv(netdev);
  1729. wol->supported = WAKE_MAGIC;
  1730. wol->wolopts = 0;
  1731. if (adapter->wol & ATLX_WUFC_EX)
  1732. wol->wolopts |= WAKE_UCAST;
  1733. if (adapter->wol & ATLX_WUFC_MC)
  1734. wol->wolopts |= WAKE_MCAST;
  1735. if (adapter->wol & ATLX_WUFC_BC)
  1736. wol->wolopts |= WAKE_BCAST;
  1737. if (adapter->wol & ATLX_WUFC_MAG)
  1738. wol->wolopts |= WAKE_MAGIC;
  1739. if (adapter->wol & ATLX_WUFC_LNKC)
  1740. wol->wolopts |= WAKE_PHY;
  1741. }
  1742. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1743. {
  1744. struct atl2_adapter *adapter = netdev_priv(netdev);
  1745. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1746. return -EOPNOTSUPP;
  1747. if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
  1748. return -EOPNOTSUPP;
  1749. /* these settings will always override what we currently have */
  1750. adapter->wol = 0;
  1751. if (wol->wolopts & WAKE_MAGIC)
  1752. adapter->wol |= ATLX_WUFC_MAG;
  1753. if (wol->wolopts & WAKE_PHY)
  1754. adapter->wol |= ATLX_WUFC_LNKC;
  1755. return 0;
  1756. }
  1757. static int atl2_nway_reset(struct net_device *netdev)
  1758. {
  1759. struct atl2_adapter *adapter = netdev_priv(netdev);
  1760. if (netif_running(netdev))
  1761. atl2_reinit_locked(adapter);
  1762. return 0;
  1763. }
  1764. static const struct ethtool_ops atl2_ethtool_ops = {
  1765. .get_settings = atl2_get_settings,
  1766. .set_settings = atl2_set_settings,
  1767. .get_drvinfo = atl2_get_drvinfo,
  1768. .get_regs_len = atl2_get_regs_len,
  1769. .get_regs = atl2_get_regs,
  1770. .get_wol = atl2_get_wol,
  1771. .set_wol = atl2_set_wol,
  1772. .get_msglevel = atl2_get_msglevel,
  1773. .set_msglevel = atl2_set_msglevel,
  1774. .nway_reset = atl2_nway_reset,
  1775. .get_link = ethtool_op_get_link,
  1776. .get_eeprom_len = atl2_get_eeprom_len,
  1777. .get_eeprom = atl2_get_eeprom,
  1778. .set_eeprom = atl2_set_eeprom,
  1779. };
  1780. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1781. {
  1782. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1783. }
  1784. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1785. (((a) & 0xff00ff00) >> 8))
  1786. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1787. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1788. /*
  1789. * Reset the transmit and receive units; mask and clear all interrupts.
  1790. *
  1791. * hw - Struct containing variables accessed by shared code
  1792. * return : 0 or idle status (if error)
  1793. */
  1794. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1795. {
  1796. u32 icr;
  1797. u16 pci_cfg_cmd_word;
  1798. int i;
  1799. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1800. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1801. if ((pci_cfg_cmd_word &
  1802. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1803. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1804. pci_cfg_cmd_word |=
  1805. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1806. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1807. }
  1808. /* Clear Interrupt mask to stop board from generating
  1809. * interrupts & Clear any pending interrupt events
  1810. */
  1811. /* FIXME */
  1812. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1813. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1814. /* Issue Soft Reset to the MAC. This will reset the chip's
  1815. * transmit, receive, DMA. It will not effect
  1816. * the current PCI configuration. The global reset bit is self-
  1817. * clearing, and should clear within a microsecond.
  1818. */
  1819. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1820. wmb();
  1821. msleep(1); /* delay about 1ms */
  1822. /* Wait at least 10ms for All module to be Idle */
  1823. for (i = 0; i < 10; i++) {
  1824. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1825. if (!icr)
  1826. break;
  1827. msleep(1); /* delay 1 ms */
  1828. cpu_relax();
  1829. }
  1830. if (icr)
  1831. return icr;
  1832. return 0;
  1833. }
  1834. #define CUSTOM_SPI_CS_SETUP 2
  1835. #define CUSTOM_SPI_CLK_HI 2
  1836. #define CUSTOM_SPI_CLK_LO 2
  1837. #define CUSTOM_SPI_CS_HOLD 2
  1838. #define CUSTOM_SPI_CS_HI 3
  1839. static struct atl2_spi_flash_dev flash_table[] =
  1840. {
  1841. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1842. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1843. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1844. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1845. };
  1846. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1847. {
  1848. int i;
  1849. u32 value;
  1850. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1851. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1852. value = SPI_FLASH_CTRL_WAIT_READY |
  1853. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1854. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1855. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1856. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1857. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1858. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1859. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1860. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1861. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1862. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1863. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1864. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1865. value |= SPI_FLASH_CTRL_START;
  1866. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1867. for (i = 0; i < 10; i++) {
  1868. msleep(1);
  1869. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1870. if (!(value & SPI_FLASH_CTRL_START))
  1871. break;
  1872. }
  1873. if (value & SPI_FLASH_CTRL_START)
  1874. return false;
  1875. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1876. return true;
  1877. }
  1878. /*
  1879. * get_permanent_address
  1880. * return 0 if get valid mac address,
  1881. */
  1882. static int get_permanent_address(struct atl2_hw *hw)
  1883. {
  1884. u32 Addr[2];
  1885. u32 i, Control;
  1886. u16 Register;
  1887. u8 EthAddr[NODE_ADDRESS_SIZE];
  1888. bool KeyValid;
  1889. if (is_valid_ether_addr(hw->perm_mac_addr))
  1890. return 0;
  1891. Addr[0] = 0;
  1892. Addr[1] = 0;
  1893. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1894. Register = 0;
  1895. KeyValid = false;
  1896. /* Read out all EEPROM content */
  1897. i = 0;
  1898. while (1) {
  1899. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1900. if (KeyValid) {
  1901. if (Register == REG_MAC_STA_ADDR)
  1902. Addr[0] = Control;
  1903. else if (Register ==
  1904. (REG_MAC_STA_ADDR + 4))
  1905. Addr[1] = Control;
  1906. KeyValid = false;
  1907. } else if ((Control & 0xff) == 0x5A) {
  1908. KeyValid = true;
  1909. Register = (u16) (Control >> 16);
  1910. } else {
  1911. /* assume data end while encount an invalid KEYWORD */
  1912. break;
  1913. }
  1914. } else {
  1915. break; /* read error */
  1916. }
  1917. i += 4;
  1918. }
  1919. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1920. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1921. if (is_valid_ether_addr(EthAddr)) {
  1922. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1923. return 0;
  1924. }
  1925. return 1;
  1926. }
  1927. /* see if SPI flash exists? */
  1928. Addr[0] = 0;
  1929. Addr[1] = 0;
  1930. Register = 0;
  1931. KeyValid = false;
  1932. i = 0;
  1933. while (1) {
  1934. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1935. if (KeyValid) {
  1936. if (Register == REG_MAC_STA_ADDR)
  1937. Addr[0] = Control;
  1938. else if (Register == (REG_MAC_STA_ADDR + 4))
  1939. Addr[1] = Control;
  1940. KeyValid = false;
  1941. } else if ((Control & 0xff) == 0x5A) {
  1942. KeyValid = true;
  1943. Register = (u16) (Control >> 16);
  1944. } else {
  1945. break; /* data end */
  1946. }
  1947. } else {
  1948. break; /* read error */
  1949. }
  1950. i += 4;
  1951. }
  1952. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1953. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1954. if (is_valid_ether_addr(EthAddr)) {
  1955. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1956. return 0;
  1957. }
  1958. /* maybe MAC-address is from BIOS */
  1959. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1960. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1961. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1962. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1963. if (is_valid_ether_addr(EthAddr)) {
  1964. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1965. return 0;
  1966. }
  1967. return 1;
  1968. }
  1969. /*
  1970. * Reads the adapter's MAC address from the EEPROM
  1971. *
  1972. * hw - Struct containing variables accessed by shared code
  1973. */
  1974. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1975. {
  1976. u16 i;
  1977. if (get_permanent_address(hw)) {
  1978. /* for test */
  1979. /* FIXME: shouldn't we use random_ether_addr() here? */
  1980. hw->perm_mac_addr[0] = 0x00;
  1981. hw->perm_mac_addr[1] = 0x13;
  1982. hw->perm_mac_addr[2] = 0x74;
  1983. hw->perm_mac_addr[3] = 0x00;
  1984. hw->perm_mac_addr[4] = 0x5c;
  1985. hw->perm_mac_addr[5] = 0x38;
  1986. }
  1987. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  1988. hw->mac_addr[i] = hw->perm_mac_addr[i];
  1989. return 0;
  1990. }
  1991. /*
  1992. * Hashes an address to determine its location in the multicast table
  1993. *
  1994. * hw - Struct containing variables accessed by shared code
  1995. * mc_addr - the multicast address to hash
  1996. *
  1997. * atl2_hash_mc_addr
  1998. * purpose
  1999. * set hash value for a multicast address
  2000. * hash calcu processing :
  2001. * 1. calcu 32bit CRC for multicast address
  2002. * 2. reverse crc with MSB to LSB
  2003. */
  2004. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  2005. {
  2006. u32 crc32, value;
  2007. int i;
  2008. value = 0;
  2009. crc32 = ether_crc_le(6, mc_addr);
  2010. for (i = 0; i < 32; i++)
  2011. value |= (((crc32 >> i) & 1) << (31 - i));
  2012. return value;
  2013. }
  2014. /*
  2015. * Sets the bit in the multicast table corresponding to the hash value.
  2016. *
  2017. * hw - Struct containing variables accessed by shared code
  2018. * hash_value - Multicast address hash value
  2019. */
  2020. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2021. {
  2022. u32 hash_bit, hash_reg;
  2023. u32 mta;
  2024. /* The HASH Table is a register array of 2 32-bit registers.
  2025. * It is treated like an array of 64 bits. We want to set
  2026. * bit BitArray[hash_value]. So we figure out what register
  2027. * the bit is in, read it, OR in the new bit, then write
  2028. * back the new value. The register is determined by the
  2029. * upper 7 bits of the hash value and the bit within that
  2030. * register are determined by the lower 5 bits of the value.
  2031. */
  2032. hash_reg = (hash_value >> 31) & 0x1;
  2033. hash_bit = (hash_value >> 26) & 0x1F;
  2034. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2035. mta |= (1 << hash_bit);
  2036. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2037. }
  2038. /*
  2039. * atl2_init_pcie - init PCIE module
  2040. */
  2041. static void atl2_init_pcie(struct atl2_hw *hw)
  2042. {
  2043. u32 value;
  2044. value = LTSSM_TEST_MODE_DEF;
  2045. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2046. value = PCIE_DLL_TX_CTRL1_DEF;
  2047. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2048. }
  2049. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2050. {
  2051. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2052. hw->flash_vendor = 0; /* ATMEL */
  2053. /* Init OP table */
  2054. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2055. flash_table[hw->flash_vendor].cmdPROGRAM);
  2056. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2057. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2058. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2059. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2060. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2061. flash_table[hw->flash_vendor].cmdRDID);
  2062. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2063. flash_table[hw->flash_vendor].cmdWREN);
  2064. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2065. flash_table[hw->flash_vendor].cmdRDSR);
  2066. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2067. flash_table[hw->flash_vendor].cmdWRSR);
  2068. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2069. flash_table[hw->flash_vendor].cmdREAD);
  2070. }
  2071. /********************************************************************
  2072. * Performs basic configuration of the adapter.
  2073. *
  2074. * hw - Struct containing variables accessed by shared code
  2075. * Assumes that the controller has previously been reset and is in a
  2076. * post-reset uninitialized state. Initializes multicast table,
  2077. * and Calls routines to setup link
  2078. * Leaves the transmit and receive units disabled and uninitialized.
  2079. ********************************************************************/
  2080. static s32 atl2_init_hw(struct atl2_hw *hw)
  2081. {
  2082. u32 ret_val = 0;
  2083. atl2_init_pcie(hw);
  2084. /* Zero out the Multicast HASH table */
  2085. /* clear the old settings from the multicast hash table */
  2086. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2087. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2088. atl2_init_flash_opcode(hw);
  2089. ret_val = atl2_phy_init(hw);
  2090. return ret_val;
  2091. }
  2092. /*
  2093. * Detects the current speed and duplex settings of the hardware.
  2094. *
  2095. * hw - Struct containing variables accessed by shared code
  2096. * speed - Speed of the connection
  2097. * duplex - Duplex setting of the connection
  2098. */
  2099. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2100. u16 *duplex)
  2101. {
  2102. s32 ret_val;
  2103. u16 phy_data;
  2104. /* Read PHY Specific Status Register (17) */
  2105. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2106. if (ret_val)
  2107. return ret_val;
  2108. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2109. return ATLX_ERR_PHY_RES;
  2110. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2111. case MII_ATLX_PSSR_100MBS:
  2112. *speed = SPEED_100;
  2113. break;
  2114. case MII_ATLX_PSSR_10MBS:
  2115. *speed = SPEED_10;
  2116. break;
  2117. default:
  2118. return ATLX_ERR_PHY_SPEED;
  2119. break;
  2120. }
  2121. if (phy_data & MII_ATLX_PSSR_DPLX)
  2122. *duplex = FULL_DUPLEX;
  2123. else
  2124. *duplex = HALF_DUPLEX;
  2125. return 0;
  2126. }
  2127. /*
  2128. * Reads the value from a PHY register
  2129. * hw - Struct containing variables accessed by shared code
  2130. * reg_addr - address of the PHY register to read
  2131. */
  2132. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2133. {
  2134. u32 val;
  2135. int i;
  2136. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2137. MDIO_START |
  2138. MDIO_SUP_PREAMBLE |
  2139. MDIO_RW |
  2140. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2141. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2142. wmb();
  2143. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2144. udelay(2);
  2145. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2146. if (!(val & (MDIO_START | MDIO_BUSY)))
  2147. break;
  2148. wmb();
  2149. }
  2150. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2151. *phy_data = (u16)val;
  2152. return 0;
  2153. }
  2154. return ATLX_ERR_PHY;
  2155. }
  2156. /*
  2157. * Writes a value to a PHY register
  2158. * hw - Struct containing variables accessed by shared code
  2159. * reg_addr - address of the PHY register to write
  2160. * data - data to write to the PHY
  2161. */
  2162. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2163. {
  2164. int i;
  2165. u32 val;
  2166. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2167. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2168. MDIO_SUP_PREAMBLE |
  2169. MDIO_START |
  2170. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2171. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2172. wmb();
  2173. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2174. udelay(2);
  2175. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2176. if (!(val & (MDIO_START | MDIO_BUSY)))
  2177. break;
  2178. wmb();
  2179. }
  2180. if (!(val & (MDIO_START | MDIO_BUSY)))
  2181. return 0;
  2182. return ATLX_ERR_PHY;
  2183. }
  2184. /*
  2185. * Configures PHY autoneg and flow control advertisement settings
  2186. *
  2187. * hw - Struct containing variables accessed by shared code
  2188. */
  2189. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2190. {
  2191. s32 ret_val;
  2192. s16 mii_autoneg_adv_reg;
  2193. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2194. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2195. /* Need to parse autoneg_advertised and set up
  2196. * the appropriate PHY registers. First we will parse for
  2197. * autoneg_advertised software override. Since we can advertise
  2198. * a plethora of combinations, we need to check each bit
  2199. * individually.
  2200. */
  2201. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2202. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2203. * the 1000Base-T Control Register (Address 9). */
  2204. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2205. /* Need to parse MediaType and setup the
  2206. * appropriate PHY registers. */
  2207. switch (hw->MediaType) {
  2208. case MEDIA_TYPE_AUTO_SENSOR:
  2209. mii_autoneg_adv_reg |=
  2210. (MII_AR_10T_HD_CAPS |
  2211. MII_AR_10T_FD_CAPS |
  2212. MII_AR_100TX_HD_CAPS|
  2213. MII_AR_100TX_FD_CAPS);
  2214. hw->autoneg_advertised =
  2215. ADVERTISE_10_HALF |
  2216. ADVERTISE_10_FULL |
  2217. ADVERTISE_100_HALF|
  2218. ADVERTISE_100_FULL;
  2219. break;
  2220. case MEDIA_TYPE_100M_FULL:
  2221. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2222. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2223. break;
  2224. case MEDIA_TYPE_100M_HALF:
  2225. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2226. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2227. break;
  2228. case MEDIA_TYPE_10M_FULL:
  2229. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2230. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2231. break;
  2232. default:
  2233. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2234. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2235. break;
  2236. }
  2237. /* flow control fixed to enable all */
  2238. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2239. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2240. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2241. if (ret_val)
  2242. return ret_val;
  2243. return 0;
  2244. }
  2245. /*
  2246. * Resets the PHY and make all config validate
  2247. *
  2248. * hw - Struct containing variables accessed by shared code
  2249. *
  2250. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2251. */
  2252. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2253. {
  2254. s32 ret_val;
  2255. u16 phy_data;
  2256. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2257. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2258. if (ret_val) {
  2259. u32 val;
  2260. int i;
  2261. /* pcie serdes link may be down ! */
  2262. for (i = 0; i < 25; i++) {
  2263. msleep(1);
  2264. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2265. if (!(val & (MDIO_START | MDIO_BUSY)))
  2266. break;
  2267. }
  2268. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2269. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2270. return ret_val;
  2271. }
  2272. }
  2273. return 0;
  2274. }
  2275. static s32 atl2_phy_init(struct atl2_hw *hw)
  2276. {
  2277. s32 ret_val;
  2278. u16 phy_val;
  2279. if (hw->phy_configured)
  2280. return 0;
  2281. /* Enable PHY */
  2282. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2283. ATL2_WRITE_FLUSH(hw);
  2284. msleep(1);
  2285. /* check if the PHY is in powersaving mode */
  2286. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2287. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2288. /* 024E / 124E 0r 0274 / 1274 ? */
  2289. if (phy_val & 0x1000) {
  2290. phy_val &= ~0x1000;
  2291. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2292. }
  2293. msleep(1);
  2294. /*Enable PHY LinkChange Interrupt */
  2295. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2296. if (ret_val)
  2297. return ret_val;
  2298. /* setup AutoNeg parameters */
  2299. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2300. if (ret_val)
  2301. return ret_val;
  2302. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2303. ret_val = atl2_phy_commit(hw);
  2304. if (ret_val)
  2305. return ret_val;
  2306. hw->phy_configured = true;
  2307. return ret_val;
  2308. }
  2309. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2310. {
  2311. u32 value;
  2312. /* 00-0B-6A-F6-00-DC
  2313. * 0: 6AF600DC 1: 000B
  2314. * low dword */
  2315. value = (((u32)hw->mac_addr[2]) << 24) |
  2316. (((u32)hw->mac_addr[3]) << 16) |
  2317. (((u32)hw->mac_addr[4]) << 8) |
  2318. (((u32)hw->mac_addr[5]));
  2319. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2320. /* hight dword */
  2321. value = (((u32)hw->mac_addr[0]) << 8) |
  2322. (((u32)hw->mac_addr[1]));
  2323. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2324. }
  2325. /*
  2326. * check_eeprom_exist
  2327. * return 0 if eeprom exist
  2328. */
  2329. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2330. {
  2331. u32 value;
  2332. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2333. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2334. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2335. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2336. }
  2337. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2338. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2339. }
  2340. /* FIXME: This doesn't look right. -- CHS */
  2341. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2342. {
  2343. return true;
  2344. }
  2345. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2346. {
  2347. int i;
  2348. u32 Control;
  2349. if (Offset & 0x3)
  2350. return false; /* address do not align */
  2351. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2352. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2353. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2354. for (i = 0; i < 10; i++) {
  2355. msleep(2);
  2356. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2357. if (Control & VPD_CAP_VPD_FLAG)
  2358. break;
  2359. }
  2360. if (Control & VPD_CAP_VPD_FLAG) {
  2361. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2362. return true;
  2363. }
  2364. return false; /* timeout */
  2365. }
  2366. static void atl2_force_ps(struct atl2_hw *hw)
  2367. {
  2368. u16 phy_val;
  2369. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2370. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2371. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2372. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2373. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2374. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2375. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2376. }
  2377. /* This is the only thing that needs to be changed to adjust the
  2378. * maximum number of ports that the driver can manage.
  2379. */
  2380. #define ATL2_MAX_NIC 4
  2381. #define OPTION_UNSET -1
  2382. #define OPTION_DISABLED 0
  2383. #define OPTION_ENABLED 1
  2384. /* All parameters are treated the same, as an integer array of values.
  2385. * This macro just reduces the need to repeat the same declaration code
  2386. * over and over (plus this helps to avoid typo bugs).
  2387. */
  2388. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2389. #ifndef module_param_array
  2390. /* Module Parameters are always initialized to -1, so that the driver
  2391. * can tell the difference between no user specified value or the
  2392. * user asking for the default value.
  2393. * The true default values are loaded in when atl2_check_options is called.
  2394. *
  2395. * This is a GCC extension to ANSI C.
  2396. * See the item "Labeled Elements in Initializers" in the section
  2397. * "Extensions to the C Language Family" of the GCC documentation.
  2398. */
  2399. #define ATL2_PARAM(X, desc) \
  2400. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2401. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2402. MODULE_PARM_DESC(X, desc);
  2403. #else
  2404. #define ATL2_PARAM(X, desc) \
  2405. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2406. static unsigned int num_##X; \
  2407. module_param_array_named(X, X, int, &num_##X, 0); \
  2408. MODULE_PARM_DESC(X, desc);
  2409. #endif
  2410. /*
  2411. * Transmit Memory Size
  2412. * Valid Range: 64-2048
  2413. * Default Value: 128
  2414. */
  2415. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2416. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2417. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2418. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2419. /*
  2420. * Receive Memory Block Count
  2421. * Valid Range: 16-512
  2422. * Default Value: 128
  2423. */
  2424. #define ATL2_MIN_RXD_COUNT 16
  2425. #define ATL2_MAX_RXD_COUNT 512
  2426. #define ATL2_DEFAULT_RXD_COUNT 64
  2427. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2428. /*
  2429. * User Specified MediaType Override
  2430. *
  2431. * Valid Range: 0-5
  2432. * - 0 - auto-negotiate at all supported speeds
  2433. * - 1 - only link at 1000Mbps Full Duplex
  2434. * - 2 - only link at 100Mbps Full Duplex
  2435. * - 3 - only link at 100Mbps Half Duplex
  2436. * - 4 - only link at 10Mbps Full Duplex
  2437. * - 5 - only link at 10Mbps Half Duplex
  2438. * Default Value: 0
  2439. */
  2440. ATL2_PARAM(MediaType, "MediaType Select");
  2441. /*
  2442. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2443. * Valid Range: 10-65535
  2444. * Default Value: 45000(90ms)
  2445. */
  2446. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2447. #define INT_MOD_MAX_CNT 65000
  2448. #define INT_MOD_MIN_CNT 50
  2449. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2450. /*
  2451. * FlashVendor
  2452. * Valid Range: 0-2
  2453. * 0 - Atmel
  2454. * 1 - SST
  2455. * 2 - ST
  2456. */
  2457. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2458. #define AUTONEG_ADV_DEFAULT 0x2F
  2459. #define AUTONEG_ADV_MASK 0x2F
  2460. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2461. #define FLASH_VENDOR_DEFAULT 0
  2462. #define FLASH_VENDOR_MIN 0
  2463. #define FLASH_VENDOR_MAX 2
  2464. struct atl2_option {
  2465. enum { enable_option, range_option, list_option } type;
  2466. char *name;
  2467. char *err;
  2468. int def;
  2469. union {
  2470. struct { /* range_option info */
  2471. int min;
  2472. int max;
  2473. } r;
  2474. struct { /* list_option info */
  2475. int nr;
  2476. struct atl2_opt_list { int i; char *str; } *p;
  2477. } l;
  2478. } arg;
  2479. };
  2480. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2481. {
  2482. int i;
  2483. struct atl2_opt_list *ent;
  2484. if (*value == OPTION_UNSET) {
  2485. *value = opt->def;
  2486. return 0;
  2487. }
  2488. switch (opt->type) {
  2489. case enable_option:
  2490. switch (*value) {
  2491. case OPTION_ENABLED:
  2492. printk(KERN_INFO "%s Enabled\n", opt->name);
  2493. return 0;
  2494. break;
  2495. case OPTION_DISABLED:
  2496. printk(KERN_INFO "%s Disabled\n", opt->name);
  2497. return 0;
  2498. break;
  2499. }
  2500. break;
  2501. case range_option:
  2502. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2503. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2504. return 0;
  2505. }
  2506. break;
  2507. case list_option:
  2508. for (i = 0; i < opt->arg.l.nr; i++) {
  2509. ent = &opt->arg.l.p[i];
  2510. if (*value == ent->i) {
  2511. if (ent->str[0] != '\0')
  2512. printk(KERN_INFO "%s\n", ent->str);
  2513. return 0;
  2514. }
  2515. }
  2516. break;
  2517. default:
  2518. BUG();
  2519. }
  2520. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2521. opt->name, *value, opt->err);
  2522. *value = opt->def;
  2523. return -1;
  2524. }
  2525. /*
  2526. * atl2_check_options - Range Checking for Command Line Parameters
  2527. * @adapter: board private structure
  2528. *
  2529. * This routine checks all command line parameters for valid user
  2530. * input. If an invalid value is given, or if no user specified
  2531. * value exists, a default value is used. The final value is stored
  2532. * in a variable in the adapter structure.
  2533. */
  2534. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2535. {
  2536. int val;
  2537. struct atl2_option opt;
  2538. int bd = adapter->bd_number;
  2539. if (bd >= ATL2_MAX_NIC) {
  2540. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2541. bd);
  2542. printk(KERN_NOTICE "Using defaults for all values\n");
  2543. #ifndef module_param_array
  2544. bd = ATL2_MAX_NIC;
  2545. #endif
  2546. }
  2547. /* Bytes of Transmit Memory */
  2548. opt.type = range_option;
  2549. opt.name = "Bytes of Transmit Memory";
  2550. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2551. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2552. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2553. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2554. #ifdef module_param_array
  2555. if (num_TxMemSize > bd) {
  2556. #endif
  2557. val = TxMemSize[bd];
  2558. atl2_validate_option(&val, &opt);
  2559. adapter->txd_ring_size = ((u32) val) * 1024;
  2560. #ifdef module_param_array
  2561. } else
  2562. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2563. #endif
  2564. /* txs ring size: */
  2565. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2566. if (adapter->txs_ring_size > 160)
  2567. adapter->txs_ring_size = 160;
  2568. /* Receive Memory Block Count */
  2569. opt.type = range_option;
  2570. opt.name = "Number of receive memory block";
  2571. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2572. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2573. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2574. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2575. #ifdef module_param_array
  2576. if (num_RxMemBlock > bd) {
  2577. #endif
  2578. val = RxMemBlock[bd];
  2579. atl2_validate_option(&val, &opt);
  2580. adapter->rxd_ring_size = (u32)val;
  2581. /* FIXME */
  2582. /* ((u16)val)&~1; */ /* even number */
  2583. #ifdef module_param_array
  2584. } else
  2585. adapter->rxd_ring_size = (u32)opt.def;
  2586. #endif
  2587. /* init RXD Flow control value */
  2588. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2589. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2590. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2591. (adapter->rxd_ring_size / 12);
  2592. /* Interrupt Moderate Timer */
  2593. opt.type = range_option;
  2594. opt.name = "Interrupt Moderate Timer";
  2595. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2596. opt.def = INT_MOD_DEFAULT_CNT;
  2597. opt.arg.r.min = INT_MOD_MIN_CNT;
  2598. opt.arg.r.max = INT_MOD_MAX_CNT;
  2599. #ifdef module_param_array
  2600. if (num_IntModTimer > bd) {
  2601. #endif
  2602. val = IntModTimer[bd];
  2603. atl2_validate_option(&val, &opt);
  2604. adapter->imt = (u16) val;
  2605. #ifdef module_param_array
  2606. } else
  2607. adapter->imt = (u16)(opt.def);
  2608. #endif
  2609. /* Flash Vendor */
  2610. opt.type = range_option;
  2611. opt.name = "SPI Flash Vendor";
  2612. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2613. opt.def = FLASH_VENDOR_DEFAULT;
  2614. opt.arg.r.min = FLASH_VENDOR_MIN;
  2615. opt.arg.r.max = FLASH_VENDOR_MAX;
  2616. #ifdef module_param_array
  2617. if (num_FlashVendor > bd) {
  2618. #endif
  2619. val = FlashVendor[bd];
  2620. atl2_validate_option(&val, &opt);
  2621. adapter->hw.flash_vendor = (u8) val;
  2622. #ifdef module_param_array
  2623. } else
  2624. adapter->hw.flash_vendor = (u8)(opt.def);
  2625. #endif
  2626. /* MediaType */
  2627. opt.type = range_option;
  2628. opt.name = "Speed/Duplex Selection";
  2629. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2630. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2631. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2632. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2633. #ifdef module_param_array
  2634. if (num_MediaType > bd) {
  2635. #endif
  2636. val = MediaType[bd];
  2637. atl2_validate_option(&val, &opt);
  2638. adapter->hw.MediaType = (u16) val;
  2639. #ifdef module_param_array
  2640. } else
  2641. adapter->hw.MediaType = (u16)(opt.def);
  2642. #endif
  2643. }