mxcmmc.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <asm/dma.h>
  36. #include <asm/irq.h>
  37. #include <asm/sizes.h>
  38. #include <mach/mmc.h>
  39. #include <mach/dma.h>
  40. #define DRIVER_NAME "mxc-mmc"
  41. #define MMC_REG_STR_STP_CLK 0x00
  42. #define MMC_REG_STATUS 0x04
  43. #define MMC_REG_CLK_RATE 0x08
  44. #define MMC_REG_CMD_DAT_CONT 0x0C
  45. #define MMC_REG_RES_TO 0x10
  46. #define MMC_REG_READ_TO 0x14
  47. #define MMC_REG_BLK_LEN 0x18
  48. #define MMC_REG_NOB 0x1C
  49. #define MMC_REG_REV_NO 0x20
  50. #define MMC_REG_INT_CNTR 0x24
  51. #define MMC_REG_CMD 0x28
  52. #define MMC_REG_ARG 0x2C
  53. #define MMC_REG_RES_FIFO 0x34
  54. #define MMC_REG_BUFFER_ACCESS 0x38
  55. #define STR_STP_CLK_RESET (1 << 3)
  56. #define STR_STP_CLK_START_CLK (1 << 1)
  57. #define STR_STP_CLK_STOP_CLK (1 << 0)
  58. #define STATUS_CARD_INSERTION (1 << 31)
  59. #define STATUS_CARD_REMOVAL (1 << 30)
  60. #define STATUS_YBUF_EMPTY (1 << 29)
  61. #define STATUS_XBUF_EMPTY (1 << 28)
  62. #define STATUS_YBUF_FULL (1 << 27)
  63. #define STATUS_XBUF_FULL (1 << 26)
  64. #define STATUS_BUF_UND_RUN (1 << 25)
  65. #define STATUS_BUF_OVFL (1 << 24)
  66. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  67. #define STATUS_END_CMD_RESP (1 << 13)
  68. #define STATUS_WRITE_OP_DONE (1 << 12)
  69. #define STATUS_DATA_TRANS_DONE (1 << 11)
  70. #define STATUS_READ_OP_DONE (1 << 11)
  71. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  72. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  73. #define STATUS_BUF_READ_RDY (1 << 7)
  74. #define STATUS_BUF_WRITE_RDY (1 << 6)
  75. #define STATUS_RESP_CRC_ERR (1 << 5)
  76. #define STATUS_CRC_READ_ERR (1 << 3)
  77. #define STATUS_CRC_WRITE_ERR (1 << 2)
  78. #define STATUS_TIME_OUT_RESP (1 << 1)
  79. #define STATUS_TIME_OUT_READ (1 << 0)
  80. #define STATUS_ERR_MASK 0x2f
  81. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  82. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  83. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  84. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  85. #define CMD_DAT_CONT_INIT (1 << 7)
  86. #define CMD_DAT_CONT_WRITE (1 << 4)
  87. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  88. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  89. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  91. #define INT_SDIO_INT_WKP_EN (1 << 18)
  92. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  93. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  94. #define INT_CARD_INSERTION_EN (1 << 15)
  95. #define INT_CARD_REMOVAL_EN (1 << 14)
  96. #define INT_SDIO_IRQ_EN (1 << 13)
  97. #define INT_DAT0_EN (1 << 12)
  98. #define INT_BUF_READ_EN (1 << 4)
  99. #define INT_BUF_WRITE_EN (1 << 3)
  100. #define INT_END_CMD_RES_EN (1 << 2)
  101. #define INT_WRITE_OP_DONE_EN (1 << 1)
  102. #define INT_READ_OP_EN (1 << 0)
  103. struct mxcmci_host {
  104. struct mmc_host *mmc;
  105. struct resource *res;
  106. void __iomem *base;
  107. int irq;
  108. int detect_irq;
  109. struct dma_chan *dma;
  110. struct dma_async_tx_descriptor *desc;
  111. int do_dma;
  112. int default_irq_mask;
  113. int use_sdio;
  114. unsigned int power_mode;
  115. struct imxmmc_platform_data *pdata;
  116. struct mmc_request *req;
  117. struct mmc_command *cmd;
  118. struct mmc_data *data;
  119. unsigned int datasize;
  120. unsigned int dma_dir;
  121. u16 rev_no;
  122. unsigned int cmdat;
  123. struct clk *clk;
  124. int clock;
  125. struct work_struct datawork;
  126. spinlock_t lock;
  127. struct regulator *vcc;
  128. int burstlen;
  129. int dmareq;
  130. struct dma_slave_config dma_slave_config;
  131. struct imx_dma_data dma_data;
  132. };
  133. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  134. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  135. {
  136. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  137. if (IS_ERR(host->vcc)) {
  138. host->vcc = NULL;
  139. } else {
  140. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  141. if (host->pdata && host->pdata->ocr_avail)
  142. dev_warn(mmc_dev(host->mmc),
  143. "pdata->ocr_avail will not be used\n");
  144. }
  145. if (host->vcc == NULL) {
  146. /* fall-back to platform data */
  147. if (host->pdata && host->pdata->ocr_avail)
  148. host->mmc->ocr_avail = host->pdata->ocr_avail;
  149. else
  150. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  151. }
  152. }
  153. static inline void mxcmci_set_power(struct mxcmci_host *host,
  154. unsigned char power_mode,
  155. unsigned int vdd)
  156. {
  157. if (host->vcc) {
  158. if (power_mode == MMC_POWER_UP)
  159. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  160. else if (power_mode == MMC_POWER_OFF)
  161. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  162. }
  163. if (host->pdata && host->pdata->setpower)
  164. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  165. }
  166. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  167. {
  168. return host->do_dma;
  169. }
  170. static void mxcmci_softreset(struct mxcmci_host *host)
  171. {
  172. int i;
  173. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  174. /* reset sequence */
  175. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  176. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  177. host->base + MMC_REG_STR_STP_CLK);
  178. for (i = 0; i < 8; i++)
  179. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  180. writew(0xff, host->base + MMC_REG_RES_TO);
  181. }
  182. static int mxcmci_setup_dma(struct mmc_host *mmc);
  183. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  184. {
  185. unsigned int nob = data->blocks;
  186. unsigned int blksz = data->blksz;
  187. unsigned int datasize = nob * blksz;
  188. struct scatterlist *sg;
  189. int i, nents;
  190. if (data->flags & MMC_DATA_STREAM)
  191. nob = 0xffff;
  192. host->data = data;
  193. data->bytes_xfered = 0;
  194. writew(nob, host->base + MMC_REG_NOB);
  195. writew(blksz, host->base + MMC_REG_BLK_LEN);
  196. host->datasize = datasize;
  197. if (!mxcmci_use_dma(host))
  198. return 0;
  199. for_each_sg(data->sg, sg, data->sg_len, i) {
  200. if (sg->offset & 3 || sg->length & 3) {
  201. host->do_dma = 0;
  202. return 0;
  203. }
  204. }
  205. if (data->flags & MMC_DATA_READ)
  206. host->dma_dir = DMA_FROM_DEVICE;
  207. else
  208. host->dma_dir = DMA_TO_DEVICE;
  209. nents = dma_map_sg(host->dma->device->dev, data->sg,
  210. data->sg_len, host->dma_dir);
  211. if (nents != data->sg_len)
  212. return -EINVAL;
  213. host->desc = host->dma->device->device_prep_slave_sg(host->dma,
  214. data->sg, data->sg_len, host->dma_dir,
  215. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  216. if (!host->desc) {
  217. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  218. host->dma_dir);
  219. host->do_dma = 0;
  220. return 0; /* Fall back to PIO */
  221. }
  222. wmb();
  223. dmaengine_submit(host->desc);
  224. return 0;
  225. }
  226. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  227. unsigned int cmdat)
  228. {
  229. u32 int_cntr = host->default_irq_mask;
  230. unsigned long flags;
  231. WARN_ON(host->cmd != NULL);
  232. host->cmd = cmd;
  233. switch (mmc_resp_type(cmd)) {
  234. case MMC_RSP_R1: /* short CRC, OPCODE */
  235. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  236. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  237. break;
  238. case MMC_RSP_R2: /* long 136 bit + CRC */
  239. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  240. break;
  241. case MMC_RSP_R3: /* short */
  242. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  243. break;
  244. case MMC_RSP_NONE:
  245. break;
  246. default:
  247. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  248. mmc_resp_type(cmd));
  249. cmd->error = -EINVAL;
  250. return -EINVAL;
  251. }
  252. int_cntr = INT_END_CMD_RES_EN;
  253. if (mxcmci_use_dma(host))
  254. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  255. spin_lock_irqsave(&host->lock, flags);
  256. if (host->use_sdio)
  257. int_cntr |= INT_SDIO_IRQ_EN;
  258. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  259. spin_unlock_irqrestore(&host->lock, flags);
  260. writew(cmd->opcode, host->base + MMC_REG_CMD);
  261. writel(cmd->arg, host->base + MMC_REG_ARG);
  262. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  263. return 0;
  264. }
  265. static void mxcmci_finish_request(struct mxcmci_host *host,
  266. struct mmc_request *req)
  267. {
  268. u32 int_cntr = host->default_irq_mask;
  269. unsigned long flags;
  270. spin_lock_irqsave(&host->lock, flags);
  271. if (host->use_sdio)
  272. int_cntr |= INT_SDIO_IRQ_EN;
  273. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  274. spin_unlock_irqrestore(&host->lock, flags);
  275. host->req = NULL;
  276. host->cmd = NULL;
  277. host->data = NULL;
  278. mmc_request_done(host->mmc, req);
  279. }
  280. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  281. {
  282. struct mmc_data *data = host->data;
  283. int data_error;
  284. if (mxcmci_use_dma(host)) {
  285. dmaengine_terminate_all(host->dma);
  286. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  287. host->dma_dir);
  288. }
  289. if (stat & STATUS_ERR_MASK) {
  290. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  291. stat);
  292. if (stat & STATUS_CRC_READ_ERR) {
  293. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  294. data->error = -EILSEQ;
  295. } else if (stat & STATUS_CRC_WRITE_ERR) {
  296. u32 err_code = (stat >> 9) & 0x3;
  297. if (err_code == 2) { /* No CRC response */
  298. dev_err(mmc_dev(host->mmc),
  299. "%s: No CRC -ETIMEDOUT\n", __func__);
  300. data->error = -ETIMEDOUT;
  301. } else {
  302. dev_err(mmc_dev(host->mmc),
  303. "%s: -EILSEQ\n", __func__);
  304. data->error = -EILSEQ;
  305. }
  306. } else if (stat & STATUS_TIME_OUT_READ) {
  307. dev_err(mmc_dev(host->mmc),
  308. "%s: read -ETIMEDOUT\n", __func__);
  309. data->error = -ETIMEDOUT;
  310. } else {
  311. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  312. data->error = -EIO;
  313. }
  314. } else {
  315. data->bytes_xfered = host->datasize;
  316. }
  317. data_error = data->error;
  318. host->data = NULL;
  319. return data_error;
  320. }
  321. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  322. {
  323. struct mmc_command *cmd = host->cmd;
  324. int i;
  325. u32 a, b, c;
  326. if (!cmd)
  327. return;
  328. if (stat & STATUS_TIME_OUT_RESP) {
  329. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  330. cmd->error = -ETIMEDOUT;
  331. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  332. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  333. cmd->error = -EILSEQ;
  334. }
  335. if (cmd->flags & MMC_RSP_PRESENT) {
  336. if (cmd->flags & MMC_RSP_136) {
  337. for (i = 0; i < 4; i++) {
  338. a = readw(host->base + MMC_REG_RES_FIFO);
  339. b = readw(host->base + MMC_REG_RES_FIFO);
  340. cmd->resp[i] = a << 16 | b;
  341. }
  342. } else {
  343. a = readw(host->base + MMC_REG_RES_FIFO);
  344. b = readw(host->base + MMC_REG_RES_FIFO);
  345. c = readw(host->base + MMC_REG_RES_FIFO);
  346. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  347. }
  348. }
  349. }
  350. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  351. {
  352. u32 stat;
  353. unsigned long timeout = jiffies + HZ;
  354. do {
  355. stat = readl(host->base + MMC_REG_STATUS);
  356. if (stat & STATUS_ERR_MASK)
  357. return stat;
  358. if (time_after(jiffies, timeout)) {
  359. mxcmci_softreset(host);
  360. mxcmci_set_clk_rate(host, host->clock);
  361. return STATUS_TIME_OUT_READ;
  362. }
  363. if (stat & mask)
  364. return 0;
  365. cpu_relax();
  366. } while (1);
  367. }
  368. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  369. {
  370. unsigned int stat;
  371. u32 *buf = _buf;
  372. while (bytes > 3) {
  373. stat = mxcmci_poll_status(host,
  374. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  375. if (stat)
  376. return stat;
  377. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  378. bytes -= 4;
  379. }
  380. if (bytes) {
  381. u8 *b = (u8 *)buf;
  382. u32 tmp;
  383. stat = mxcmci_poll_status(host,
  384. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  385. if (stat)
  386. return stat;
  387. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  388. memcpy(b, &tmp, bytes);
  389. }
  390. return 0;
  391. }
  392. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  393. {
  394. unsigned int stat;
  395. u32 *buf = _buf;
  396. while (bytes > 3) {
  397. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  398. if (stat)
  399. return stat;
  400. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  401. bytes -= 4;
  402. }
  403. if (bytes) {
  404. u8 *b = (u8 *)buf;
  405. u32 tmp;
  406. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  407. if (stat)
  408. return stat;
  409. memcpy(&tmp, b, bytes);
  410. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  411. }
  412. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  413. if (stat)
  414. return stat;
  415. return 0;
  416. }
  417. static int mxcmci_transfer_data(struct mxcmci_host *host)
  418. {
  419. struct mmc_data *data = host->req->data;
  420. struct scatterlist *sg;
  421. int stat, i;
  422. host->data = data;
  423. host->datasize = 0;
  424. if (data->flags & MMC_DATA_READ) {
  425. for_each_sg(data->sg, sg, data->sg_len, i) {
  426. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  427. if (stat)
  428. return stat;
  429. host->datasize += sg->length;
  430. }
  431. } else {
  432. for_each_sg(data->sg, sg, data->sg_len, i) {
  433. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  434. if (stat)
  435. return stat;
  436. host->datasize += sg->length;
  437. }
  438. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  439. if (stat)
  440. return stat;
  441. }
  442. return 0;
  443. }
  444. static void mxcmci_datawork(struct work_struct *work)
  445. {
  446. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  447. datawork);
  448. int datastat = mxcmci_transfer_data(host);
  449. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  450. host->base + MMC_REG_STATUS);
  451. mxcmci_finish_data(host, datastat);
  452. if (host->req->stop) {
  453. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  454. mxcmci_finish_request(host, host->req);
  455. return;
  456. }
  457. } else {
  458. mxcmci_finish_request(host, host->req);
  459. }
  460. }
  461. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  462. {
  463. struct mmc_data *data = host->data;
  464. int data_error;
  465. if (!data)
  466. return;
  467. data_error = mxcmci_finish_data(host, stat);
  468. mxcmci_read_response(host, stat);
  469. host->cmd = NULL;
  470. if (host->req->stop) {
  471. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  472. mxcmci_finish_request(host, host->req);
  473. return;
  474. }
  475. } else {
  476. mxcmci_finish_request(host, host->req);
  477. }
  478. }
  479. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  480. {
  481. mxcmci_read_response(host, stat);
  482. host->cmd = NULL;
  483. if (!host->data && host->req) {
  484. mxcmci_finish_request(host, host->req);
  485. return;
  486. }
  487. /* For the DMA case the DMA engine handles the data transfer
  488. * automatically. For non DMA we have to do it ourselves.
  489. * Don't do it in interrupt context though.
  490. */
  491. if (!mxcmci_use_dma(host) && host->data)
  492. schedule_work(&host->datawork);
  493. }
  494. static irqreturn_t mxcmci_irq(int irq, void *devid)
  495. {
  496. struct mxcmci_host *host = devid;
  497. unsigned long flags;
  498. bool sdio_irq;
  499. u32 stat;
  500. stat = readl(host->base + MMC_REG_STATUS);
  501. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  502. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  503. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  504. spin_lock_irqsave(&host->lock, flags);
  505. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  506. spin_unlock_irqrestore(&host->lock, flags);
  507. if (mxcmci_use_dma(host) &&
  508. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  509. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  510. host->base + MMC_REG_STATUS);
  511. if (sdio_irq) {
  512. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  513. mmc_signal_sdio_irq(host->mmc);
  514. }
  515. if (stat & STATUS_END_CMD_RESP)
  516. mxcmci_cmd_done(host, stat);
  517. if (mxcmci_use_dma(host) &&
  518. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  519. mxcmci_data_done(host, stat);
  520. if (host->default_irq_mask &&
  521. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  522. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  523. return IRQ_HANDLED;
  524. }
  525. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  526. {
  527. struct mxcmci_host *host = mmc_priv(mmc);
  528. unsigned int cmdat = host->cmdat;
  529. int error;
  530. WARN_ON(host->req != NULL);
  531. host->req = req;
  532. host->cmdat &= ~CMD_DAT_CONT_INIT;
  533. if (host->dma)
  534. host->do_dma = 1;
  535. if (req->data) {
  536. error = mxcmci_setup_data(host, req->data);
  537. if (error) {
  538. req->cmd->error = error;
  539. goto out;
  540. }
  541. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  542. if (req->data->flags & MMC_DATA_WRITE)
  543. cmdat |= CMD_DAT_CONT_WRITE;
  544. }
  545. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  546. out:
  547. if (error)
  548. mxcmci_finish_request(host, req);
  549. }
  550. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  551. {
  552. unsigned int divider;
  553. int prescaler = 0;
  554. unsigned int clk_in = clk_get_rate(host->clk);
  555. while (prescaler <= 0x800) {
  556. for (divider = 1; divider <= 0xF; divider++) {
  557. int x;
  558. x = (clk_in / (divider + 1));
  559. if (prescaler)
  560. x /= (prescaler * 2);
  561. if (x <= clk_ios)
  562. break;
  563. }
  564. if (divider < 0x10)
  565. break;
  566. if (prescaler == 0)
  567. prescaler = 1;
  568. else
  569. prescaler <<= 1;
  570. }
  571. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  572. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  573. prescaler, divider, clk_in, clk_ios);
  574. }
  575. static int mxcmci_setup_dma(struct mmc_host *mmc)
  576. {
  577. struct mxcmci_host *host = mmc_priv(mmc);
  578. struct dma_slave_config *config = &host->dma_slave_config;
  579. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  580. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  581. config->dst_addr_width = 4;
  582. config->src_addr_width = 4;
  583. config->dst_maxburst = host->burstlen;
  584. config->src_maxburst = host->burstlen;
  585. return dmaengine_slave_config(host->dma, config);
  586. }
  587. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  588. {
  589. struct mxcmci_host *host = mmc_priv(mmc);
  590. int burstlen, ret;
  591. /*
  592. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  593. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  594. */
  595. if (ios->bus_width == MMC_BUS_WIDTH_4)
  596. burstlen = 16;
  597. else
  598. burstlen = 4;
  599. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  600. host->burstlen = burstlen;
  601. ret = mxcmci_setup_dma(mmc);
  602. if (ret) {
  603. dev_err(mmc_dev(host->mmc),
  604. "failed to config DMA channel. Falling back to PIO\n");
  605. dma_release_channel(host->dma);
  606. host->do_dma = 0;
  607. }
  608. }
  609. if (ios->bus_width == MMC_BUS_WIDTH_4)
  610. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  611. else
  612. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  613. if (host->power_mode != ios->power_mode) {
  614. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  615. host->power_mode = ios->power_mode;
  616. if (ios->power_mode == MMC_POWER_ON)
  617. host->cmdat |= CMD_DAT_CONT_INIT;
  618. }
  619. if (ios->clock) {
  620. mxcmci_set_clk_rate(host, ios->clock);
  621. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  622. } else {
  623. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  624. }
  625. host->clock = ios->clock;
  626. }
  627. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  628. {
  629. struct mmc_host *mmc = data;
  630. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  631. mmc_detect_change(mmc, msecs_to_jiffies(250));
  632. return IRQ_HANDLED;
  633. }
  634. static int mxcmci_get_ro(struct mmc_host *mmc)
  635. {
  636. struct mxcmci_host *host = mmc_priv(mmc);
  637. if (host->pdata && host->pdata->get_ro)
  638. return !!host->pdata->get_ro(mmc_dev(mmc));
  639. /*
  640. * Board doesn't support read only detection; let the mmc core
  641. * decide what to do.
  642. */
  643. return -ENOSYS;
  644. }
  645. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  646. {
  647. struct mxcmci_host *host = mmc_priv(mmc);
  648. unsigned long flags;
  649. u32 int_cntr;
  650. spin_lock_irqsave(&host->lock, flags);
  651. host->use_sdio = enable;
  652. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  653. if (enable)
  654. int_cntr |= INT_SDIO_IRQ_EN;
  655. else
  656. int_cntr &= ~INT_SDIO_IRQ_EN;
  657. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  658. spin_unlock_irqrestore(&host->lock, flags);
  659. }
  660. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  661. {
  662. /*
  663. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  664. * multi-block transfers when connected SDIO peripheral doesn't
  665. * drive the BUSY line as required by the specs.
  666. * One way to prevent this is to only allow 1-bit transfers.
  667. */
  668. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  669. host->caps &= ~MMC_CAP_4_BIT_DATA;
  670. else
  671. host->caps |= MMC_CAP_4_BIT_DATA;
  672. }
  673. static bool filter(struct dma_chan *chan, void *param)
  674. {
  675. struct mxcmci_host *host = param;
  676. if (!imx_dma_is_general_purpose(chan))
  677. return false;
  678. chan->private = &host->dma_data;
  679. return true;
  680. }
  681. static const struct mmc_host_ops mxcmci_ops = {
  682. .request = mxcmci_request,
  683. .set_ios = mxcmci_set_ios,
  684. .get_ro = mxcmci_get_ro,
  685. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  686. .init_card = mxcmci_init_card,
  687. };
  688. static int mxcmci_probe(struct platform_device *pdev)
  689. {
  690. struct mmc_host *mmc;
  691. struct mxcmci_host *host = NULL;
  692. struct resource *iores, *r;
  693. int ret = 0, irq;
  694. dma_cap_mask_t mask;
  695. printk(KERN_INFO "i.MX SDHC driver\n");
  696. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  697. irq = platform_get_irq(pdev, 0);
  698. if (!iores || irq < 0)
  699. return -EINVAL;
  700. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  701. if (!r)
  702. return -EBUSY;
  703. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  704. if (!mmc) {
  705. ret = -ENOMEM;
  706. goto out_release_mem;
  707. }
  708. mmc->ops = &mxcmci_ops;
  709. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  710. /* MMC core transfer sizes tunable parameters */
  711. mmc->max_segs = 64;
  712. mmc->max_blk_size = 2048;
  713. mmc->max_blk_count = 65535;
  714. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  715. mmc->max_seg_size = mmc->max_req_size;
  716. host = mmc_priv(mmc);
  717. host->base = ioremap(r->start, resource_size(r));
  718. if (!host->base) {
  719. ret = -ENOMEM;
  720. goto out_free;
  721. }
  722. host->mmc = mmc;
  723. host->pdata = pdev->dev.platform_data;
  724. spin_lock_init(&host->lock);
  725. mxcmci_init_ocr(host);
  726. if (host->pdata && host->pdata->dat3_card_detect)
  727. host->default_irq_mask =
  728. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  729. else
  730. host->default_irq_mask = 0;
  731. host->res = r;
  732. host->irq = irq;
  733. host->clk = clk_get(&pdev->dev, NULL);
  734. if (IS_ERR(host->clk)) {
  735. ret = PTR_ERR(host->clk);
  736. goto out_iounmap;
  737. }
  738. clk_enable(host->clk);
  739. mxcmci_softreset(host);
  740. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  741. if (host->rev_no != 0x400) {
  742. ret = -ENODEV;
  743. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  744. host->rev_no);
  745. goto out_clk_put;
  746. }
  747. mmc->f_min = clk_get_rate(host->clk) >> 16;
  748. mmc->f_max = clk_get_rate(host->clk) >> 1;
  749. /* recommended in data sheet */
  750. writew(0x2db4, host->base + MMC_REG_READ_TO);
  751. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  752. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  753. if (r) {
  754. host->dmareq = r->start;
  755. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  756. host->dma_data.priority = DMA_PRIO_LOW;
  757. host->dma_data.dma_request = host->dmareq;
  758. dma_cap_zero(mask);
  759. dma_cap_set(DMA_SLAVE, mask);
  760. host->dma = dma_request_channel(mask, filter, host);
  761. if (host->dma)
  762. mmc->max_seg_size = dma_get_max_seg_size(
  763. host->dma->device->dev);
  764. }
  765. if (!host->dma)
  766. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  767. INIT_WORK(&host->datawork, mxcmci_datawork);
  768. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  769. if (ret)
  770. goto out_free_dma;
  771. platform_set_drvdata(pdev, mmc);
  772. if (host->pdata && host->pdata->init) {
  773. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  774. host->mmc);
  775. if (ret)
  776. goto out_free_irq;
  777. }
  778. mmc_add_host(mmc);
  779. return 0;
  780. out_free_irq:
  781. free_irq(host->irq, host);
  782. out_free_dma:
  783. if (host->dma)
  784. dma_release_channel(host->dma);
  785. out_clk_put:
  786. clk_disable(host->clk);
  787. clk_put(host->clk);
  788. out_iounmap:
  789. iounmap(host->base);
  790. out_free:
  791. mmc_free_host(mmc);
  792. out_release_mem:
  793. release_mem_region(iores->start, resource_size(iores));
  794. return ret;
  795. }
  796. static int mxcmci_remove(struct platform_device *pdev)
  797. {
  798. struct mmc_host *mmc = platform_get_drvdata(pdev);
  799. struct mxcmci_host *host = mmc_priv(mmc);
  800. platform_set_drvdata(pdev, NULL);
  801. mmc_remove_host(mmc);
  802. if (host->vcc)
  803. regulator_put(host->vcc);
  804. if (host->pdata && host->pdata->exit)
  805. host->pdata->exit(&pdev->dev, mmc);
  806. free_irq(host->irq, host);
  807. iounmap(host->base);
  808. if (host->dma)
  809. dma_release_channel(host->dma);
  810. clk_disable(host->clk);
  811. clk_put(host->clk);
  812. release_mem_region(host->res->start, resource_size(host->res));
  813. mmc_free_host(mmc);
  814. return 0;
  815. }
  816. #ifdef CONFIG_PM
  817. static int mxcmci_suspend(struct device *dev)
  818. {
  819. struct mmc_host *mmc = dev_get_drvdata(dev);
  820. struct mxcmci_host *host = mmc_priv(mmc);
  821. int ret = 0;
  822. if (mmc)
  823. ret = mmc_suspend_host(mmc);
  824. clk_disable(host->clk);
  825. return ret;
  826. }
  827. static int mxcmci_resume(struct device *dev)
  828. {
  829. struct mmc_host *mmc = dev_get_drvdata(dev);
  830. struct mxcmci_host *host = mmc_priv(mmc);
  831. int ret = 0;
  832. clk_enable(host->clk);
  833. if (mmc)
  834. ret = mmc_resume_host(mmc);
  835. return ret;
  836. }
  837. static const struct dev_pm_ops mxcmci_pm_ops = {
  838. .suspend = mxcmci_suspend,
  839. .resume = mxcmci_resume,
  840. };
  841. #endif
  842. static struct platform_driver mxcmci_driver = {
  843. .probe = mxcmci_probe,
  844. .remove = mxcmci_remove,
  845. .driver = {
  846. .name = DRIVER_NAME,
  847. .owner = THIS_MODULE,
  848. #ifdef CONFIG_PM
  849. .pm = &mxcmci_pm_ops,
  850. #endif
  851. }
  852. };
  853. static int __init mxcmci_init(void)
  854. {
  855. return platform_driver_register(&mxcmci_driver);
  856. }
  857. static void __exit mxcmci_exit(void)
  858. {
  859. platform_driver_unregister(&mxcmci_driver);
  860. }
  861. module_init(mxcmci_init);
  862. module_exit(mxcmci_exit);
  863. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  864. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  865. MODULE_LICENSE("GPL");
  866. MODULE_ALIAS("platform:imx-mmc");