dw_mmc.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Synopsys DesignWare Multimedia Card Interface driver
  3. * (Based on NXP driver for lpc 31xx)
  4. *
  5. * Copyright (C) 2009 NXP Semiconductors
  6. * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #ifndef _DW_MMC_H_
  14. #define _DW_MMC_H_
  15. #define SDMMC_CTRL 0x000
  16. #define SDMMC_PWREN 0x004
  17. #define SDMMC_CLKDIV 0x008
  18. #define SDMMC_CLKSRC 0x00c
  19. #define SDMMC_CLKENA 0x010
  20. #define SDMMC_TMOUT 0x014
  21. #define SDMMC_CTYPE 0x018
  22. #define SDMMC_BLKSIZ 0x01c
  23. #define SDMMC_BYTCNT 0x020
  24. #define SDMMC_INTMASK 0x024
  25. #define SDMMC_CMDARG 0x028
  26. #define SDMMC_CMD 0x02c
  27. #define SDMMC_RESP0 0x030
  28. #define SDMMC_RESP1 0x034
  29. #define SDMMC_RESP2 0x038
  30. #define SDMMC_RESP3 0x03c
  31. #define SDMMC_MINTSTS 0x040
  32. #define SDMMC_RINTSTS 0x044
  33. #define SDMMC_STATUS 0x048
  34. #define SDMMC_FIFOTH 0x04c
  35. #define SDMMC_CDETECT 0x050
  36. #define SDMMC_WRTPRT 0x054
  37. #define SDMMC_GPIO 0x058
  38. #define SDMMC_TCBCNT 0x05c
  39. #define SDMMC_TBBCNT 0x060
  40. #define SDMMC_DEBNCE 0x064
  41. #define SDMMC_USRID 0x068
  42. #define SDMMC_VERID 0x06c
  43. #define SDMMC_HCON 0x070
  44. #define SDMMC_UHS_REG 0x074
  45. #define SDMMC_BMOD 0x080
  46. #define SDMMC_PLDMND 0x084
  47. #define SDMMC_DBADDR 0x088
  48. #define SDMMC_IDSTS 0x08c
  49. #define SDMMC_IDINTEN 0x090
  50. #define SDMMC_DSCADDR 0x094
  51. #define SDMMC_BUFADDR 0x098
  52. #define SDMMC_DATA 0x100
  53. /* shift bit field */
  54. #define _SBF(f, v) ((v) << (f))
  55. /* Control register defines */
  56. #define SDMMC_CTRL_USE_IDMAC BIT(25)
  57. #define SDMMC_CTRL_CEATA_INT_EN BIT(11)
  58. #define SDMMC_CTRL_SEND_AS_CCSD BIT(10)
  59. #define SDMMC_CTRL_SEND_CCSD BIT(9)
  60. #define SDMMC_CTRL_ABRT_READ_DATA BIT(8)
  61. #define SDMMC_CTRL_SEND_IRQ_RESP BIT(7)
  62. #define SDMMC_CTRL_READ_WAIT BIT(6)
  63. #define SDMMC_CTRL_DMA_ENABLE BIT(5)
  64. #define SDMMC_CTRL_INT_ENABLE BIT(4)
  65. #define SDMMC_CTRL_DMA_RESET BIT(2)
  66. #define SDMMC_CTRL_FIFO_RESET BIT(1)
  67. #define SDMMC_CTRL_RESET BIT(0)
  68. /* Clock Enable register defines */
  69. #define SDMMC_CLKEN_LOW_PWR BIT(16)
  70. #define SDMMC_CLKEN_ENABLE BIT(0)
  71. /* time-out register defines */
  72. #define SDMMC_TMOUT_DATA(n) _SBF(8, (n))
  73. #define SDMMC_TMOUT_DATA_MSK 0xFFFFFF00
  74. #define SDMMC_TMOUT_RESP(n) ((n) & 0xFF)
  75. #define SDMMC_TMOUT_RESP_MSK 0xFF
  76. /* card-type register defines */
  77. #define SDMMC_CTYPE_8BIT BIT(16)
  78. #define SDMMC_CTYPE_4BIT BIT(0)
  79. #define SDMMC_CTYPE_1BIT 0
  80. /* Interrupt status & mask register defines */
  81. #define SDMMC_INT_SDIO BIT(16)
  82. #define SDMMC_INT_EBE BIT(15)
  83. #define SDMMC_INT_ACD BIT(14)
  84. #define SDMMC_INT_SBE BIT(13)
  85. #define SDMMC_INT_HLE BIT(12)
  86. #define SDMMC_INT_FRUN BIT(11)
  87. #define SDMMC_INT_HTO BIT(10)
  88. #define SDMMC_INT_DTO BIT(9)
  89. #define SDMMC_INT_RTO BIT(8)
  90. #define SDMMC_INT_DCRC BIT(7)
  91. #define SDMMC_INT_RCRC BIT(6)
  92. #define SDMMC_INT_RXDR BIT(5)
  93. #define SDMMC_INT_TXDR BIT(4)
  94. #define SDMMC_INT_DATA_OVER BIT(3)
  95. #define SDMMC_INT_CMD_DONE BIT(2)
  96. #define SDMMC_INT_RESP_ERR BIT(1)
  97. #define SDMMC_INT_CD BIT(0)
  98. #define SDMMC_INT_ERROR 0xbfc2
  99. /* Command register defines */
  100. #define SDMMC_CMD_START BIT(31)
  101. #define SDMMC_CMD_CCS_EXP BIT(23)
  102. #define SDMMC_CMD_CEATA_RD BIT(22)
  103. #define SDMMC_CMD_UPD_CLK BIT(21)
  104. #define SDMMC_CMD_INIT BIT(15)
  105. #define SDMMC_CMD_STOP BIT(14)
  106. #define SDMMC_CMD_PRV_DAT_WAIT BIT(13)
  107. #define SDMMC_CMD_SEND_STOP BIT(12)
  108. #define SDMMC_CMD_STRM_MODE BIT(11)
  109. #define SDMMC_CMD_DAT_WR BIT(10)
  110. #define SDMMC_CMD_DAT_EXP BIT(9)
  111. #define SDMMC_CMD_RESP_CRC BIT(8)
  112. #define SDMMC_CMD_RESP_LONG BIT(7)
  113. #define SDMMC_CMD_RESP_EXP BIT(6)
  114. #define SDMMC_CMD_INDX(n) ((n) & 0x1F)
  115. /* Status register defines */
  116. #define SDMMC_GET_FCNT(x) (((x)>>17) & 0x1FF)
  117. /* Internal DMAC interrupt defines */
  118. #define SDMMC_IDMAC_INT_AI BIT(9)
  119. #define SDMMC_IDMAC_INT_NI BIT(8)
  120. #define SDMMC_IDMAC_INT_CES BIT(5)
  121. #define SDMMC_IDMAC_INT_DU BIT(4)
  122. #define SDMMC_IDMAC_INT_FBE BIT(2)
  123. #define SDMMC_IDMAC_INT_RI BIT(1)
  124. #define SDMMC_IDMAC_INT_TI BIT(0)
  125. /* Internal DMAC bus mode bits */
  126. #define SDMMC_IDMAC_ENABLE BIT(7)
  127. #define SDMMC_IDMAC_FB BIT(1)
  128. #define SDMMC_IDMAC_SWRESET BIT(0)
  129. /* Register access macros */
  130. #define mci_readl(dev, reg) \
  131. __raw_readl((dev)->regs + SDMMC_##reg)
  132. #define mci_writel(dev, reg, value) \
  133. __raw_writel((value), (dev)->regs + SDMMC_##reg)
  134. /* 16-bit FIFO access macros */
  135. #define mci_readw(dev, reg) \
  136. __raw_readw((dev)->regs + SDMMC_##reg)
  137. #define mci_writew(dev, reg, value) \
  138. __raw_writew((value), (dev)->regs + SDMMC_##reg)
  139. /* 64-bit FIFO access macros */
  140. #ifdef readq
  141. #define mci_readq(dev, reg) \
  142. __raw_readq((dev)->regs + SDMMC_##reg)
  143. #define mci_writeq(dev, reg, value) \
  144. __raw_writeq((value), (dev)->regs + SDMMC_##reg)
  145. #else
  146. /*
  147. * Dummy readq implementation for architectures that don't define it.
  148. *
  149. * We would assume that none of these architectures would configure
  150. * the IP block with a 64bit FIFO width, so this code will never be
  151. * executed on those machines. Defining these macros here keeps the
  152. * rest of the code free from ifdefs.
  153. */
  154. #define mci_readq(dev, reg) \
  155. (*(volatile u64 __force *)((dev)->regs + SDMMC_##reg))
  156. #define mci_writeq(dev, reg, value) \
  157. (*(volatile u64 __force *)((dev)->regs + SDMMC_##reg) = (value))
  158. #endif
  159. #endif /* _DW_MMC_H_ */