davinci_mmc.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479
  1. /*
  2. * davinci_mmc.c - TI DaVinci MMC/SD/SDIO driver
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. * Original author: Purushotam Kumar
  6. * Copyright (C) 2009 David Brownell
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/ioport.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/io.h>
  30. #include <linux/irq.h>
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/mmc/mmc.h>
  34. #include <mach/mmc.h>
  35. #include <mach/edma.h>
  36. /*
  37. * Register Definitions
  38. */
  39. #define DAVINCI_MMCCTL 0x00 /* Control Register */
  40. #define DAVINCI_MMCCLK 0x04 /* Memory Clock Control Register */
  41. #define DAVINCI_MMCST0 0x08 /* Status Register 0 */
  42. #define DAVINCI_MMCST1 0x0C /* Status Register 1 */
  43. #define DAVINCI_MMCIM 0x10 /* Interrupt Mask Register */
  44. #define DAVINCI_MMCTOR 0x14 /* Response Time-Out Register */
  45. #define DAVINCI_MMCTOD 0x18 /* Data Read Time-Out Register */
  46. #define DAVINCI_MMCBLEN 0x1C /* Block Length Register */
  47. #define DAVINCI_MMCNBLK 0x20 /* Number of Blocks Register */
  48. #define DAVINCI_MMCNBLC 0x24 /* Number of Blocks Counter Register */
  49. #define DAVINCI_MMCDRR 0x28 /* Data Receive Register */
  50. #define DAVINCI_MMCDXR 0x2C /* Data Transmit Register */
  51. #define DAVINCI_MMCCMD 0x30 /* Command Register */
  52. #define DAVINCI_MMCARGHL 0x34 /* Argument Register */
  53. #define DAVINCI_MMCRSP01 0x38 /* Response Register 0 and 1 */
  54. #define DAVINCI_MMCRSP23 0x3C /* Response Register 0 and 1 */
  55. #define DAVINCI_MMCRSP45 0x40 /* Response Register 0 and 1 */
  56. #define DAVINCI_MMCRSP67 0x44 /* Response Register 0 and 1 */
  57. #define DAVINCI_MMCDRSP 0x48 /* Data Response Register */
  58. #define DAVINCI_MMCETOK 0x4C
  59. #define DAVINCI_MMCCIDX 0x50 /* Command Index Register */
  60. #define DAVINCI_MMCCKC 0x54
  61. #define DAVINCI_MMCTORC 0x58
  62. #define DAVINCI_MMCTODC 0x5C
  63. #define DAVINCI_MMCBLNC 0x60
  64. #define DAVINCI_SDIOCTL 0x64
  65. #define DAVINCI_SDIOST0 0x68
  66. #define DAVINCI_SDIOIEN 0x6C
  67. #define DAVINCI_SDIOIST 0x70
  68. #define DAVINCI_MMCFIFOCTL 0x74 /* FIFO Control Register */
  69. /* DAVINCI_MMCCTL definitions */
  70. #define MMCCTL_DATRST (1 << 0)
  71. #define MMCCTL_CMDRST (1 << 1)
  72. #define MMCCTL_WIDTH_8_BIT (1 << 8)
  73. #define MMCCTL_WIDTH_4_BIT (1 << 2)
  74. #define MMCCTL_DATEG_DISABLED (0 << 6)
  75. #define MMCCTL_DATEG_RISING (1 << 6)
  76. #define MMCCTL_DATEG_FALLING (2 << 6)
  77. #define MMCCTL_DATEG_BOTH (3 << 6)
  78. #define MMCCTL_PERMDR_LE (0 << 9)
  79. #define MMCCTL_PERMDR_BE (1 << 9)
  80. #define MMCCTL_PERMDX_LE (0 << 10)
  81. #define MMCCTL_PERMDX_BE (1 << 10)
  82. /* DAVINCI_MMCCLK definitions */
  83. #define MMCCLK_CLKEN (1 << 8)
  84. #define MMCCLK_CLKRT_MASK (0xFF << 0)
  85. /* IRQ bit definitions, for DAVINCI_MMCST0 and DAVINCI_MMCIM */
  86. #define MMCST0_DATDNE BIT(0) /* data done */
  87. #define MMCST0_BSYDNE BIT(1) /* busy done */
  88. #define MMCST0_RSPDNE BIT(2) /* command done */
  89. #define MMCST0_TOUTRD BIT(3) /* data read timeout */
  90. #define MMCST0_TOUTRS BIT(4) /* command response timeout */
  91. #define MMCST0_CRCWR BIT(5) /* data write CRC error */
  92. #define MMCST0_CRCRD BIT(6) /* data read CRC error */
  93. #define MMCST0_CRCRS BIT(7) /* command response CRC error */
  94. #define MMCST0_DXRDY BIT(9) /* data transmit ready (fifo empty) */
  95. #define MMCST0_DRRDY BIT(10) /* data receive ready (data in fifo)*/
  96. #define MMCST0_DATED BIT(11) /* DAT3 edge detect */
  97. #define MMCST0_TRNDNE BIT(12) /* transfer done */
  98. /* DAVINCI_MMCST1 definitions */
  99. #define MMCST1_BUSY (1 << 0)
  100. /* DAVINCI_MMCCMD definitions */
  101. #define MMCCMD_CMD_MASK (0x3F << 0)
  102. #define MMCCMD_PPLEN (1 << 7)
  103. #define MMCCMD_BSYEXP (1 << 8)
  104. #define MMCCMD_RSPFMT_MASK (3 << 9)
  105. #define MMCCMD_RSPFMT_NONE (0 << 9)
  106. #define MMCCMD_RSPFMT_R1456 (1 << 9)
  107. #define MMCCMD_RSPFMT_R2 (2 << 9)
  108. #define MMCCMD_RSPFMT_R3 (3 << 9)
  109. #define MMCCMD_DTRW (1 << 11)
  110. #define MMCCMD_STRMTP (1 << 12)
  111. #define MMCCMD_WDATX (1 << 13)
  112. #define MMCCMD_INITCK (1 << 14)
  113. #define MMCCMD_DCLR (1 << 15)
  114. #define MMCCMD_DMATRIG (1 << 16)
  115. /* DAVINCI_MMCFIFOCTL definitions */
  116. #define MMCFIFOCTL_FIFORST (1 << 0)
  117. #define MMCFIFOCTL_FIFODIR_WR (1 << 1)
  118. #define MMCFIFOCTL_FIFODIR_RD (0 << 1)
  119. #define MMCFIFOCTL_FIFOLEV (1 << 2) /* 0 = 128 bits, 1 = 256 bits */
  120. #define MMCFIFOCTL_ACCWD_4 (0 << 3) /* access width of 4 bytes */
  121. #define MMCFIFOCTL_ACCWD_3 (1 << 3) /* access width of 3 bytes */
  122. #define MMCFIFOCTL_ACCWD_2 (2 << 3) /* access width of 2 bytes */
  123. #define MMCFIFOCTL_ACCWD_1 (3 << 3) /* access width of 1 byte */
  124. /* DAVINCI_SDIOST0 definitions */
  125. #define SDIOST0_DAT1_HI BIT(0)
  126. /* DAVINCI_SDIOIEN definitions */
  127. #define SDIOIEN_IOINTEN BIT(0)
  128. /* DAVINCI_SDIOIST definitions */
  129. #define SDIOIST_IOINT BIT(0)
  130. /* MMCSD Init clock in Hz in opendrain mode */
  131. #define MMCSD_INIT_CLOCK 200000
  132. /*
  133. * One scatterlist dma "segment" is at most MAX_CCNT rw_threshold units,
  134. * and we handle up to MAX_NR_SG segments. MMC_BLOCK_BOUNCE kicks in only
  135. * for drivers with max_segs == 1, making the segments bigger (64KB)
  136. * than the page or two that's otherwise typical. nr_sg (passed from
  137. * platform data) == 16 gives at least the same throughput boost, using
  138. * EDMA transfer linkage instead of spending CPU time copying pages.
  139. */
  140. #define MAX_CCNT ((1 << 16) - 1)
  141. #define MAX_NR_SG 16
  142. static unsigned rw_threshold = 32;
  143. module_param(rw_threshold, uint, S_IRUGO);
  144. MODULE_PARM_DESC(rw_threshold,
  145. "Read/Write threshold. Default = 32");
  146. static unsigned __initdata use_dma = 1;
  147. module_param(use_dma, uint, 0);
  148. MODULE_PARM_DESC(use_dma, "Whether to use DMA or not. Default = 1");
  149. struct mmc_davinci_host {
  150. struct mmc_command *cmd;
  151. struct mmc_data *data;
  152. struct mmc_host *mmc;
  153. struct clk *clk;
  154. unsigned int mmc_input_clk;
  155. void __iomem *base;
  156. struct resource *mem_res;
  157. int mmc_irq, sdio_irq;
  158. unsigned char bus_mode;
  159. #define DAVINCI_MMC_DATADIR_NONE 0
  160. #define DAVINCI_MMC_DATADIR_READ 1
  161. #define DAVINCI_MMC_DATADIR_WRITE 2
  162. unsigned char data_dir;
  163. unsigned char suspended;
  164. /* buffer is used during PIO of one scatterlist segment, and
  165. * is updated along with buffer_bytes_left. bytes_left applies
  166. * to all N blocks of the PIO transfer.
  167. */
  168. u8 *buffer;
  169. u32 buffer_bytes_left;
  170. u32 bytes_left;
  171. u32 rxdma, txdma;
  172. bool use_dma;
  173. bool do_dma;
  174. bool sdio_int;
  175. /* Scatterlist DMA uses one or more parameter RAM entries:
  176. * the main one (associated with rxdma or txdma) plus zero or
  177. * more links. The entries for a given transfer differ only
  178. * by memory buffer (address, length) and link field.
  179. */
  180. struct edmacc_param tx_template;
  181. struct edmacc_param rx_template;
  182. unsigned n_link;
  183. u32 links[MAX_NR_SG - 1];
  184. /* For PIO we walk scatterlists one segment at a time. */
  185. unsigned int sg_len;
  186. struct scatterlist *sg;
  187. /* Version of the MMC/SD controller */
  188. u8 version;
  189. /* for ns in one cycle calculation */
  190. unsigned ns_in_one_cycle;
  191. /* Number of sg segments */
  192. u8 nr_sg;
  193. #ifdef CONFIG_CPU_FREQ
  194. struct notifier_block freq_transition;
  195. #endif
  196. };
  197. /* PIO only */
  198. static void mmc_davinci_sg_to_buf(struct mmc_davinci_host *host)
  199. {
  200. host->buffer_bytes_left = sg_dma_len(host->sg);
  201. host->buffer = sg_virt(host->sg);
  202. if (host->buffer_bytes_left > host->bytes_left)
  203. host->buffer_bytes_left = host->bytes_left;
  204. }
  205. static void davinci_fifo_data_trans(struct mmc_davinci_host *host,
  206. unsigned int n)
  207. {
  208. u8 *p;
  209. unsigned int i;
  210. if (host->buffer_bytes_left == 0) {
  211. host->sg = sg_next(host->data->sg);
  212. mmc_davinci_sg_to_buf(host);
  213. }
  214. p = host->buffer;
  215. if (n > host->buffer_bytes_left)
  216. n = host->buffer_bytes_left;
  217. host->buffer_bytes_left -= n;
  218. host->bytes_left -= n;
  219. /* NOTE: we never transfer more than rw_threshold bytes
  220. * to/from the fifo here; there's no I/O overlap.
  221. * This also assumes that access width( i.e. ACCWD) is 4 bytes
  222. */
  223. if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
  224. for (i = 0; i < (n >> 2); i++) {
  225. writel(*((u32 *)p), host->base + DAVINCI_MMCDXR);
  226. p = p + 4;
  227. }
  228. if (n & 3) {
  229. iowrite8_rep(host->base + DAVINCI_MMCDXR, p, (n & 3));
  230. p = p + (n & 3);
  231. }
  232. } else {
  233. for (i = 0; i < (n >> 2); i++) {
  234. *((u32 *)p) = readl(host->base + DAVINCI_MMCDRR);
  235. p = p + 4;
  236. }
  237. if (n & 3) {
  238. ioread8_rep(host->base + DAVINCI_MMCDRR, p, (n & 3));
  239. p = p + (n & 3);
  240. }
  241. }
  242. host->buffer = p;
  243. }
  244. static void mmc_davinci_start_command(struct mmc_davinci_host *host,
  245. struct mmc_command *cmd)
  246. {
  247. u32 cmd_reg = 0;
  248. u32 im_val;
  249. dev_dbg(mmc_dev(host->mmc), "CMD%d, arg 0x%08x%s\n",
  250. cmd->opcode, cmd->arg,
  251. ({ char *s;
  252. switch (mmc_resp_type(cmd)) {
  253. case MMC_RSP_R1:
  254. s = ", R1/R5/R6/R7 response";
  255. break;
  256. case MMC_RSP_R1B:
  257. s = ", R1b response";
  258. break;
  259. case MMC_RSP_R2:
  260. s = ", R2 response";
  261. break;
  262. case MMC_RSP_R3:
  263. s = ", R3/R4 response";
  264. break;
  265. default:
  266. s = ", (R? response)";
  267. break;
  268. }; s; }));
  269. host->cmd = cmd;
  270. switch (mmc_resp_type(cmd)) {
  271. case MMC_RSP_R1B:
  272. /* There's some spec confusion about when R1B is
  273. * allowed, but if the card doesn't issue a BUSY
  274. * then it's harmless for us to allow it.
  275. */
  276. cmd_reg |= MMCCMD_BSYEXP;
  277. /* FALLTHROUGH */
  278. case MMC_RSP_R1: /* 48 bits, CRC */
  279. cmd_reg |= MMCCMD_RSPFMT_R1456;
  280. break;
  281. case MMC_RSP_R2: /* 136 bits, CRC */
  282. cmd_reg |= MMCCMD_RSPFMT_R2;
  283. break;
  284. case MMC_RSP_R3: /* 48 bits, no CRC */
  285. cmd_reg |= MMCCMD_RSPFMT_R3;
  286. break;
  287. default:
  288. cmd_reg |= MMCCMD_RSPFMT_NONE;
  289. dev_dbg(mmc_dev(host->mmc), "unknown resp_type %04x\n",
  290. mmc_resp_type(cmd));
  291. break;
  292. }
  293. /* Set command index */
  294. cmd_reg |= cmd->opcode;
  295. /* Enable EDMA transfer triggers */
  296. if (host->do_dma)
  297. cmd_reg |= MMCCMD_DMATRIG;
  298. if (host->version == MMC_CTLR_VERSION_2 && host->data != NULL &&
  299. host->data_dir == DAVINCI_MMC_DATADIR_READ)
  300. cmd_reg |= MMCCMD_DMATRIG;
  301. /* Setting whether command involves data transfer or not */
  302. if (cmd->data)
  303. cmd_reg |= MMCCMD_WDATX;
  304. /* Setting whether stream or block transfer */
  305. if (cmd->flags & MMC_DATA_STREAM)
  306. cmd_reg |= MMCCMD_STRMTP;
  307. /* Setting whether data read or write */
  308. if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE)
  309. cmd_reg |= MMCCMD_DTRW;
  310. if (host->bus_mode == MMC_BUSMODE_PUSHPULL)
  311. cmd_reg |= MMCCMD_PPLEN;
  312. /* set Command timeout */
  313. writel(0x1FFF, host->base + DAVINCI_MMCTOR);
  314. /* Enable interrupt (calculate here, defer until FIFO is stuffed). */
  315. im_val = MMCST0_RSPDNE | MMCST0_CRCRS | MMCST0_TOUTRS;
  316. if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
  317. im_val |= MMCST0_DATDNE | MMCST0_CRCWR;
  318. if (!host->do_dma)
  319. im_val |= MMCST0_DXRDY;
  320. } else if (host->data_dir == DAVINCI_MMC_DATADIR_READ) {
  321. im_val |= MMCST0_DATDNE | MMCST0_CRCRD | MMCST0_TOUTRD;
  322. if (!host->do_dma)
  323. im_val |= MMCST0_DRRDY;
  324. }
  325. /*
  326. * Before non-DMA WRITE commands the controller needs priming:
  327. * FIFO should be populated with 32 bytes i.e. whatever is the FIFO size
  328. */
  329. if (!host->do_dma && (host->data_dir == DAVINCI_MMC_DATADIR_WRITE))
  330. davinci_fifo_data_trans(host, rw_threshold);
  331. writel(cmd->arg, host->base + DAVINCI_MMCARGHL);
  332. writel(cmd_reg, host->base + DAVINCI_MMCCMD);
  333. writel(im_val, host->base + DAVINCI_MMCIM);
  334. }
  335. /*----------------------------------------------------------------------*/
  336. /* DMA infrastructure */
  337. static void davinci_abort_dma(struct mmc_davinci_host *host)
  338. {
  339. int sync_dev;
  340. if (host->data_dir == DAVINCI_MMC_DATADIR_READ)
  341. sync_dev = host->rxdma;
  342. else
  343. sync_dev = host->txdma;
  344. edma_stop(sync_dev);
  345. edma_clean_channel(sync_dev);
  346. }
  347. static void
  348. mmc_davinci_xfer_done(struct mmc_davinci_host *host, struct mmc_data *data);
  349. static void mmc_davinci_dma_cb(unsigned channel, u16 ch_status, void *data)
  350. {
  351. if (DMA_COMPLETE != ch_status) {
  352. struct mmc_davinci_host *host = data;
  353. /* Currently means: DMA Event Missed, or "null" transfer
  354. * request was seen. In the future, TC errors (like bad
  355. * addresses) might be presented too.
  356. */
  357. dev_warn(mmc_dev(host->mmc), "DMA %s error\n",
  358. (host->data->flags & MMC_DATA_WRITE)
  359. ? "write" : "read");
  360. host->data->error = -EIO;
  361. mmc_davinci_xfer_done(host, host->data);
  362. }
  363. }
  364. /* Set up tx or rx template, to be modified and updated later */
  365. static void __init mmc_davinci_dma_setup(struct mmc_davinci_host *host,
  366. bool tx, struct edmacc_param *template)
  367. {
  368. unsigned sync_dev;
  369. const u16 acnt = 4;
  370. const u16 bcnt = rw_threshold >> 2;
  371. const u16 ccnt = 0;
  372. u32 src_port = 0;
  373. u32 dst_port = 0;
  374. s16 src_bidx, dst_bidx;
  375. s16 src_cidx, dst_cidx;
  376. /*
  377. * A-B Sync transfer: each DMA request is for one "frame" of
  378. * rw_threshold bytes, broken into "acnt"-size chunks repeated
  379. * "bcnt" times. Each segment needs "ccnt" such frames; since
  380. * we tell the block layer our mmc->max_seg_size limit, we can
  381. * trust (later) that it's within bounds.
  382. *
  383. * The FIFOs are read/written in 4-byte chunks (acnt == 4) and
  384. * EDMA will optimize memory operations to use larger bursts.
  385. */
  386. if (tx) {
  387. sync_dev = host->txdma;
  388. /* src_prt, ccnt, and link to be set up later */
  389. src_bidx = acnt;
  390. src_cidx = acnt * bcnt;
  391. dst_port = host->mem_res->start + DAVINCI_MMCDXR;
  392. dst_bidx = 0;
  393. dst_cidx = 0;
  394. } else {
  395. sync_dev = host->rxdma;
  396. src_port = host->mem_res->start + DAVINCI_MMCDRR;
  397. src_bidx = 0;
  398. src_cidx = 0;
  399. /* dst_prt, ccnt, and link to be set up later */
  400. dst_bidx = acnt;
  401. dst_cidx = acnt * bcnt;
  402. }
  403. /*
  404. * We can't use FIFO mode for the FIFOs because MMC FIFO addresses
  405. * are not 256-bit (32-byte) aligned. So we use INCR, and the W8BIT
  406. * parameter is ignored.
  407. */
  408. edma_set_src(sync_dev, src_port, INCR, W8BIT);
  409. edma_set_dest(sync_dev, dst_port, INCR, W8BIT);
  410. edma_set_src_index(sync_dev, src_bidx, src_cidx);
  411. edma_set_dest_index(sync_dev, dst_bidx, dst_cidx);
  412. edma_set_transfer_params(sync_dev, acnt, bcnt, ccnt, 8, ABSYNC);
  413. edma_read_slot(sync_dev, template);
  414. /* don't bother with irqs or chaining */
  415. template->opt |= EDMA_CHAN_SLOT(sync_dev) << 12;
  416. }
  417. static void mmc_davinci_send_dma_request(struct mmc_davinci_host *host,
  418. struct mmc_data *data)
  419. {
  420. struct edmacc_param *template;
  421. int channel, slot;
  422. unsigned link;
  423. struct scatterlist *sg;
  424. unsigned sg_len;
  425. unsigned bytes_left = host->bytes_left;
  426. const unsigned shift = ffs(rw_threshold) - 1;
  427. if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
  428. template = &host->tx_template;
  429. channel = host->txdma;
  430. } else {
  431. template = &host->rx_template;
  432. channel = host->rxdma;
  433. }
  434. /* We know sg_len and ccnt will never be out of range because
  435. * we told the mmc layer which in turn tells the block layer
  436. * to ensure that it only hands us one scatterlist segment
  437. * per EDMA PARAM entry. Update the PARAM
  438. * entries needed for each segment of this scatterlist.
  439. */
  440. for (slot = channel, link = 0, sg = data->sg, sg_len = host->sg_len;
  441. sg_len-- != 0 && bytes_left;
  442. sg = sg_next(sg), slot = host->links[link++]) {
  443. u32 buf = sg_dma_address(sg);
  444. unsigned count = sg_dma_len(sg);
  445. template->link_bcntrld = sg_len
  446. ? (EDMA_CHAN_SLOT(host->links[link]) << 5)
  447. : 0xffff;
  448. if (count > bytes_left)
  449. count = bytes_left;
  450. bytes_left -= count;
  451. if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE)
  452. template->src = buf;
  453. else
  454. template->dst = buf;
  455. template->ccnt = count >> shift;
  456. edma_write_slot(slot, template);
  457. }
  458. if (host->version == MMC_CTLR_VERSION_2)
  459. edma_clear_event(channel);
  460. edma_start(channel);
  461. }
  462. static int mmc_davinci_start_dma_transfer(struct mmc_davinci_host *host,
  463. struct mmc_data *data)
  464. {
  465. int i;
  466. int mask = rw_threshold - 1;
  467. host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  468. ((data->flags & MMC_DATA_WRITE)
  469. ? DMA_TO_DEVICE
  470. : DMA_FROM_DEVICE));
  471. /* no individual DMA segment should need a partial FIFO */
  472. for (i = 0; i < host->sg_len; i++) {
  473. if (sg_dma_len(data->sg + i) & mask) {
  474. dma_unmap_sg(mmc_dev(host->mmc),
  475. data->sg, data->sg_len,
  476. (data->flags & MMC_DATA_WRITE)
  477. ? DMA_TO_DEVICE
  478. : DMA_FROM_DEVICE);
  479. return -1;
  480. }
  481. }
  482. host->do_dma = 1;
  483. mmc_davinci_send_dma_request(host, data);
  484. return 0;
  485. }
  486. static void __init_or_module
  487. davinci_release_dma_channels(struct mmc_davinci_host *host)
  488. {
  489. unsigned i;
  490. if (!host->use_dma)
  491. return;
  492. for (i = 0; i < host->n_link; i++)
  493. edma_free_slot(host->links[i]);
  494. edma_free_channel(host->txdma);
  495. edma_free_channel(host->rxdma);
  496. }
  497. static int __init davinci_acquire_dma_channels(struct mmc_davinci_host *host)
  498. {
  499. u32 link_size;
  500. int r, i;
  501. /* Acquire master DMA write channel */
  502. r = edma_alloc_channel(host->txdma, mmc_davinci_dma_cb, host,
  503. EVENTQ_DEFAULT);
  504. if (r < 0) {
  505. dev_warn(mmc_dev(host->mmc), "alloc %s channel err %d\n",
  506. "tx", r);
  507. return r;
  508. }
  509. mmc_davinci_dma_setup(host, true, &host->tx_template);
  510. /* Acquire master DMA read channel */
  511. r = edma_alloc_channel(host->rxdma, mmc_davinci_dma_cb, host,
  512. EVENTQ_DEFAULT);
  513. if (r < 0) {
  514. dev_warn(mmc_dev(host->mmc), "alloc %s channel err %d\n",
  515. "rx", r);
  516. goto free_master_write;
  517. }
  518. mmc_davinci_dma_setup(host, false, &host->rx_template);
  519. /* Allocate parameter RAM slots, which will later be bound to a
  520. * channel as needed to handle a scatterlist.
  521. */
  522. link_size = min_t(unsigned, host->nr_sg, ARRAY_SIZE(host->links));
  523. for (i = 0; i < link_size; i++) {
  524. r = edma_alloc_slot(EDMA_CTLR(host->txdma), EDMA_SLOT_ANY);
  525. if (r < 0) {
  526. dev_dbg(mmc_dev(host->mmc), "dma PaRAM alloc --> %d\n",
  527. r);
  528. break;
  529. }
  530. host->links[i] = r;
  531. }
  532. host->n_link = i;
  533. return 0;
  534. free_master_write:
  535. edma_free_channel(host->txdma);
  536. return r;
  537. }
  538. /*----------------------------------------------------------------------*/
  539. static void
  540. mmc_davinci_prepare_data(struct mmc_davinci_host *host, struct mmc_request *req)
  541. {
  542. int fifo_lev = (rw_threshold == 32) ? MMCFIFOCTL_FIFOLEV : 0;
  543. int timeout;
  544. struct mmc_data *data = req->data;
  545. if (host->version == MMC_CTLR_VERSION_2)
  546. fifo_lev = (rw_threshold == 64) ? MMCFIFOCTL_FIFOLEV : 0;
  547. host->data = data;
  548. if (data == NULL) {
  549. host->data_dir = DAVINCI_MMC_DATADIR_NONE;
  550. writel(0, host->base + DAVINCI_MMCBLEN);
  551. writel(0, host->base + DAVINCI_MMCNBLK);
  552. return;
  553. }
  554. dev_dbg(mmc_dev(host->mmc), "%s %s, %d blocks of %d bytes\n",
  555. (data->flags & MMC_DATA_STREAM) ? "stream" : "block",
  556. (data->flags & MMC_DATA_WRITE) ? "write" : "read",
  557. data->blocks, data->blksz);
  558. dev_dbg(mmc_dev(host->mmc), " DTO %d cycles + %d ns\n",
  559. data->timeout_clks, data->timeout_ns);
  560. timeout = data->timeout_clks +
  561. (data->timeout_ns / host->ns_in_one_cycle);
  562. if (timeout > 0xffff)
  563. timeout = 0xffff;
  564. writel(timeout, host->base + DAVINCI_MMCTOD);
  565. writel(data->blocks, host->base + DAVINCI_MMCNBLK);
  566. writel(data->blksz, host->base + DAVINCI_MMCBLEN);
  567. /* Configure the FIFO */
  568. switch (data->flags & MMC_DATA_WRITE) {
  569. case MMC_DATA_WRITE:
  570. host->data_dir = DAVINCI_MMC_DATADIR_WRITE;
  571. writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR | MMCFIFOCTL_FIFORST,
  572. host->base + DAVINCI_MMCFIFOCTL);
  573. writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR,
  574. host->base + DAVINCI_MMCFIFOCTL);
  575. break;
  576. default:
  577. host->data_dir = DAVINCI_MMC_DATADIR_READ;
  578. writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD | MMCFIFOCTL_FIFORST,
  579. host->base + DAVINCI_MMCFIFOCTL);
  580. writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD,
  581. host->base + DAVINCI_MMCFIFOCTL);
  582. break;
  583. }
  584. host->buffer = NULL;
  585. host->bytes_left = data->blocks * data->blksz;
  586. /* For now we try to use DMA whenever we won't need partial FIFO
  587. * reads or writes, either for the whole transfer (as tested here)
  588. * or for any individual scatterlist segment (tested when we call
  589. * start_dma_transfer).
  590. *
  591. * While we *could* change that, unusual block sizes are rarely
  592. * used. The occasional fallback to PIO should't hurt.
  593. */
  594. if (host->use_dma && (host->bytes_left & (rw_threshold - 1)) == 0
  595. && mmc_davinci_start_dma_transfer(host, data) == 0) {
  596. /* zero this to ensure we take no PIO paths */
  597. host->bytes_left = 0;
  598. } else {
  599. /* Revert to CPU Copy */
  600. host->sg_len = data->sg_len;
  601. host->sg = host->data->sg;
  602. mmc_davinci_sg_to_buf(host);
  603. }
  604. }
  605. static void mmc_davinci_request(struct mmc_host *mmc, struct mmc_request *req)
  606. {
  607. struct mmc_davinci_host *host = mmc_priv(mmc);
  608. unsigned long timeout = jiffies + msecs_to_jiffies(900);
  609. u32 mmcst1 = 0;
  610. /* Card may still be sending BUSY after a previous operation,
  611. * typically some kind of write. If so, we can't proceed yet.
  612. */
  613. while (time_before(jiffies, timeout)) {
  614. mmcst1 = readl(host->base + DAVINCI_MMCST1);
  615. if (!(mmcst1 & MMCST1_BUSY))
  616. break;
  617. cpu_relax();
  618. }
  619. if (mmcst1 & MMCST1_BUSY) {
  620. dev_err(mmc_dev(host->mmc), "still BUSY? bad ... \n");
  621. req->cmd->error = -ETIMEDOUT;
  622. mmc_request_done(mmc, req);
  623. return;
  624. }
  625. host->do_dma = 0;
  626. mmc_davinci_prepare_data(host, req);
  627. mmc_davinci_start_command(host, req->cmd);
  628. }
  629. static unsigned int calculate_freq_for_card(struct mmc_davinci_host *host,
  630. unsigned int mmc_req_freq)
  631. {
  632. unsigned int mmc_freq = 0, mmc_pclk = 0, mmc_push_pull_divisor = 0;
  633. mmc_pclk = host->mmc_input_clk;
  634. if (mmc_req_freq && mmc_pclk > (2 * mmc_req_freq))
  635. mmc_push_pull_divisor = ((unsigned int)mmc_pclk
  636. / (2 * mmc_req_freq)) - 1;
  637. else
  638. mmc_push_pull_divisor = 0;
  639. mmc_freq = (unsigned int)mmc_pclk
  640. / (2 * (mmc_push_pull_divisor + 1));
  641. if (mmc_freq > mmc_req_freq)
  642. mmc_push_pull_divisor = mmc_push_pull_divisor + 1;
  643. /* Convert ns to clock cycles */
  644. if (mmc_req_freq <= 400000)
  645. host->ns_in_one_cycle = (1000000) / (((mmc_pclk
  646. / (2 * (mmc_push_pull_divisor + 1)))/1000));
  647. else
  648. host->ns_in_one_cycle = (1000000) / (((mmc_pclk
  649. / (2 * (mmc_push_pull_divisor + 1)))/1000000));
  650. return mmc_push_pull_divisor;
  651. }
  652. static void calculate_clk_divider(struct mmc_host *mmc, struct mmc_ios *ios)
  653. {
  654. unsigned int open_drain_freq = 0, mmc_pclk = 0;
  655. unsigned int mmc_push_pull_freq = 0;
  656. struct mmc_davinci_host *host = mmc_priv(mmc);
  657. if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
  658. u32 temp;
  659. /* Ignoring the init clock value passed for fixing the inter
  660. * operability with different cards.
  661. */
  662. open_drain_freq = ((unsigned int)mmc_pclk
  663. / (2 * MMCSD_INIT_CLOCK)) - 1;
  664. if (open_drain_freq > 0xFF)
  665. open_drain_freq = 0xFF;
  666. temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK;
  667. temp |= open_drain_freq;
  668. writel(temp, host->base + DAVINCI_MMCCLK);
  669. /* Convert ns to clock cycles */
  670. host->ns_in_one_cycle = (1000000) / (MMCSD_INIT_CLOCK/1000);
  671. } else {
  672. u32 temp;
  673. mmc_push_pull_freq = calculate_freq_for_card(host, ios->clock);
  674. if (mmc_push_pull_freq > 0xFF)
  675. mmc_push_pull_freq = 0xFF;
  676. temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKEN;
  677. writel(temp, host->base + DAVINCI_MMCCLK);
  678. udelay(10);
  679. temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK;
  680. temp |= mmc_push_pull_freq;
  681. writel(temp, host->base + DAVINCI_MMCCLK);
  682. writel(temp | MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK);
  683. udelay(10);
  684. }
  685. }
  686. static void mmc_davinci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  687. {
  688. struct mmc_davinci_host *host = mmc_priv(mmc);
  689. dev_dbg(mmc_dev(host->mmc),
  690. "clock %dHz busmode %d powermode %d Vdd %04x\n",
  691. ios->clock, ios->bus_mode, ios->power_mode,
  692. ios->vdd);
  693. switch (ios->bus_width) {
  694. case MMC_BUS_WIDTH_8:
  695. dev_dbg(mmc_dev(host->mmc), "Enabling 8 bit mode\n");
  696. writel((readl(host->base + DAVINCI_MMCCTL) &
  697. ~MMCCTL_WIDTH_4_BIT) | MMCCTL_WIDTH_8_BIT,
  698. host->base + DAVINCI_MMCCTL);
  699. break;
  700. case MMC_BUS_WIDTH_4:
  701. dev_dbg(mmc_dev(host->mmc), "Enabling 4 bit mode\n");
  702. if (host->version == MMC_CTLR_VERSION_2)
  703. writel((readl(host->base + DAVINCI_MMCCTL) &
  704. ~MMCCTL_WIDTH_8_BIT) | MMCCTL_WIDTH_4_BIT,
  705. host->base + DAVINCI_MMCCTL);
  706. else
  707. writel(readl(host->base + DAVINCI_MMCCTL) |
  708. MMCCTL_WIDTH_4_BIT,
  709. host->base + DAVINCI_MMCCTL);
  710. break;
  711. case MMC_BUS_WIDTH_1:
  712. dev_dbg(mmc_dev(host->mmc), "Enabling 1 bit mode\n");
  713. if (host->version == MMC_CTLR_VERSION_2)
  714. writel(readl(host->base + DAVINCI_MMCCTL) &
  715. ~(MMCCTL_WIDTH_8_BIT | MMCCTL_WIDTH_4_BIT),
  716. host->base + DAVINCI_MMCCTL);
  717. else
  718. writel(readl(host->base + DAVINCI_MMCCTL) &
  719. ~MMCCTL_WIDTH_4_BIT,
  720. host->base + DAVINCI_MMCCTL);
  721. break;
  722. }
  723. calculate_clk_divider(mmc, ios);
  724. host->bus_mode = ios->bus_mode;
  725. if (ios->power_mode == MMC_POWER_UP) {
  726. unsigned long timeout = jiffies + msecs_to_jiffies(50);
  727. bool lose = true;
  728. /* Send clock cycles, poll completion */
  729. writel(0, host->base + DAVINCI_MMCARGHL);
  730. writel(MMCCMD_INITCK, host->base + DAVINCI_MMCCMD);
  731. while (time_before(jiffies, timeout)) {
  732. u32 tmp = readl(host->base + DAVINCI_MMCST0);
  733. if (tmp & MMCST0_RSPDNE) {
  734. lose = false;
  735. break;
  736. }
  737. cpu_relax();
  738. }
  739. if (lose)
  740. dev_warn(mmc_dev(host->mmc), "powerup timeout\n");
  741. }
  742. /* FIXME on power OFF, reset things ... */
  743. }
  744. static void
  745. mmc_davinci_xfer_done(struct mmc_davinci_host *host, struct mmc_data *data)
  746. {
  747. host->data = NULL;
  748. if (host->mmc->caps & MMC_CAP_SDIO_IRQ) {
  749. /*
  750. * SDIO Interrupt Detection work-around as suggested by
  751. * Davinci Errata (TMS320DM355 Silicon Revision 1.1 Errata
  752. * 2.1.6): Signal SDIO interrupt only if it is enabled by core
  753. */
  754. if (host->sdio_int && !(readl(host->base + DAVINCI_SDIOST0) &
  755. SDIOST0_DAT1_HI)) {
  756. writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
  757. mmc_signal_sdio_irq(host->mmc);
  758. }
  759. }
  760. if (host->do_dma) {
  761. davinci_abort_dma(host);
  762. dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
  763. (data->flags & MMC_DATA_WRITE)
  764. ? DMA_TO_DEVICE
  765. : DMA_FROM_DEVICE);
  766. host->do_dma = false;
  767. }
  768. host->data_dir = DAVINCI_MMC_DATADIR_NONE;
  769. if (!data->stop || (host->cmd && host->cmd->error)) {
  770. mmc_request_done(host->mmc, data->mrq);
  771. writel(0, host->base + DAVINCI_MMCIM);
  772. } else
  773. mmc_davinci_start_command(host, data->stop);
  774. }
  775. static void mmc_davinci_cmd_done(struct mmc_davinci_host *host,
  776. struct mmc_command *cmd)
  777. {
  778. host->cmd = NULL;
  779. if (cmd->flags & MMC_RSP_PRESENT) {
  780. if (cmd->flags & MMC_RSP_136) {
  781. /* response type 2 */
  782. cmd->resp[3] = readl(host->base + DAVINCI_MMCRSP01);
  783. cmd->resp[2] = readl(host->base + DAVINCI_MMCRSP23);
  784. cmd->resp[1] = readl(host->base + DAVINCI_MMCRSP45);
  785. cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67);
  786. } else {
  787. /* response types 1, 1b, 3, 4, 5, 6 */
  788. cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67);
  789. }
  790. }
  791. if (host->data == NULL || cmd->error) {
  792. if (cmd->error == -ETIMEDOUT)
  793. cmd->mrq->cmd->retries = 0;
  794. mmc_request_done(host->mmc, cmd->mrq);
  795. writel(0, host->base + DAVINCI_MMCIM);
  796. }
  797. }
  798. static inline void mmc_davinci_reset_ctrl(struct mmc_davinci_host *host,
  799. int val)
  800. {
  801. u32 temp;
  802. temp = readl(host->base + DAVINCI_MMCCTL);
  803. if (val) /* reset */
  804. temp |= MMCCTL_CMDRST | MMCCTL_DATRST;
  805. else /* enable */
  806. temp &= ~(MMCCTL_CMDRST | MMCCTL_DATRST);
  807. writel(temp, host->base + DAVINCI_MMCCTL);
  808. udelay(10);
  809. }
  810. static void
  811. davinci_abort_data(struct mmc_davinci_host *host, struct mmc_data *data)
  812. {
  813. mmc_davinci_reset_ctrl(host, 1);
  814. mmc_davinci_reset_ctrl(host, 0);
  815. }
  816. static irqreturn_t mmc_davinci_sdio_irq(int irq, void *dev_id)
  817. {
  818. struct mmc_davinci_host *host = dev_id;
  819. unsigned int status;
  820. status = readl(host->base + DAVINCI_SDIOIST);
  821. if (status & SDIOIST_IOINT) {
  822. dev_dbg(mmc_dev(host->mmc),
  823. "SDIO interrupt status %x\n", status);
  824. writel(status | SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
  825. mmc_signal_sdio_irq(host->mmc);
  826. }
  827. return IRQ_HANDLED;
  828. }
  829. static irqreturn_t mmc_davinci_irq(int irq, void *dev_id)
  830. {
  831. struct mmc_davinci_host *host = (struct mmc_davinci_host *)dev_id;
  832. unsigned int status, qstatus;
  833. int end_command = 0;
  834. int end_transfer = 0;
  835. struct mmc_data *data = host->data;
  836. if (host->cmd == NULL && host->data == NULL) {
  837. status = readl(host->base + DAVINCI_MMCST0);
  838. dev_dbg(mmc_dev(host->mmc),
  839. "Spurious interrupt 0x%04x\n", status);
  840. /* Disable the interrupt from mmcsd */
  841. writel(0, host->base + DAVINCI_MMCIM);
  842. return IRQ_NONE;
  843. }
  844. status = readl(host->base + DAVINCI_MMCST0);
  845. qstatus = status;
  846. /* handle FIFO first when using PIO for data.
  847. * bytes_left will decrease to zero as I/O progress and status will
  848. * read zero over iteration because this controller status
  849. * register(MMCST0) reports any status only once and it is cleared
  850. * by read. So, it is not unbouned loop even in the case of
  851. * non-dma.
  852. */
  853. while (host->bytes_left && (status & (MMCST0_DXRDY | MMCST0_DRRDY))) {
  854. davinci_fifo_data_trans(host, rw_threshold);
  855. status = readl(host->base + DAVINCI_MMCST0);
  856. if (!status)
  857. break;
  858. qstatus |= status;
  859. }
  860. if (qstatus & MMCST0_DATDNE) {
  861. /* All blocks sent/received, and CRC checks passed */
  862. if (data != NULL) {
  863. if ((host->do_dma == 0) && (host->bytes_left > 0)) {
  864. /* if datasize < rw_threshold
  865. * no RX ints are generated
  866. */
  867. davinci_fifo_data_trans(host, host->bytes_left);
  868. }
  869. end_transfer = 1;
  870. data->bytes_xfered = data->blocks * data->blksz;
  871. } else {
  872. dev_err(mmc_dev(host->mmc),
  873. "DATDNE with no host->data\n");
  874. }
  875. }
  876. if (qstatus & MMCST0_TOUTRD) {
  877. /* Read data timeout */
  878. data->error = -ETIMEDOUT;
  879. end_transfer = 1;
  880. dev_dbg(mmc_dev(host->mmc),
  881. "read data timeout, status %x\n",
  882. qstatus);
  883. davinci_abort_data(host, data);
  884. }
  885. if (qstatus & (MMCST0_CRCWR | MMCST0_CRCRD)) {
  886. /* Data CRC error */
  887. data->error = -EILSEQ;
  888. end_transfer = 1;
  889. /* NOTE: this controller uses CRCWR to report both CRC
  890. * errors and timeouts (on writes). MMCDRSP values are
  891. * only weakly documented, but 0x9f was clearly a timeout
  892. * case and the two three-bit patterns in various SD specs
  893. * (101, 010) aren't part of it ...
  894. */
  895. if (qstatus & MMCST0_CRCWR) {
  896. u32 temp = readb(host->base + DAVINCI_MMCDRSP);
  897. if (temp == 0x9f)
  898. data->error = -ETIMEDOUT;
  899. }
  900. dev_dbg(mmc_dev(host->mmc), "data %s %s error\n",
  901. (qstatus & MMCST0_CRCWR) ? "write" : "read",
  902. (data->error == -ETIMEDOUT) ? "timeout" : "CRC");
  903. davinci_abort_data(host, data);
  904. }
  905. if (qstatus & MMCST0_TOUTRS) {
  906. /* Command timeout */
  907. if (host->cmd) {
  908. dev_dbg(mmc_dev(host->mmc),
  909. "CMD%d timeout, status %x\n",
  910. host->cmd->opcode, qstatus);
  911. host->cmd->error = -ETIMEDOUT;
  912. if (data) {
  913. end_transfer = 1;
  914. davinci_abort_data(host, data);
  915. } else
  916. end_command = 1;
  917. }
  918. }
  919. if (qstatus & MMCST0_CRCRS) {
  920. /* Command CRC error */
  921. dev_dbg(mmc_dev(host->mmc), "Command CRC error\n");
  922. if (host->cmd) {
  923. host->cmd->error = -EILSEQ;
  924. end_command = 1;
  925. }
  926. }
  927. if (qstatus & MMCST0_RSPDNE) {
  928. /* End of command phase */
  929. end_command = (int) host->cmd;
  930. }
  931. if (end_command)
  932. mmc_davinci_cmd_done(host, host->cmd);
  933. if (end_transfer)
  934. mmc_davinci_xfer_done(host, data);
  935. return IRQ_HANDLED;
  936. }
  937. static int mmc_davinci_get_cd(struct mmc_host *mmc)
  938. {
  939. struct platform_device *pdev = to_platform_device(mmc->parent);
  940. struct davinci_mmc_config *config = pdev->dev.platform_data;
  941. if (!config || !config->get_cd)
  942. return -ENOSYS;
  943. return config->get_cd(pdev->id);
  944. }
  945. static int mmc_davinci_get_ro(struct mmc_host *mmc)
  946. {
  947. struct platform_device *pdev = to_platform_device(mmc->parent);
  948. struct davinci_mmc_config *config = pdev->dev.platform_data;
  949. if (!config || !config->get_ro)
  950. return -ENOSYS;
  951. return config->get_ro(pdev->id);
  952. }
  953. static void mmc_davinci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  954. {
  955. struct mmc_davinci_host *host = mmc_priv(mmc);
  956. if (enable) {
  957. if (!(readl(host->base + DAVINCI_SDIOST0) & SDIOST0_DAT1_HI)) {
  958. writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
  959. mmc_signal_sdio_irq(host->mmc);
  960. } else {
  961. host->sdio_int = true;
  962. writel(readl(host->base + DAVINCI_SDIOIEN) |
  963. SDIOIEN_IOINTEN, host->base + DAVINCI_SDIOIEN);
  964. }
  965. } else {
  966. host->sdio_int = false;
  967. writel(readl(host->base + DAVINCI_SDIOIEN) & ~SDIOIEN_IOINTEN,
  968. host->base + DAVINCI_SDIOIEN);
  969. }
  970. }
  971. static struct mmc_host_ops mmc_davinci_ops = {
  972. .request = mmc_davinci_request,
  973. .set_ios = mmc_davinci_set_ios,
  974. .get_cd = mmc_davinci_get_cd,
  975. .get_ro = mmc_davinci_get_ro,
  976. .enable_sdio_irq = mmc_davinci_enable_sdio_irq,
  977. };
  978. /*----------------------------------------------------------------------*/
  979. #ifdef CONFIG_CPU_FREQ
  980. static int mmc_davinci_cpufreq_transition(struct notifier_block *nb,
  981. unsigned long val, void *data)
  982. {
  983. struct mmc_davinci_host *host;
  984. unsigned int mmc_pclk;
  985. struct mmc_host *mmc;
  986. unsigned long flags;
  987. host = container_of(nb, struct mmc_davinci_host, freq_transition);
  988. mmc = host->mmc;
  989. mmc_pclk = clk_get_rate(host->clk);
  990. if (val == CPUFREQ_POSTCHANGE) {
  991. spin_lock_irqsave(&mmc->lock, flags);
  992. host->mmc_input_clk = mmc_pclk;
  993. calculate_clk_divider(mmc, &mmc->ios);
  994. spin_unlock_irqrestore(&mmc->lock, flags);
  995. }
  996. return 0;
  997. }
  998. static inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host)
  999. {
  1000. host->freq_transition.notifier_call = mmc_davinci_cpufreq_transition;
  1001. return cpufreq_register_notifier(&host->freq_transition,
  1002. CPUFREQ_TRANSITION_NOTIFIER);
  1003. }
  1004. static inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host)
  1005. {
  1006. cpufreq_unregister_notifier(&host->freq_transition,
  1007. CPUFREQ_TRANSITION_NOTIFIER);
  1008. }
  1009. #else
  1010. static inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host)
  1011. {
  1012. return 0;
  1013. }
  1014. static inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host)
  1015. {
  1016. }
  1017. #endif
  1018. static void __init init_mmcsd_host(struct mmc_davinci_host *host)
  1019. {
  1020. mmc_davinci_reset_ctrl(host, 1);
  1021. writel(0, host->base + DAVINCI_MMCCLK);
  1022. writel(MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK);
  1023. writel(0x1FFF, host->base + DAVINCI_MMCTOR);
  1024. writel(0xFFFF, host->base + DAVINCI_MMCTOD);
  1025. mmc_davinci_reset_ctrl(host, 0);
  1026. }
  1027. static int __init davinci_mmcsd_probe(struct platform_device *pdev)
  1028. {
  1029. struct davinci_mmc_config *pdata = pdev->dev.platform_data;
  1030. struct mmc_davinci_host *host = NULL;
  1031. struct mmc_host *mmc = NULL;
  1032. struct resource *r, *mem = NULL;
  1033. int ret = 0, irq = 0;
  1034. size_t mem_size;
  1035. /* REVISIT: when we're fully converted, fail if pdata is NULL */
  1036. ret = -ENODEV;
  1037. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1038. irq = platform_get_irq(pdev, 0);
  1039. if (!r || irq == NO_IRQ)
  1040. goto out;
  1041. ret = -EBUSY;
  1042. mem_size = resource_size(r);
  1043. mem = request_mem_region(r->start, mem_size, pdev->name);
  1044. if (!mem)
  1045. goto out;
  1046. ret = -ENOMEM;
  1047. mmc = mmc_alloc_host(sizeof(struct mmc_davinci_host), &pdev->dev);
  1048. if (!mmc)
  1049. goto out;
  1050. host = mmc_priv(mmc);
  1051. host->mmc = mmc; /* Important */
  1052. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1053. if (!r)
  1054. goto out;
  1055. host->rxdma = r->start;
  1056. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  1057. if (!r)
  1058. goto out;
  1059. host->txdma = r->start;
  1060. host->mem_res = mem;
  1061. host->base = ioremap(mem->start, mem_size);
  1062. if (!host->base)
  1063. goto out;
  1064. ret = -ENXIO;
  1065. host->clk = clk_get(&pdev->dev, "MMCSDCLK");
  1066. if (IS_ERR(host->clk)) {
  1067. ret = PTR_ERR(host->clk);
  1068. goto out;
  1069. }
  1070. clk_enable(host->clk);
  1071. host->mmc_input_clk = clk_get_rate(host->clk);
  1072. init_mmcsd_host(host);
  1073. if (pdata->nr_sg)
  1074. host->nr_sg = pdata->nr_sg - 1;
  1075. if (host->nr_sg > MAX_NR_SG || !host->nr_sg)
  1076. host->nr_sg = MAX_NR_SG;
  1077. host->use_dma = use_dma;
  1078. host->mmc_irq = irq;
  1079. host->sdio_irq = platform_get_irq(pdev, 1);
  1080. if (host->use_dma && davinci_acquire_dma_channels(host) != 0)
  1081. host->use_dma = 0;
  1082. /* REVISIT: someday, support IRQ-driven card detection. */
  1083. mmc->caps |= MMC_CAP_NEEDS_POLL;
  1084. mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
  1085. if (pdata && (pdata->wires == 4 || pdata->wires == 0))
  1086. mmc->caps |= MMC_CAP_4_BIT_DATA;
  1087. if (pdata && (pdata->wires == 8))
  1088. mmc->caps |= (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA);
  1089. host->version = pdata->version;
  1090. mmc->ops = &mmc_davinci_ops;
  1091. mmc->f_min = 312500;
  1092. mmc->f_max = 25000000;
  1093. if (pdata && pdata->max_freq)
  1094. mmc->f_max = pdata->max_freq;
  1095. if (pdata && pdata->caps)
  1096. mmc->caps |= pdata->caps;
  1097. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  1098. /* With no iommu coalescing pages, each phys_seg is a hw_seg.
  1099. * Each hw_seg uses one EDMA parameter RAM slot, always one
  1100. * channel and then usually some linked slots.
  1101. */
  1102. mmc->max_segs = 1 + host->n_link;
  1103. /* EDMA limit per hw segment (one or two MBytes) */
  1104. mmc->max_seg_size = MAX_CCNT * rw_threshold;
  1105. /* MMC/SD controller limits for multiblock requests */
  1106. mmc->max_blk_size = 4095; /* BLEN is 12 bits */
  1107. mmc->max_blk_count = 65535; /* NBLK is 16 bits */
  1108. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  1109. dev_dbg(mmc_dev(host->mmc), "max_segs=%d\n", mmc->max_segs);
  1110. dev_dbg(mmc_dev(host->mmc), "max_blk_size=%d\n", mmc->max_blk_size);
  1111. dev_dbg(mmc_dev(host->mmc), "max_req_size=%d\n", mmc->max_req_size);
  1112. dev_dbg(mmc_dev(host->mmc), "max_seg_size=%d\n", mmc->max_seg_size);
  1113. platform_set_drvdata(pdev, host);
  1114. ret = mmc_davinci_cpufreq_register(host);
  1115. if (ret) {
  1116. dev_err(&pdev->dev, "failed to register cpufreq\n");
  1117. goto cpu_freq_fail;
  1118. }
  1119. ret = mmc_add_host(mmc);
  1120. if (ret < 0)
  1121. goto out;
  1122. ret = request_irq(irq, mmc_davinci_irq, 0, mmc_hostname(mmc), host);
  1123. if (ret)
  1124. goto out;
  1125. if (host->sdio_irq >= 0) {
  1126. ret = request_irq(host->sdio_irq, mmc_davinci_sdio_irq, 0,
  1127. mmc_hostname(mmc), host);
  1128. if (!ret)
  1129. mmc->caps |= MMC_CAP_SDIO_IRQ;
  1130. }
  1131. rename_region(mem, mmc_hostname(mmc));
  1132. dev_info(mmc_dev(host->mmc), "Using %s, %d-bit mode\n",
  1133. host->use_dma ? "DMA" : "PIO",
  1134. (mmc->caps & MMC_CAP_4_BIT_DATA) ? 4 : 1);
  1135. return 0;
  1136. out:
  1137. mmc_davinci_cpufreq_deregister(host);
  1138. cpu_freq_fail:
  1139. if (host) {
  1140. davinci_release_dma_channels(host);
  1141. if (host->clk) {
  1142. clk_disable(host->clk);
  1143. clk_put(host->clk);
  1144. }
  1145. if (host->base)
  1146. iounmap(host->base);
  1147. }
  1148. if (mmc)
  1149. mmc_free_host(mmc);
  1150. if (mem)
  1151. release_resource(mem);
  1152. dev_dbg(&pdev->dev, "probe err %d\n", ret);
  1153. return ret;
  1154. }
  1155. static int __exit davinci_mmcsd_remove(struct platform_device *pdev)
  1156. {
  1157. struct mmc_davinci_host *host = platform_get_drvdata(pdev);
  1158. platform_set_drvdata(pdev, NULL);
  1159. if (host) {
  1160. mmc_davinci_cpufreq_deregister(host);
  1161. mmc_remove_host(host->mmc);
  1162. free_irq(host->mmc_irq, host);
  1163. if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
  1164. free_irq(host->sdio_irq, host);
  1165. davinci_release_dma_channels(host);
  1166. clk_disable(host->clk);
  1167. clk_put(host->clk);
  1168. iounmap(host->base);
  1169. release_resource(host->mem_res);
  1170. mmc_free_host(host->mmc);
  1171. }
  1172. return 0;
  1173. }
  1174. #ifdef CONFIG_PM
  1175. static int davinci_mmcsd_suspend(struct device *dev)
  1176. {
  1177. struct platform_device *pdev = to_platform_device(dev);
  1178. struct mmc_davinci_host *host = platform_get_drvdata(pdev);
  1179. int ret;
  1180. mmc_host_enable(host->mmc);
  1181. ret = mmc_suspend_host(host->mmc);
  1182. if (!ret) {
  1183. writel(0, host->base + DAVINCI_MMCIM);
  1184. mmc_davinci_reset_ctrl(host, 1);
  1185. mmc_host_disable(host->mmc);
  1186. clk_disable(host->clk);
  1187. host->suspended = 1;
  1188. } else {
  1189. host->suspended = 0;
  1190. mmc_host_disable(host->mmc);
  1191. }
  1192. return ret;
  1193. }
  1194. static int davinci_mmcsd_resume(struct device *dev)
  1195. {
  1196. struct platform_device *pdev = to_platform_device(dev);
  1197. struct mmc_davinci_host *host = platform_get_drvdata(pdev);
  1198. int ret;
  1199. if (!host->suspended)
  1200. return 0;
  1201. clk_enable(host->clk);
  1202. mmc_host_enable(host->mmc);
  1203. mmc_davinci_reset_ctrl(host, 0);
  1204. ret = mmc_resume_host(host->mmc);
  1205. if (!ret)
  1206. host->suspended = 0;
  1207. return ret;
  1208. }
  1209. static const struct dev_pm_ops davinci_mmcsd_pm = {
  1210. .suspend = davinci_mmcsd_suspend,
  1211. .resume = davinci_mmcsd_resume,
  1212. };
  1213. #define davinci_mmcsd_pm_ops (&davinci_mmcsd_pm)
  1214. #else
  1215. #define davinci_mmcsd_pm_ops NULL
  1216. #endif
  1217. static struct platform_driver davinci_mmcsd_driver = {
  1218. .driver = {
  1219. .name = "davinci_mmc",
  1220. .owner = THIS_MODULE,
  1221. .pm = davinci_mmcsd_pm_ops,
  1222. },
  1223. .remove = __exit_p(davinci_mmcsd_remove),
  1224. };
  1225. static int __init davinci_mmcsd_init(void)
  1226. {
  1227. return platform_driver_probe(&davinci_mmcsd_driver,
  1228. davinci_mmcsd_probe);
  1229. }
  1230. module_init(davinci_mmcsd_init);
  1231. static void __exit davinci_mmcsd_exit(void)
  1232. {
  1233. platform_driver_unregister(&davinci_mmcsd_driver);
  1234. }
  1235. module_exit(davinci_mmcsd_exit);
  1236. MODULE_AUTHOR("Texas Instruments India");
  1237. MODULE_LICENSE("GPL");
  1238. MODULE_DESCRIPTION("MMC/SD driver for Davinci MMC controller");