pch_phub.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871
  1. /*
  2. * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; version 2 of the License.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/types.h>
  20. #include <linux/fs.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/string.h>
  23. #include <linux/pci.h>
  24. #include <linux/io.h>
  25. #include <linux/delay.h>
  26. #include <linux/mutex.h>
  27. #include <linux/if_ether.h>
  28. #include <linux/ctype.h>
  29. #include <linux/dmi.h>
  30. #define PHUB_STATUS 0x00 /* Status Register offset */
  31. #define PHUB_CONTROL 0x04 /* Control Register offset */
  32. #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */
  33. #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */
  34. #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */
  35. #define PCH_PHUB_MAC_START_ADDR_EG20T 0x14 /* MAC data area start address
  36. offset */
  37. #define PCH_PHUB_MAC_START_ADDR_ML7223 0x20C /* MAC data area start address
  38. offset */
  39. #define PCH_PHUB_ROM_START_ADDR_EG20T 0x80 /* ROM data area start address offset
  40. (Intel EG20T PCH)*/
  41. #define PCH_PHUB_ROM_START_ADDR_ML7213 0x400 /* ROM data area start address
  42. offset(OKI SEMICONDUCTOR ML7213)
  43. */
  44. #define PCH_PHUB_ROM_START_ADDR_ML7223 0x400 /* ROM data area start address
  45. offset(OKI SEMICONDUCTOR ML7223)
  46. */
  47. /* MAX number of INT_REDUCE_CONTROL registers */
  48. #define MAX_NUM_INT_REDUCE_CONTROL_REG 128
  49. #define PCI_DEVICE_ID_PCH1_PHUB 0x8801
  50. #define PCH_MINOR_NOS 1
  51. #define CLKCFG_CAN_50MHZ 0x12000000
  52. #define CLKCFG_CANCLK_MASK 0xFF000000
  53. #define CLKCFG_UART_MASK 0xFFFFFF
  54. /* CM-iTC */
  55. #define CLKCFG_UART_48MHZ (1 << 16)
  56. #define CLKCFG_BAUDDIV (2 << 20)
  57. #define CLKCFG_PLL2VCO (8 << 9)
  58. #define CLKCFG_UARTCLKSEL (1 << 18)
  59. /* Macros for ML7213 */
  60. #define PCI_VENDOR_ID_ROHM 0x10db
  61. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  62. /* Macros for ML7213 */
  63. #define PCI_VENDOR_ID_ROHM 0x10db
  64. #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A
  65. /* Macros for ML7223 */
  66. #define PCI_DEVICE_ID_ROHM_ML7223_mPHUB 0x8012 /* for Bus-m */
  67. #define PCI_DEVICE_ID_ROHM_ML7223_nPHUB 0x8002 /* for Bus-n */
  68. /* SROM ACCESS Macro */
  69. #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1))
  70. /* Registers address offset */
  71. #define PCH_PHUB_ID_REG 0x0000
  72. #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004
  73. #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008
  74. #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C
  75. #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010
  76. #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014
  77. #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018
  78. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020
  79. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024
  80. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028
  81. #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C
  82. #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040
  83. #define CLKCFG_REG_OFFSET 0x500
  84. #define PCH_PHUB_OROM_SIZE 15360
  85. /**
  86. * struct pch_phub_reg - PHUB register structure
  87. * @phub_id_reg: PHUB_ID register val
  88. * @q_pri_val_reg: QUEUE_PRI_VAL register val
  89. * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val
  90. * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val
  91. * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val
  92. * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val
  93. * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val
  94. * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val
  95. * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val
  96. * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val
  97. * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val
  98. * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val
  99. * @clkcfg_reg: CLK CFG register val
  100. * @pch_phub_base_address: Register base address
  101. * @pch_phub_extrom_base_address: external rom base address
  102. * @pch_mac_start_address: MAC address area start address
  103. * @pch_opt_rom_start_address: Option ROM start address
  104. * @ioh_type: Save IOH type
  105. */
  106. struct pch_phub_reg {
  107. u32 phub_id_reg;
  108. u32 q_pri_val_reg;
  109. u32 rc_q_maxsize_reg;
  110. u32 bri_q_maxsize_reg;
  111. u32 comp_resp_timeout_reg;
  112. u32 bus_slave_control_reg;
  113. u32 deadlock_avoid_type_reg;
  114. u32 intpin_reg_wpermit_reg0;
  115. u32 intpin_reg_wpermit_reg1;
  116. u32 intpin_reg_wpermit_reg2;
  117. u32 intpin_reg_wpermit_reg3;
  118. u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG];
  119. u32 clkcfg_reg;
  120. void __iomem *pch_phub_base_address;
  121. void __iomem *pch_phub_extrom_base_address;
  122. u32 pch_mac_start_address;
  123. u32 pch_opt_rom_start_address;
  124. int ioh_type;
  125. };
  126. /* SROM SPEC for MAC address assignment offset */
  127. static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa};
  128. static DEFINE_MUTEX(pch_phub_mutex);
  129. /**
  130. * pch_phub_read_modify_write_reg() - Reading modifying and writing register
  131. * @reg_addr_offset: Register offset address value.
  132. * @data: Writing value.
  133. * @mask: Mask value.
  134. */
  135. static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip,
  136. unsigned int reg_addr_offset,
  137. unsigned int data, unsigned int mask)
  138. {
  139. void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset;
  140. iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr);
  141. }
  142. /* pch_phub_save_reg_conf - saves register configuration */
  143. static void pch_phub_save_reg_conf(struct pci_dev *pdev)
  144. {
  145. unsigned int i;
  146. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  147. void __iomem *p = chip->pch_phub_base_address;
  148. chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG);
  149. chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  150. chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  151. chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  152. chip->comp_resp_timeout_reg =
  153. ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  154. chip->bus_slave_control_reg =
  155. ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  156. chip->deadlock_avoid_type_reg =
  157. ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  158. chip->intpin_reg_wpermit_reg0 =
  159. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  160. chip->intpin_reg_wpermit_reg1 =
  161. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  162. chip->intpin_reg_wpermit_reg2 =
  163. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  164. chip->intpin_reg_wpermit_reg3 =
  165. ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  166. dev_dbg(&pdev->dev, "%s : "
  167. "chip->phub_id_reg=%x, "
  168. "chip->q_pri_val_reg=%x, "
  169. "chip->rc_q_maxsize_reg=%x, "
  170. "chip->bri_q_maxsize_reg=%x, "
  171. "chip->comp_resp_timeout_reg=%x, "
  172. "chip->bus_slave_control_reg=%x, "
  173. "chip->deadlock_avoid_type_reg=%x, "
  174. "chip->intpin_reg_wpermit_reg0=%x, "
  175. "chip->intpin_reg_wpermit_reg1=%x, "
  176. "chip->intpin_reg_wpermit_reg2=%x, "
  177. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  178. chip->phub_id_reg,
  179. chip->q_pri_val_reg,
  180. chip->rc_q_maxsize_reg,
  181. chip->bri_q_maxsize_reg,
  182. chip->comp_resp_timeout_reg,
  183. chip->bus_slave_control_reg,
  184. chip->deadlock_avoid_type_reg,
  185. chip->intpin_reg_wpermit_reg0,
  186. chip->intpin_reg_wpermit_reg1,
  187. chip->intpin_reg_wpermit_reg2,
  188. chip->intpin_reg_wpermit_reg3);
  189. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  190. chip->int_reduce_control_reg[i] =
  191. ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  192. dev_dbg(&pdev->dev, "%s : "
  193. "chip->int_reduce_control_reg[%d]=%x\n",
  194. __func__, i, chip->int_reduce_control_reg[i]);
  195. }
  196. chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET);
  197. }
  198. /* pch_phub_restore_reg_conf - restore register configuration */
  199. static void pch_phub_restore_reg_conf(struct pci_dev *pdev)
  200. {
  201. unsigned int i;
  202. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  203. void __iomem *p;
  204. p = chip->pch_phub_base_address;
  205. iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG);
  206. iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG);
  207. iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG);
  208. iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG);
  209. iowrite32(chip->comp_resp_timeout_reg,
  210. p + PCH_PHUB_COMP_RESP_TIMEOUT_REG);
  211. iowrite32(chip->bus_slave_control_reg,
  212. p + PCH_PHUB_BUS_SLAVE_CONTROL_REG);
  213. iowrite32(chip->deadlock_avoid_type_reg,
  214. p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG);
  215. iowrite32(chip->intpin_reg_wpermit_reg0,
  216. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0);
  217. iowrite32(chip->intpin_reg_wpermit_reg1,
  218. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1);
  219. iowrite32(chip->intpin_reg_wpermit_reg2,
  220. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2);
  221. iowrite32(chip->intpin_reg_wpermit_reg3,
  222. p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3);
  223. dev_dbg(&pdev->dev, "%s : "
  224. "chip->phub_id_reg=%x, "
  225. "chip->q_pri_val_reg=%x, "
  226. "chip->rc_q_maxsize_reg=%x, "
  227. "chip->bri_q_maxsize_reg=%x, "
  228. "chip->comp_resp_timeout_reg=%x, "
  229. "chip->bus_slave_control_reg=%x, "
  230. "chip->deadlock_avoid_type_reg=%x, "
  231. "chip->intpin_reg_wpermit_reg0=%x, "
  232. "chip->intpin_reg_wpermit_reg1=%x, "
  233. "chip->intpin_reg_wpermit_reg2=%x, "
  234. "chip->intpin_reg_wpermit_reg3=%x\n", __func__,
  235. chip->phub_id_reg,
  236. chip->q_pri_val_reg,
  237. chip->rc_q_maxsize_reg,
  238. chip->bri_q_maxsize_reg,
  239. chip->comp_resp_timeout_reg,
  240. chip->bus_slave_control_reg,
  241. chip->deadlock_avoid_type_reg,
  242. chip->intpin_reg_wpermit_reg0,
  243. chip->intpin_reg_wpermit_reg1,
  244. chip->intpin_reg_wpermit_reg2,
  245. chip->intpin_reg_wpermit_reg3);
  246. for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) {
  247. iowrite32(chip->int_reduce_control_reg[i],
  248. p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i);
  249. dev_dbg(&pdev->dev, "%s : "
  250. "chip->int_reduce_control_reg[%d]=%x\n",
  251. __func__, i, chip->int_reduce_control_reg[i]);
  252. }
  253. iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET);
  254. }
  255. /**
  256. * pch_phub_read_serial_rom() - Reading Serial ROM
  257. * @offset_address: Serial ROM offset address to read.
  258. * @data: Read buffer for specified Serial ROM value.
  259. */
  260. static void pch_phub_read_serial_rom(struct pch_phub_reg *chip,
  261. unsigned int offset_address, u8 *data)
  262. {
  263. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  264. offset_address;
  265. *data = ioread8(mem_addr);
  266. }
  267. /**
  268. * pch_phub_write_serial_rom() - Writing Serial ROM
  269. * @offset_address: Serial ROM offset address.
  270. * @data: Serial ROM value to write.
  271. */
  272. static int pch_phub_write_serial_rom(struct pch_phub_reg *chip,
  273. unsigned int offset_address, u8 data)
  274. {
  275. void __iomem *mem_addr = chip->pch_phub_extrom_base_address +
  276. (offset_address & PCH_WORD_ADDR_MASK);
  277. int i;
  278. unsigned int word_data;
  279. unsigned int pos;
  280. unsigned int mask;
  281. pos = (offset_address % 4) * 8;
  282. mask = ~(0xFF << pos);
  283. iowrite32(PCH_PHUB_ROM_WRITE_ENABLE,
  284. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  285. word_data = ioread32(mem_addr);
  286. iowrite32((word_data & mask) | (u32)data << pos, mem_addr);
  287. i = 0;
  288. while (ioread8(chip->pch_phub_extrom_base_address +
  289. PHUB_STATUS) != 0x00) {
  290. msleep(1);
  291. if (i == PHUB_TIMEOUT)
  292. return -ETIMEDOUT;
  293. i++;
  294. }
  295. iowrite32(PCH_PHUB_ROM_WRITE_DISABLE,
  296. chip->pch_phub_extrom_base_address + PHUB_CONTROL);
  297. return 0;
  298. }
  299. /**
  300. * pch_phub_read_serial_rom_val() - Read Serial ROM value
  301. * @offset_address: Serial ROM address offset value.
  302. * @data: Serial ROM value to read.
  303. */
  304. static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip,
  305. unsigned int offset_address, u8 *data)
  306. {
  307. unsigned int mem_addr;
  308. mem_addr = chip->pch_mac_start_address +
  309. pch_phub_mac_offset[offset_address];
  310. pch_phub_read_serial_rom(chip, mem_addr, data);
  311. }
  312. /**
  313. * pch_phub_write_serial_rom_val() - writing Serial ROM value
  314. * @offset_address: Serial ROM address offset value.
  315. * @data: Serial ROM value.
  316. */
  317. static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip,
  318. unsigned int offset_address, u8 data)
  319. {
  320. int retval;
  321. unsigned int mem_addr;
  322. mem_addr = chip->pch_mac_start_address +
  323. pch_phub_mac_offset[offset_address];
  324. retval = pch_phub_write_serial_rom(chip, mem_addr, data);
  325. return retval;
  326. }
  327. /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration
  328. * for Gigabit Ethernet MAC address
  329. */
  330. static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip)
  331. {
  332. int retval;
  333. retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc);
  334. retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10);
  335. retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01);
  336. retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02);
  337. retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00);
  338. retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00);
  339. retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00);
  340. retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80);
  341. retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc);
  342. retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10);
  343. retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01);
  344. retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18);
  345. retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc);
  346. retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10);
  347. retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01);
  348. retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19);
  349. retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc);
  350. retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10);
  351. retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01);
  352. retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a);
  353. retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01);
  354. retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00);
  355. retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00);
  356. retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00);
  357. return retval;
  358. }
  359. /* pch_phub_gbe_serial_rom_conf_mp - makes SerialROM header format configuration
  360. * for Gigabit Ethernet MAC address
  361. */
  362. static int pch_phub_gbe_serial_rom_conf_mp(struct pch_phub_reg *chip)
  363. {
  364. int retval;
  365. u32 offset_addr;
  366. offset_addr = 0x200;
  367. retval = pch_phub_write_serial_rom(chip, 0x03 + offset_addr, 0xbc);
  368. retval |= pch_phub_write_serial_rom(chip, 0x02 + offset_addr, 0x00);
  369. retval |= pch_phub_write_serial_rom(chip, 0x01 + offset_addr, 0x40);
  370. retval |= pch_phub_write_serial_rom(chip, 0x00 + offset_addr, 0x02);
  371. retval |= pch_phub_write_serial_rom(chip, 0x07 + offset_addr, 0x00);
  372. retval |= pch_phub_write_serial_rom(chip, 0x06 + offset_addr, 0x00);
  373. retval |= pch_phub_write_serial_rom(chip, 0x05 + offset_addr, 0x00);
  374. retval |= pch_phub_write_serial_rom(chip, 0x04 + offset_addr, 0x80);
  375. retval |= pch_phub_write_serial_rom(chip, 0x0b + offset_addr, 0xbc);
  376. retval |= pch_phub_write_serial_rom(chip, 0x0a + offset_addr, 0x00);
  377. retval |= pch_phub_write_serial_rom(chip, 0x09 + offset_addr, 0x40);
  378. retval |= pch_phub_write_serial_rom(chip, 0x08 + offset_addr, 0x18);
  379. retval |= pch_phub_write_serial_rom(chip, 0x13 + offset_addr, 0xbc);
  380. retval |= pch_phub_write_serial_rom(chip, 0x12 + offset_addr, 0x00);
  381. retval |= pch_phub_write_serial_rom(chip, 0x11 + offset_addr, 0x40);
  382. retval |= pch_phub_write_serial_rom(chip, 0x10 + offset_addr, 0x19);
  383. retval |= pch_phub_write_serial_rom(chip, 0x1b + offset_addr, 0xbc);
  384. retval |= pch_phub_write_serial_rom(chip, 0x1a + offset_addr, 0x00);
  385. retval |= pch_phub_write_serial_rom(chip, 0x19 + offset_addr, 0x40);
  386. retval |= pch_phub_write_serial_rom(chip, 0x18 + offset_addr, 0x3a);
  387. retval |= pch_phub_write_serial_rom(chip, 0x1f + offset_addr, 0x01);
  388. retval |= pch_phub_write_serial_rom(chip, 0x1e + offset_addr, 0x00);
  389. retval |= pch_phub_write_serial_rom(chip, 0x1d + offset_addr, 0x00);
  390. retval |= pch_phub_write_serial_rom(chip, 0x1c + offset_addr, 0x00);
  391. return retval;
  392. }
  393. /**
  394. * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address
  395. * @offset_address: Gigabit Ethernet MAC address offset value.
  396. * @data: Buffer of the Gigabit Ethernet MAC address value.
  397. */
  398. static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  399. {
  400. int i;
  401. for (i = 0; i < ETH_ALEN; i++)
  402. pch_phub_read_serial_rom_val(chip, i, &data[i]);
  403. }
  404. /**
  405. * pch_phub_write_gbe_mac_addr() - Write MAC address
  406. * @offset_address: Gigabit Ethernet MAC address offset value.
  407. * @data: Gigabit Ethernet MAC address value.
  408. */
  409. static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data)
  410. {
  411. int retval;
  412. int i;
  413. if (chip->ioh_type == 1) /* EG20T */
  414. retval = pch_phub_gbe_serial_rom_conf(chip);
  415. else /* ML7223 */
  416. retval = pch_phub_gbe_serial_rom_conf_mp(chip);
  417. if (retval)
  418. return retval;
  419. for (i = 0; i < ETH_ALEN; i++) {
  420. retval = pch_phub_write_serial_rom_val(chip, i, data[i]);
  421. if (retval)
  422. return retval;
  423. }
  424. return retval;
  425. }
  426. static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj,
  427. struct bin_attribute *attr, char *buf,
  428. loff_t off, size_t count)
  429. {
  430. unsigned int rom_signature;
  431. unsigned char rom_length;
  432. unsigned int tmp;
  433. unsigned int addr_offset;
  434. unsigned int orom_size;
  435. int ret;
  436. int err;
  437. struct pch_phub_reg *chip =
  438. dev_get_drvdata(container_of(kobj, struct device, kobj));
  439. ret = mutex_lock_interruptible(&pch_phub_mutex);
  440. if (ret) {
  441. err = -ERESTARTSYS;
  442. goto return_err_nomutex;
  443. }
  444. /* Get Rom signature */
  445. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address,
  446. (unsigned char *)&rom_signature);
  447. rom_signature &= 0xff;
  448. pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address + 1,
  449. (unsigned char *)&tmp);
  450. rom_signature |= (tmp & 0xff) << 8;
  451. if (rom_signature == 0xAA55) {
  452. pch_phub_read_serial_rom(chip,
  453. chip->pch_opt_rom_start_address + 2,
  454. &rom_length);
  455. orom_size = rom_length * 512;
  456. if (orom_size < off) {
  457. addr_offset = 0;
  458. goto return_ok;
  459. }
  460. if (orom_size < count) {
  461. addr_offset = 0;
  462. goto return_ok;
  463. }
  464. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  465. pch_phub_read_serial_rom(chip,
  466. chip->pch_opt_rom_start_address + addr_offset + off,
  467. &buf[addr_offset]);
  468. }
  469. } else {
  470. err = -ENODATA;
  471. goto return_err;
  472. }
  473. return_ok:
  474. mutex_unlock(&pch_phub_mutex);
  475. return addr_offset;
  476. return_err:
  477. mutex_unlock(&pch_phub_mutex);
  478. return_err_nomutex:
  479. return err;
  480. }
  481. static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj,
  482. struct bin_attribute *attr,
  483. char *buf, loff_t off, size_t count)
  484. {
  485. int err;
  486. unsigned int addr_offset;
  487. int ret;
  488. struct pch_phub_reg *chip =
  489. dev_get_drvdata(container_of(kobj, struct device, kobj));
  490. ret = mutex_lock_interruptible(&pch_phub_mutex);
  491. if (ret)
  492. return -ERESTARTSYS;
  493. if (off > PCH_PHUB_OROM_SIZE) {
  494. addr_offset = 0;
  495. goto return_ok;
  496. }
  497. if (count > PCH_PHUB_OROM_SIZE) {
  498. addr_offset = 0;
  499. goto return_ok;
  500. }
  501. for (addr_offset = 0; addr_offset < count; addr_offset++) {
  502. if (PCH_PHUB_OROM_SIZE < off + addr_offset)
  503. goto return_ok;
  504. ret = pch_phub_write_serial_rom(chip,
  505. chip->pch_opt_rom_start_address + addr_offset + off,
  506. buf[addr_offset]);
  507. if (ret) {
  508. err = ret;
  509. goto return_err;
  510. }
  511. }
  512. return_ok:
  513. mutex_unlock(&pch_phub_mutex);
  514. return addr_offset;
  515. return_err:
  516. mutex_unlock(&pch_phub_mutex);
  517. return err;
  518. }
  519. static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr,
  520. char *buf)
  521. {
  522. u8 mac[8];
  523. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  524. pch_phub_read_gbe_mac_addr(chip, mac);
  525. return sprintf(buf, "%02x:%02x:%02x:%02x:%02x:%02x\n",
  526. mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]);
  527. }
  528. static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr,
  529. const char *buf, size_t count)
  530. {
  531. u8 mac[6];
  532. struct pch_phub_reg *chip = dev_get_drvdata(dev);
  533. if (count != 18)
  534. return -EINVAL;
  535. sscanf(buf, "%02x:%02x:%02x:%02x:%02x:%02x",
  536. (u32 *)&mac[0], (u32 *)&mac[1], (u32 *)&mac[2], (u32 *)&mac[3],
  537. (u32 *)&mac[4], (u32 *)&mac[5]);
  538. pch_phub_write_gbe_mac_addr(chip, mac);
  539. return count;
  540. }
  541. static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac);
  542. static struct bin_attribute pch_bin_attr = {
  543. .attr = {
  544. .name = "pch_firmware",
  545. .mode = S_IRUGO | S_IWUSR,
  546. },
  547. .size = PCH_PHUB_OROM_SIZE + 1,
  548. .read = pch_phub_bin_read,
  549. .write = pch_phub_bin_write,
  550. };
  551. static int __devinit pch_phub_probe(struct pci_dev *pdev,
  552. const struct pci_device_id *id)
  553. {
  554. int retval;
  555. int ret;
  556. ssize_t rom_size;
  557. struct pch_phub_reg *chip;
  558. chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL);
  559. if (chip == NULL)
  560. return -ENOMEM;
  561. ret = pci_enable_device(pdev);
  562. if (ret) {
  563. dev_err(&pdev->dev,
  564. "%s : pci_enable_device FAILED(ret=%d)", __func__, ret);
  565. goto err_pci_enable_dev;
  566. }
  567. dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__,
  568. ret);
  569. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  570. if (ret) {
  571. dev_err(&pdev->dev,
  572. "%s : pci_request_regions FAILED(ret=%d)", __func__, ret);
  573. goto err_req_regions;
  574. }
  575. dev_dbg(&pdev->dev, "%s : "
  576. "pci_request_regions returns %d\n", __func__, ret);
  577. chip->pch_phub_base_address = pci_iomap(pdev, 1, 0);
  578. if (chip->pch_phub_base_address == 0) {
  579. dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__);
  580. ret = -ENOMEM;
  581. goto err_pci_iomap;
  582. }
  583. dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value "
  584. "in pch_phub_base_address variable is %p\n", __func__,
  585. chip->pch_phub_base_address);
  586. if (id->driver_data != 3) {
  587. chip->pch_phub_extrom_base_address =\
  588. pci_map_rom(pdev, &rom_size);
  589. if (chip->pch_phub_extrom_base_address == 0) {
  590. dev_err(&pdev->dev, "%s: pci_map_rom FAILED", __func__);
  591. ret = -ENOMEM;
  592. goto err_pci_map;
  593. }
  594. dev_dbg(&pdev->dev, "%s : "
  595. "pci_map_rom SUCCESS and value in "
  596. "pch_phub_extrom_base_address variable is %p\n",
  597. __func__, chip->pch_phub_extrom_base_address);
  598. }
  599. if (id->driver_data == 1) { /* EG20T PCH */
  600. const char *board_name;
  601. retval = sysfs_create_file(&pdev->dev.kobj,
  602. &dev_attr_pch_mac.attr);
  603. if (retval)
  604. goto err_sysfs_create;
  605. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  606. if (retval)
  607. goto exit_bin_attr;
  608. pch_phub_read_modify_write_reg(chip,
  609. (unsigned int)CLKCFG_REG_OFFSET,
  610. CLKCFG_CAN_50MHZ,
  611. CLKCFG_CANCLK_MASK);
  612. /* quirk for CM-iTC board */
  613. board_name = dmi_get_system_info(DMI_BOARD_NAME);
  614. if (board_name && strstr(board_name, "CM-iTC"))
  615. pch_phub_read_modify_write_reg(chip,
  616. (unsigned int)CLKCFG_REG_OFFSET,
  617. CLKCFG_UART_48MHZ | CLKCFG_BAUDDIV |
  618. CLKCFG_PLL2VCO | CLKCFG_UARTCLKSEL,
  619. CLKCFG_UART_MASK);
  620. /* set the prefech value */
  621. iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14);
  622. /* set the interrupt delay value */
  623. iowrite32(0x25, chip->pch_phub_base_address + 0x44);
  624. chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T;
  625. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T;
  626. } else if (id->driver_data == 2) { /* ML7213 IOH */
  627. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  628. if (retval)
  629. goto err_sysfs_create;
  630. /* set the prefech value
  631. * Device2(USB OHCI #1/ USB EHCI #1/ USB Device):a
  632. * Device4(SDIO #0,1,2):f
  633. * Device6(SATA 2):f
  634. * Device8(USB OHCI #0/ USB EHCI #0):a
  635. */
  636. iowrite32(0x000affa0, chip->pch_phub_base_address + 0x14);
  637. chip->pch_opt_rom_start_address =\
  638. PCH_PHUB_ROM_START_ADDR_ML7213;
  639. } else if (id->driver_data == 3) { /* ML7223 IOH Bus-m*/
  640. /* set the prefech value
  641. * Device8(GbE)
  642. */
  643. iowrite32(0x000a0000, chip->pch_phub_base_address + 0x14);
  644. /* set the interrupt delay value */
  645. iowrite32(0x25, chip->pch_phub_base_address + 0x140);
  646. chip->pch_opt_rom_start_address =\
  647. PCH_PHUB_ROM_START_ADDR_ML7223;
  648. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  649. } else if (id->driver_data == 4) { /* ML7223 IOH Bus-n*/
  650. retval = sysfs_create_file(&pdev->dev.kobj,
  651. &dev_attr_pch_mac.attr);
  652. if (retval)
  653. goto err_sysfs_create;
  654. retval = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  655. if (retval)
  656. goto exit_bin_attr;
  657. /* set the prefech value
  658. * Device2(USB OHCI #0,1,2,3/ USB EHCI #0):a
  659. * Device4(SDIO #0,1):f
  660. * Device6(SATA 2):f
  661. */
  662. iowrite32(0x0000ffa0, chip->pch_phub_base_address + 0x14);
  663. chip->pch_opt_rom_start_address =\
  664. PCH_PHUB_ROM_START_ADDR_ML7223;
  665. chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223;
  666. }
  667. chip->ioh_type = id->driver_data;
  668. pci_set_drvdata(pdev, chip);
  669. return 0;
  670. exit_bin_attr:
  671. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  672. err_sysfs_create:
  673. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  674. err_pci_map:
  675. pci_iounmap(pdev, chip->pch_phub_base_address);
  676. err_pci_iomap:
  677. pci_release_regions(pdev);
  678. err_req_regions:
  679. pci_disable_device(pdev);
  680. err_pci_enable_dev:
  681. kfree(chip);
  682. dev_err(&pdev->dev, "%s returns %d\n", __func__, ret);
  683. return ret;
  684. }
  685. static void __devexit pch_phub_remove(struct pci_dev *pdev)
  686. {
  687. struct pch_phub_reg *chip = pci_get_drvdata(pdev);
  688. sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr);
  689. sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr);
  690. pci_unmap_rom(pdev, chip->pch_phub_extrom_base_address);
  691. pci_iounmap(pdev, chip->pch_phub_base_address);
  692. pci_release_regions(pdev);
  693. pci_disable_device(pdev);
  694. kfree(chip);
  695. }
  696. #ifdef CONFIG_PM
  697. static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state)
  698. {
  699. int ret;
  700. pch_phub_save_reg_conf(pdev);
  701. ret = pci_save_state(pdev);
  702. if (ret) {
  703. dev_err(&pdev->dev,
  704. " %s -pci_save_state returns %d\n", __func__, ret);
  705. return ret;
  706. }
  707. pci_enable_wake(pdev, PCI_D3hot, 0);
  708. pci_disable_device(pdev);
  709. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  710. return 0;
  711. }
  712. static int pch_phub_resume(struct pci_dev *pdev)
  713. {
  714. int ret;
  715. pci_set_power_state(pdev, PCI_D0);
  716. pci_restore_state(pdev);
  717. ret = pci_enable_device(pdev);
  718. if (ret) {
  719. dev_err(&pdev->dev,
  720. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  721. return ret;
  722. }
  723. pci_enable_wake(pdev, PCI_D3hot, 0);
  724. pch_phub_restore_reg_conf(pdev);
  725. return 0;
  726. }
  727. #else
  728. #define pch_phub_suspend NULL
  729. #define pch_phub_resume NULL
  730. #endif /* CONFIG_PM */
  731. static struct pci_device_id pch_phub_pcidev_id[] = {
  732. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH1_PHUB), 1, },
  733. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7213_PHUB), 2, },
  734. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_mPHUB), 3, },
  735. { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_nPHUB), 4, },
  736. { }
  737. };
  738. MODULE_DEVICE_TABLE(pci, pch_phub_pcidev_id);
  739. static struct pci_driver pch_phub_driver = {
  740. .name = "pch_phub",
  741. .id_table = pch_phub_pcidev_id,
  742. .probe = pch_phub_probe,
  743. .remove = __devexit_p(pch_phub_remove),
  744. .suspend = pch_phub_suspend,
  745. .resume = pch_phub_resume
  746. };
  747. static int __init pch_phub_pci_init(void)
  748. {
  749. return pci_register_driver(&pch_phub_driver);
  750. }
  751. static void __exit pch_phub_pci_exit(void)
  752. {
  753. pci_unregister_driver(&pch_phub_driver);
  754. }
  755. module_init(pch_phub_pci_init);
  756. module_exit(pch_phub_pci_exit);
  757. MODULE_DESCRIPTION("Intel EG20T PCH/OKI SEMICONDUCTOR IOH(ML7213/ML7223) PHUB");
  758. MODULE_LICENSE("GPL");