jz4740-adc.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SoC ADC driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. * This driver synchronizes access to the JZ4740 ADC core between the
  15. * JZ4740 battery and hwmon drivers.
  16. */
  17. #include <linux/err.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/clk.h>
  26. #include <linux/mfd/core.h>
  27. #include <linux/jz4740-adc.h>
  28. #define JZ_REG_ADC_ENABLE 0x00
  29. #define JZ_REG_ADC_CFG 0x04
  30. #define JZ_REG_ADC_CTRL 0x08
  31. #define JZ_REG_ADC_STATUS 0x0c
  32. #define JZ_REG_ADC_TOUCHSCREEN_BASE 0x10
  33. #define JZ_REG_ADC_BATTERY_BASE 0x1c
  34. #define JZ_REG_ADC_HWMON_BASE 0x20
  35. #define JZ_ADC_ENABLE_TOUCH BIT(2)
  36. #define JZ_ADC_ENABLE_BATTERY BIT(1)
  37. #define JZ_ADC_ENABLE_ADCIN BIT(0)
  38. enum {
  39. JZ_ADC_IRQ_ADCIN = 0,
  40. JZ_ADC_IRQ_BATTERY,
  41. JZ_ADC_IRQ_TOUCH,
  42. JZ_ADC_IRQ_PENUP,
  43. JZ_ADC_IRQ_PENDOWN,
  44. };
  45. struct jz4740_adc {
  46. struct resource *mem;
  47. void __iomem *base;
  48. int irq;
  49. struct irq_chip_generic *gc;
  50. struct clk *clk;
  51. atomic_t clk_ref;
  52. spinlock_t lock;
  53. };
  54. static void jz4740_adc_irq_demux(unsigned int irq, struct irq_desc *desc)
  55. {
  56. struct irq_chip_generic *gc = irq_desc_get_handler_data(desc);
  57. uint8_t status;
  58. unsigned int i;
  59. status = readb(gc->reg_base + JZ_REG_ADC_STATUS);
  60. for (i = 0; i < 5; ++i) {
  61. if (status & BIT(i))
  62. generic_handle_irq(gc->irq_base + i);
  63. }
  64. }
  65. /* Refcounting for the ADC clock is done in here instead of in the clock
  66. * framework, because it is the only clock which is shared between multiple
  67. * devices and thus is the only clock which needs refcounting */
  68. static inline void jz4740_adc_clk_enable(struct jz4740_adc *adc)
  69. {
  70. if (atomic_inc_return(&adc->clk_ref) == 1)
  71. clk_enable(adc->clk);
  72. }
  73. static inline void jz4740_adc_clk_disable(struct jz4740_adc *adc)
  74. {
  75. if (atomic_dec_return(&adc->clk_ref) == 0)
  76. clk_disable(adc->clk);
  77. }
  78. static inline void jz4740_adc_set_enabled(struct jz4740_adc *adc, int engine,
  79. bool enabled)
  80. {
  81. unsigned long flags;
  82. uint8_t val;
  83. spin_lock_irqsave(&adc->lock, flags);
  84. val = readb(adc->base + JZ_REG_ADC_ENABLE);
  85. if (enabled)
  86. val |= BIT(engine);
  87. else
  88. val &= ~BIT(engine);
  89. writeb(val, adc->base + JZ_REG_ADC_ENABLE);
  90. spin_unlock_irqrestore(&adc->lock, flags);
  91. }
  92. static int jz4740_adc_cell_enable(struct platform_device *pdev)
  93. {
  94. struct jz4740_adc *adc = dev_get_drvdata(pdev->dev.parent);
  95. jz4740_adc_clk_enable(adc);
  96. jz4740_adc_set_enabled(adc, pdev->id, true);
  97. return 0;
  98. }
  99. static int jz4740_adc_cell_disable(struct platform_device *pdev)
  100. {
  101. struct jz4740_adc *adc = dev_get_drvdata(pdev->dev.parent);
  102. jz4740_adc_set_enabled(adc, pdev->id, false);
  103. jz4740_adc_clk_disable(adc);
  104. return 0;
  105. }
  106. int jz4740_adc_set_config(struct device *dev, uint32_t mask, uint32_t val)
  107. {
  108. struct jz4740_adc *adc = dev_get_drvdata(dev);
  109. unsigned long flags;
  110. uint32_t cfg;
  111. if (!adc)
  112. return -ENODEV;
  113. spin_lock_irqsave(&adc->lock, flags);
  114. cfg = readl(adc->base + JZ_REG_ADC_CFG);
  115. cfg &= ~mask;
  116. cfg |= val;
  117. writel(cfg, adc->base + JZ_REG_ADC_CFG);
  118. spin_unlock_irqrestore(&adc->lock, flags);
  119. return 0;
  120. }
  121. EXPORT_SYMBOL_GPL(jz4740_adc_set_config);
  122. static struct resource jz4740_hwmon_resources[] = {
  123. {
  124. .start = JZ_ADC_IRQ_ADCIN,
  125. .flags = IORESOURCE_IRQ,
  126. },
  127. {
  128. .start = JZ_REG_ADC_HWMON_BASE,
  129. .end = JZ_REG_ADC_HWMON_BASE + 3,
  130. .flags = IORESOURCE_MEM,
  131. },
  132. };
  133. static struct resource jz4740_battery_resources[] = {
  134. {
  135. .start = JZ_ADC_IRQ_BATTERY,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. {
  139. .start = JZ_REG_ADC_BATTERY_BASE,
  140. .end = JZ_REG_ADC_BATTERY_BASE + 3,
  141. .flags = IORESOURCE_MEM,
  142. },
  143. };
  144. const struct mfd_cell jz4740_adc_cells[] = {
  145. {
  146. .id = 0,
  147. .name = "jz4740-hwmon",
  148. .num_resources = ARRAY_SIZE(jz4740_hwmon_resources),
  149. .resources = jz4740_hwmon_resources,
  150. .enable = jz4740_adc_cell_enable,
  151. .disable = jz4740_adc_cell_disable,
  152. },
  153. {
  154. .id = 1,
  155. .name = "jz4740-battery",
  156. .num_resources = ARRAY_SIZE(jz4740_battery_resources),
  157. .resources = jz4740_battery_resources,
  158. .enable = jz4740_adc_cell_enable,
  159. .disable = jz4740_adc_cell_disable,
  160. },
  161. };
  162. static int __devinit jz4740_adc_probe(struct platform_device *pdev)
  163. {
  164. struct irq_chip_generic *gc;
  165. struct irq_chip_type *ct;
  166. struct jz4740_adc *adc;
  167. struct resource *mem_base;
  168. int ret;
  169. int irq_base;
  170. adc = kmalloc(sizeof(*adc), GFP_KERNEL);
  171. if (!adc) {
  172. dev_err(&pdev->dev, "Failed to allocate driver structure\n");
  173. return -ENOMEM;
  174. }
  175. adc->irq = platform_get_irq(pdev, 0);
  176. if (adc->irq < 0) {
  177. ret = adc->irq;
  178. dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
  179. goto err_free;
  180. }
  181. irq_base = platform_get_irq(pdev, 1);
  182. if (irq_base < 0) {
  183. ret = irq_base;
  184. dev_err(&pdev->dev, "Failed to get irq base: %d\n", ret);
  185. goto err_free;
  186. }
  187. mem_base = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  188. if (!mem_base) {
  189. ret = -ENOENT;
  190. dev_err(&pdev->dev, "Failed to get platform mmio resource\n");
  191. goto err_free;
  192. }
  193. /* Only request the shared registers for the MFD driver */
  194. adc->mem = request_mem_region(mem_base->start, JZ_REG_ADC_STATUS,
  195. pdev->name);
  196. if (!adc->mem) {
  197. ret = -EBUSY;
  198. dev_err(&pdev->dev, "Failed to request mmio memory region\n");
  199. goto err_free;
  200. }
  201. adc->base = ioremap_nocache(adc->mem->start, resource_size(adc->mem));
  202. if (!adc->base) {
  203. ret = -EBUSY;
  204. dev_err(&pdev->dev, "Failed to ioremap mmio memory\n");
  205. goto err_release_mem_region;
  206. }
  207. adc->clk = clk_get(&pdev->dev, "adc");
  208. if (IS_ERR(adc->clk)) {
  209. ret = PTR_ERR(adc->clk);
  210. dev_err(&pdev->dev, "Failed to get clock: %d\n", ret);
  211. goto err_iounmap;
  212. }
  213. spin_lock_init(&adc->lock);
  214. atomic_set(&adc->clk_ref, 0);
  215. platform_set_drvdata(pdev, adc);
  216. gc = irq_alloc_generic_chip("INTC", 1, irq_base, adc->base,
  217. handle_level_irq);
  218. ct = gc->chip_types;
  219. ct->regs.mask = JZ_REG_ADC_CTRL;
  220. ct->regs.ack = JZ_REG_ADC_STATUS;
  221. ct->chip.irq_mask = irq_gc_mask_set_bit;
  222. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  223. ct->chip.irq_ack = irq_gc_ack;
  224. irq_setup_generic_chip(gc, IRQ_MSK(5), 0, 0, IRQ_NOPROBE | IRQ_LEVEL);
  225. adc->gc = gc;
  226. irq_set_handler_data(adc->irq, gc);
  227. irq_set_chained_handler(adc->irq, jz4740_adc_irq_demux);
  228. writeb(0x00, adc->base + JZ_REG_ADC_ENABLE);
  229. writeb(0xff, adc->base + JZ_REG_ADC_CTRL);
  230. ret = mfd_add_devices(&pdev->dev, 0, jz4740_adc_cells,
  231. ARRAY_SIZE(jz4740_adc_cells), mem_base, irq_base);
  232. if (ret < 0)
  233. goto err_clk_put;
  234. return 0;
  235. err_clk_put:
  236. clk_put(adc->clk);
  237. err_iounmap:
  238. platform_set_drvdata(pdev, NULL);
  239. iounmap(adc->base);
  240. err_release_mem_region:
  241. release_mem_region(adc->mem->start, resource_size(adc->mem));
  242. err_free:
  243. kfree(adc);
  244. return ret;
  245. }
  246. static int __devexit jz4740_adc_remove(struct platform_device *pdev)
  247. {
  248. struct jz4740_adc *adc = platform_get_drvdata(pdev);
  249. mfd_remove_devices(&pdev->dev);
  250. irq_remove_generic_chip(adc->gc, IRQ_MSK(5), IRQ_NOPROBE | IRQ_LEVEL, 0);
  251. kfree(adc->gc);
  252. irq_set_handler_data(adc->irq, NULL);
  253. irq_set_chained_handler(adc->irq, NULL);
  254. iounmap(adc->base);
  255. release_mem_region(adc->mem->start, resource_size(adc->mem));
  256. clk_put(adc->clk);
  257. platform_set_drvdata(pdev, NULL);
  258. kfree(adc);
  259. return 0;
  260. }
  261. struct platform_driver jz4740_adc_driver = {
  262. .probe = jz4740_adc_probe,
  263. .remove = __devexit_p(jz4740_adc_remove),
  264. .driver = {
  265. .name = "jz4740-adc",
  266. .owner = THIS_MODULE,
  267. },
  268. };
  269. static int __init jz4740_adc_init(void)
  270. {
  271. return platform_driver_register(&jz4740_adc_driver);
  272. }
  273. module_init(jz4740_adc_init);
  274. static void __exit jz4740_adc_exit(void)
  275. {
  276. platform_driver_unregister(&jz4740_adc_driver);
  277. }
  278. module_exit(jz4740_adc_exit);
  279. MODULE_DESCRIPTION("JZ4740 SoC ADC driver");
  280. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  281. MODULE_LICENSE("GPL");
  282. MODULE_ALIAS("platform:jz4740-adc");