qib_wc_x86_64.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file is conditionally built on x86_64 only. Otherwise weak symbol
  35. * versions of the functions exported from here are used.
  36. */
  37. #include <linux/pci.h>
  38. #include <asm/mtrr.h>
  39. #include <asm/processor.h>
  40. #include "qib.h"
  41. /**
  42. * qib_enable_wc - enable write combining for MMIO writes to the device
  43. * @dd: qlogic_ib device
  44. *
  45. * This routine is x86_64-specific; it twiddles the CPU's MTRRs to enable
  46. * write combining.
  47. */
  48. int qib_enable_wc(struct qib_devdata *dd)
  49. {
  50. int ret = 0;
  51. u64 pioaddr, piolen;
  52. unsigned bits;
  53. const unsigned long addr = pci_resource_start(dd->pcidev, 0);
  54. const size_t len = pci_resource_len(dd->pcidev, 0);
  55. /*
  56. * Set the PIO buffers to be WCCOMB, so we get HT bursts to the
  57. * chip. Linux (possibly the hardware) requires it to be on a power
  58. * of 2 address matching the length (which has to be a power of 2).
  59. * For rev1, that means the base address, for rev2, it will be just
  60. * the PIO buffers themselves.
  61. * For chips with two sets of buffers, the calculations are
  62. * somewhat more complicated; we need to sum, and the piobufbase
  63. * register has both offsets, 2K in low 32 bits, 4K in high 32 bits.
  64. * The buffers are still packed, so a single range covers both.
  65. */
  66. if (dd->piobcnt2k && dd->piobcnt4k) {
  67. /* 2 sizes for chip */
  68. unsigned long pio2kbase, pio4kbase;
  69. pio2kbase = dd->piobufbase & 0xffffffffUL;
  70. pio4kbase = (dd->piobufbase >> 32) & 0xffffffffUL;
  71. if (pio2kbase < pio4kbase) {
  72. /* all current chips */
  73. pioaddr = addr + pio2kbase;
  74. piolen = pio4kbase - pio2kbase +
  75. dd->piobcnt4k * dd->align4k;
  76. } else {
  77. pioaddr = addr + pio4kbase;
  78. piolen = pio2kbase - pio4kbase +
  79. dd->piobcnt2k * dd->palign;
  80. }
  81. } else { /* single buffer size (2K, currently) */
  82. pioaddr = addr + dd->piobufbase;
  83. piolen = dd->piobcnt2k * dd->palign +
  84. dd->piobcnt4k * dd->align4k;
  85. }
  86. for (bits = 0; !(piolen & (1ULL << bits)); bits++)
  87. /* do nothing */ ;
  88. if (piolen != (1ULL << bits)) {
  89. piolen >>= bits;
  90. while (piolen >>= 1)
  91. bits++;
  92. piolen = 1ULL << (bits + 1);
  93. }
  94. if (pioaddr & (piolen - 1)) {
  95. u64 atmp;
  96. atmp = pioaddr & ~(piolen - 1);
  97. if (atmp < addr || (atmp + piolen) > (addr + len)) {
  98. qib_dev_err(dd, "No way to align address/size "
  99. "(%llx/%llx), no WC mtrr\n",
  100. (unsigned long long) atmp,
  101. (unsigned long long) piolen << 1);
  102. ret = -ENODEV;
  103. } else {
  104. pioaddr = atmp;
  105. piolen <<= 1;
  106. }
  107. }
  108. if (!ret) {
  109. int cookie;
  110. cookie = mtrr_add(pioaddr, piolen, MTRR_TYPE_WRCOMB, 0);
  111. if (cookie < 0) {
  112. {
  113. qib_devinfo(dd->pcidev,
  114. "mtrr_add() WC for PIO bufs "
  115. "failed (%d)\n",
  116. cookie);
  117. ret = -EINVAL;
  118. }
  119. } else {
  120. dd->wc_cookie = cookie;
  121. dd->wc_base = (unsigned long) pioaddr;
  122. dd->wc_len = (unsigned long) piolen;
  123. }
  124. }
  125. return ret;
  126. }
  127. /**
  128. * qib_disable_wc - disable write combining for MMIO writes to the device
  129. * @dd: qlogic_ib device
  130. */
  131. void qib_disable_wc(struct qib_devdata *dd)
  132. {
  133. if (dd->wc_cookie) {
  134. int r;
  135. r = mtrr_del(dd->wc_cookie, dd->wc_base,
  136. dd->wc_len);
  137. if (r < 0)
  138. qib_devinfo(dd->pcidev,
  139. "mtrr_del(%lx, %lx, %lx) failed: %d\n",
  140. dd->wc_cookie, dd->wc_base,
  141. dd->wc_len, r);
  142. dd->wc_cookie = 0; /* even on failure */
  143. }
  144. }
  145. /**
  146. * qib_unordered_wc - indicate whether write combining is ordered
  147. *
  148. * Because our performance depends on our ability to do write combining mmio
  149. * writes in the most efficient way, we need to know if we are on an Intel
  150. * or AMD x86_64 processor. AMD x86_64 processors flush WC buffers out in
  151. * the order completed, and so no special flushing is required to get
  152. * correct ordering. Intel processors, however, will flush write buffers
  153. * out in "random" orders, and so explicit ordering is needed at times.
  154. */
  155. int qib_unordered_wc(void)
  156. {
  157. return boot_cpu_data.x86_vendor != X86_VENDOR_AMD;
  158. }