qib_verbs.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <rdma/ib_mad.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/io.h>
  37. #include <linux/utsname.h>
  38. #include <linux/rculist.h>
  39. #include <linux/mm.h>
  40. #include "qib.h"
  41. #include "qib_common.h"
  42. static unsigned int ib_qib_qp_table_size = 251;
  43. module_param_named(qp_table_size, ib_qib_qp_table_size, uint, S_IRUGO);
  44. MODULE_PARM_DESC(qp_table_size, "QP table size");
  45. unsigned int ib_qib_lkey_table_size = 16;
  46. module_param_named(lkey_table_size, ib_qib_lkey_table_size, uint,
  47. S_IRUGO);
  48. MODULE_PARM_DESC(lkey_table_size,
  49. "LKEY table size in bits (2^n, 1 <= n <= 23)");
  50. static unsigned int ib_qib_max_pds = 0xFFFF;
  51. module_param_named(max_pds, ib_qib_max_pds, uint, S_IRUGO);
  52. MODULE_PARM_DESC(max_pds,
  53. "Maximum number of protection domains to support");
  54. static unsigned int ib_qib_max_ahs = 0xFFFF;
  55. module_param_named(max_ahs, ib_qib_max_ahs, uint, S_IRUGO);
  56. MODULE_PARM_DESC(max_ahs, "Maximum number of address handles to support");
  57. unsigned int ib_qib_max_cqes = 0x2FFFF;
  58. module_param_named(max_cqes, ib_qib_max_cqes, uint, S_IRUGO);
  59. MODULE_PARM_DESC(max_cqes,
  60. "Maximum number of completion queue entries to support");
  61. unsigned int ib_qib_max_cqs = 0x1FFFF;
  62. module_param_named(max_cqs, ib_qib_max_cqs, uint, S_IRUGO);
  63. MODULE_PARM_DESC(max_cqs, "Maximum number of completion queues to support");
  64. unsigned int ib_qib_max_qp_wrs = 0x3FFF;
  65. module_param_named(max_qp_wrs, ib_qib_max_qp_wrs, uint, S_IRUGO);
  66. MODULE_PARM_DESC(max_qp_wrs, "Maximum number of QP WRs to support");
  67. unsigned int ib_qib_max_qps = 16384;
  68. module_param_named(max_qps, ib_qib_max_qps, uint, S_IRUGO);
  69. MODULE_PARM_DESC(max_qps, "Maximum number of QPs to support");
  70. unsigned int ib_qib_max_sges = 0x60;
  71. module_param_named(max_sges, ib_qib_max_sges, uint, S_IRUGO);
  72. MODULE_PARM_DESC(max_sges, "Maximum number of SGEs to support");
  73. unsigned int ib_qib_max_mcast_grps = 16384;
  74. module_param_named(max_mcast_grps, ib_qib_max_mcast_grps, uint, S_IRUGO);
  75. MODULE_PARM_DESC(max_mcast_grps,
  76. "Maximum number of multicast groups to support");
  77. unsigned int ib_qib_max_mcast_qp_attached = 16;
  78. module_param_named(max_mcast_qp_attached, ib_qib_max_mcast_qp_attached,
  79. uint, S_IRUGO);
  80. MODULE_PARM_DESC(max_mcast_qp_attached,
  81. "Maximum number of attached QPs to support");
  82. unsigned int ib_qib_max_srqs = 1024;
  83. module_param_named(max_srqs, ib_qib_max_srqs, uint, S_IRUGO);
  84. MODULE_PARM_DESC(max_srqs, "Maximum number of SRQs to support");
  85. unsigned int ib_qib_max_srq_sges = 128;
  86. module_param_named(max_srq_sges, ib_qib_max_srq_sges, uint, S_IRUGO);
  87. MODULE_PARM_DESC(max_srq_sges, "Maximum number of SRQ SGEs to support");
  88. unsigned int ib_qib_max_srq_wrs = 0x1FFFF;
  89. module_param_named(max_srq_wrs, ib_qib_max_srq_wrs, uint, S_IRUGO);
  90. MODULE_PARM_DESC(max_srq_wrs, "Maximum number of SRQ WRs support");
  91. static unsigned int ib_qib_disable_sma;
  92. module_param_named(disable_sma, ib_qib_disable_sma, uint, S_IWUSR | S_IRUGO);
  93. MODULE_PARM_DESC(disable_sma, "Disable the SMA");
  94. /*
  95. * Note that it is OK to post send work requests in the SQE and ERR
  96. * states; qib_do_send() will process them and generate error
  97. * completions as per IB 1.2 C10-96.
  98. */
  99. const int ib_qib_state_ops[IB_QPS_ERR + 1] = {
  100. [IB_QPS_RESET] = 0,
  101. [IB_QPS_INIT] = QIB_POST_RECV_OK,
  102. [IB_QPS_RTR] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK,
  103. [IB_QPS_RTS] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  104. QIB_POST_SEND_OK | QIB_PROCESS_SEND_OK |
  105. QIB_PROCESS_NEXT_SEND_OK,
  106. [IB_QPS_SQD] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  107. QIB_POST_SEND_OK | QIB_PROCESS_SEND_OK,
  108. [IB_QPS_SQE] = QIB_POST_RECV_OK | QIB_PROCESS_RECV_OK |
  109. QIB_POST_SEND_OK | QIB_FLUSH_SEND,
  110. [IB_QPS_ERR] = QIB_POST_RECV_OK | QIB_FLUSH_RECV |
  111. QIB_POST_SEND_OK | QIB_FLUSH_SEND,
  112. };
  113. struct qib_ucontext {
  114. struct ib_ucontext ibucontext;
  115. };
  116. static inline struct qib_ucontext *to_iucontext(struct ib_ucontext
  117. *ibucontext)
  118. {
  119. return container_of(ibucontext, struct qib_ucontext, ibucontext);
  120. }
  121. /*
  122. * Translate ib_wr_opcode into ib_wc_opcode.
  123. */
  124. const enum ib_wc_opcode ib_qib_wc_opcode[] = {
  125. [IB_WR_RDMA_WRITE] = IB_WC_RDMA_WRITE,
  126. [IB_WR_RDMA_WRITE_WITH_IMM] = IB_WC_RDMA_WRITE,
  127. [IB_WR_SEND] = IB_WC_SEND,
  128. [IB_WR_SEND_WITH_IMM] = IB_WC_SEND,
  129. [IB_WR_RDMA_READ] = IB_WC_RDMA_READ,
  130. [IB_WR_ATOMIC_CMP_AND_SWP] = IB_WC_COMP_SWAP,
  131. [IB_WR_ATOMIC_FETCH_AND_ADD] = IB_WC_FETCH_ADD
  132. };
  133. /*
  134. * System image GUID.
  135. */
  136. __be64 ib_qib_sys_image_guid;
  137. /**
  138. * qib_copy_sge - copy data to SGE memory
  139. * @ss: the SGE state
  140. * @data: the data to copy
  141. * @length: the length of the data
  142. */
  143. void qib_copy_sge(struct qib_sge_state *ss, void *data, u32 length, int release)
  144. {
  145. struct qib_sge *sge = &ss->sge;
  146. while (length) {
  147. u32 len = sge->length;
  148. if (len > length)
  149. len = length;
  150. if (len > sge->sge_length)
  151. len = sge->sge_length;
  152. BUG_ON(len == 0);
  153. memcpy(sge->vaddr, data, len);
  154. sge->vaddr += len;
  155. sge->length -= len;
  156. sge->sge_length -= len;
  157. if (sge->sge_length == 0) {
  158. if (release)
  159. atomic_dec(&sge->mr->refcount);
  160. if (--ss->num_sge)
  161. *sge = *ss->sg_list++;
  162. } else if (sge->length == 0 && sge->mr->lkey) {
  163. if (++sge->n >= QIB_SEGSZ) {
  164. if (++sge->m >= sge->mr->mapsz)
  165. break;
  166. sge->n = 0;
  167. }
  168. sge->vaddr =
  169. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  170. sge->length =
  171. sge->mr->map[sge->m]->segs[sge->n].length;
  172. }
  173. data += len;
  174. length -= len;
  175. }
  176. }
  177. /**
  178. * qib_skip_sge - skip over SGE memory - XXX almost dup of prev func
  179. * @ss: the SGE state
  180. * @length: the number of bytes to skip
  181. */
  182. void qib_skip_sge(struct qib_sge_state *ss, u32 length, int release)
  183. {
  184. struct qib_sge *sge = &ss->sge;
  185. while (length) {
  186. u32 len = sge->length;
  187. if (len > length)
  188. len = length;
  189. if (len > sge->sge_length)
  190. len = sge->sge_length;
  191. BUG_ON(len == 0);
  192. sge->vaddr += len;
  193. sge->length -= len;
  194. sge->sge_length -= len;
  195. if (sge->sge_length == 0) {
  196. if (release)
  197. atomic_dec(&sge->mr->refcount);
  198. if (--ss->num_sge)
  199. *sge = *ss->sg_list++;
  200. } else if (sge->length == 0 && sge->mr->lkey) {
  201. if (++sge->n >= QIB_SEGSZ) {
  202. if (++sge->m >= sge->mr->mapsz)
  203. break;
  204. sge->n = 0;
  205. }
  206. sge->vaddr =
  207. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  208. sge->length =
  209. sge->mr->map[sge->m]->segs[sge->n].length;
  210. }
  211. length -= len;
  212. }
  213. }
  214. /*
  215. * Count the number of DMA descriptors needed to send length bytes of data.
  216. * Don't modify the qib_sge_state to get the count.
  217. * Return zero if any of the segments is not aligned.
  218. */
  219. static u32 qib_count_sge(struct qib_sge_state *ss, u32 length)
  220. {
  221. struct qib_sge *sg_list = ss->sg_list;
  222. struct qib_sge sge = ss->sge;
  223. u8 num_sge = ss->num_sge;
  224. u32 ndesc = 1; /* count the header */
  225. while (length) {
  226. u32 len = sge.length;
  227. if (len > length)
  228. len = length;
  229. if (len > sge.sge_length)
  230. len = sge.sge_length;
  231. BUG_ON(len == 0);
  232. if (((long) sge.vaddr & (sizeof(u32) - 1)) ||
  233. (len != length && (len & (sizeof(u32) - 1)))) {
  234. ndesc = 0;
  235. break;
  236. }
  237. ndesc++;
  238. sge.vaddr += len;
  239. sge.length -= len;
  240. sge.sge_length -= len;
  241. if (sge.sge_length == 0) {
  242. if (--num_sge)
  243. sge = *sg_list++;
  244. } else if (sge.length == 0 && sge.mr->lkey) {
  245. if (++sge.n >= QIB_SEGSZ) {
  246. if (++sge.m >= sge.mr->mapsz)
  247. break;
  248. sge.n = 0;
  249. }
  250. sge.vaddr =
  251. sge.mr->map[sge.m]->segs[sge.n].vaddr;
  252. sge.length =
  253. sge.mr->map[sge.m]->segs[sge.n].length;
  254. }
  255. length -= len;
  256. }
  257. return ndesc;
  258. }
  259. /*
  260. * Copy from the SGEs to the data buffer.
  261. */
  262. static void qib_copy_from_sge(void *data, struct qib_sge_state *ss, u32 length)
  263. {
  264. struct qib_sge *sge = &ss->sge;
  265. while (length) {
  266. u32 len = sge->length;
  267. if (len > length)
  268. len = length;
  269. if (len > sge->sge_length)
  270. len = sge->sge_length;
  271. BUG_ON(len == 0);
  272. memcpy(data, sge->vaddr, len);
  273. sge->vaddr += len;
  274. sge->length -= len;
  275. sge->sge_length -= len;
  276. if (sge->sge_length == 0) {
  277. if (--ss->num_sge)
  278. *sge = *ss->sg_list++;
  279. } else if (sge->length == 0 && sge->mr->lkey) {
  280. if (++sge->n >= QIB_SEGSZ) {
  281. if (++sge->m >= sge->mr->mapsz)
  282. break;
  283. sge->n = 0;
  284. }
  285. sge->vaddr =
  286. sge->mr->map[sge->m]->segs[sge->n].vaddr;
  287. sge->length =
  288. sge->mr->map[sge->m]->segs[sge->n].length;
  289. }
  290. data += len;
  291. length -= len;
  292. }
  293. }
  294. /**
  295. * qib_post_one_send - post one RC, UC, or UD send work request
  296. * @qp: the QP to post on
  297. * @wr: the work request to send
  298. */
  299. static int qib_post_one_send(struct qib_qp *qp, struct ib_send_wr *wr)
  300. {
  301. struct qib_swqe *wqe;
  302. u32 next;
  303. int i;
  304. int j;
  305. int acc;
  306. int ret;
  307. unsigned long flags;
  308. struct qib_lkey_table *rkt;
  309. struct qib_pd *pd;
  310. spin_lock_irqsave(&qp->s_lock, flags);
  311. /* Check that state is OK to post send. */
  312. if (unlikely(!(ib_qib_state_ops[qp->state] & QIB_POST_SEND_OK)))
  313. goto bail_inval;
  314. /* IB spec says that num_sge == 0 is OK. */
  315. if (wr->num_sge > qp->s_max_sge)
  316. goto bail_inval;
  317. /*
  318. * Don't allow RDMA reads or atomic operations on UC or
  319. * undefined operations.
  320. * Make sure buffer is large enough to hold the result for atomics.
  321. */
  322. if (wr->opcode == IB_WR_FAST_REG_MR) {
  323. if (qib_fast_reg_mr(qp, wr))
  324. goto bail_inval;
  325. } else if (qp->ibqp.qp_type == IB_QPT_UC) {
  326. if ((unsigned) wr->opcode >= IB_WR_RDMA_READ)
  327. goto bail_inval;
  328. } else if (qp->ibqp.qp_type != IB_QPT_RC) {
  329. /* Check IB_QPT_SMI, IB_QPT_GSI, IB_QPT_UD opcode */
  330. if (wr->opcode != IB_WR_SEND &&
  331. wr->opcode != IB_WR_SEND_WITH_IMM)
  332. goto bail_inval;
  333. /* Check UD destination address PD */
  334. if (qp->ibqp.pd != wr->wr.ud.ah->pd)
  335. goto bail_inval;
  336. } else if ((unsigned) wr->opcode > IB_WR_ATOMIC_FETCH_AND_ADD)
  337. goto bail_inval;
  338. else if (wr->opcode >= IB_WR_ATOMIC_CMP_AND_SWP &&
  339. (wr->num_sge == 0 ||
  340. wr->sg_list[0].length < sizeof(u64) ||
  341. wr->sg_list[0].addr & (sizeof(u64) - 1)))
  342. goto bail_inval;
  343. else if (wr->opcode >= IB_WR_RDMA_READ && !qp->s_max_rd_atomic)
  344. goto bail_inval;
  345. next = qp->s_head + 1;
  346. if (next >= qp->s_size)
  347. next = 0;
  348. if (next == qp->s_last) {
  349. ret = -ENOMEM;
  350. goto bail;
  351. }
  352. rkt = &to_idev(qp->ibqp.device)->lk_table;
  353. pd = to_ipd(qp->ibqp.pd);
  354. wqe = get_swqe_ptr(qp, qp->s_head);
  355. wqe->wr = *wr;
  356. wqe->length = 0;
  357. j = 0;
  358. if (wr->num_sge) {
  359. acc = wr->opcode >= IB_WR_RDMA_READ ?
  360. IB_ACCESS_LOCAL_WRITE : 0;
  361. for (i = 0; i < wr->num_sge; i++) {
  362. u32 length = wr->sg_list[i].length;
  363. int ok;
  364. if (length == 0)
  365. continue;
  366. ok = qib_lkey_ok(rkt, pd, &wqe->sg_list[j],
  367. &wr->sg_list[i], acc);
  368. if (!ok)
  369. goto bail_inval_free;
  370. wqe->length += length;
  371. j++;
  372. }
  373. wqe->wr.num_sge = j;
  374. }
  375. if (qp->ibqp.qp_type == IB_QPT_UC ||
  376. qp->ibqp.qp_type == IB_QPT_RC) {
  377. if (wqe->length > 0x80000000U)
  378. goto bail_inval_free;
  379. } else if (wqe->length > (dd_from_ibdev(qp->ibqp.device)->pport +
  380. qp->port_num - 1)->ibmtu)
  381. goto bail_inval_free;
  382. else
  383. atomic_inc(&to_iah(wr->wr.ud.ah)->refcount);
  384. wqe->ssn = qp->s_ssn++;
  385. qp->s_head = next;
  386. ret = 0;
  387. goto bail;
  388. bail_inval_free:
  389. while (j) {
  390. struct qib_sge *sge = &wqe->sg_list[--j];
  391. atomic_dec(&sge->mr->refcount);
  392. }
  393. bail_inval:
  394. ret = -EINVAL;
  395. bail:
  396. spin_unlock_irqrestore(&qp->s_lock, flags);
  397. return ret;
  398. }
  399. /**
  400. * qib_post_send - post a send on a QP
  401. * @ibqp: the QP to post the send on
  402. * @wr: the list of work requests to post
  403. * @bad_wr: the first bad WR is put here
  404. *
  405. * This may be called from interrupt context.
  406. */
  407. static int qib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  408. struct ib_send_wr **bad_wr)
  409. {
  410. struct qib_qp *qp = to_iqp(ibqp);
  411. int err = 0;
  412. for (; wr; wr = wr->next) {
  413. err = qib_post_one_send(qp, wr);
  414. if (err) {
  415. *bad_wr = wr;
  416. goto bail;
  417. }
  418. }
  419. /* Try to do the send work in the caller's context. */
  420. qib_do_send(&qp->s_work);
  421. bail:
  422. return err;
  423. }
  424. /**
  425. * qib_post_receive - post a receive on a QP
  426. * @ibqp: the QP to post the receive on
  427. * @wr: the WR to post
  428. * @bad_wr: the first bad WR is put here
  429. *
  430. * This may be called from interrupt context.
  431. */
  432. static int qib_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  433. struct ib_recv_wr **bad_wr)
  434. {
  435. struct qib_qp *qp = to_iqp(ibqp);
  436. struct qib_rwq *wq = qp->r_rq.wq;
  437. unsigned long flags;
  438. int ret;
  439. /* Check that state is OK to post receive. */
  440. if (!(ib_qib_state_ops[qp->state] & QIB_POST_RECV_OK) || !wq) {
  441. *bad_wr = wr;
  442. ret = -EINVAL;
  443. goto bail;
  444. }
  445. for (; wr; wr = wr->next) {
  446. struct qib_rwqe *wqe;
  447. u32 next;
  448. int i;
  449. if ((unsigned) wr->num_sge > qp->r_rq.max_sge) {
  450. *bad_wr = wr;
  451. ret = -EINVAL;
  452. goto bail;
  453. }
  454. spin_lock_irqsave(&qp->r_rq.lock, flags);
  455. next = wq->head + 1;
  456. if (next >= qp->r_rq.size)
  457. next = 0;
  458. if (next == wq->tail) {
  459. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  460. *bad_wr = wr;
  461. ret = -ENOMEM;
  462. goto bail;
  463. }
  464. wqe = get_rwqe_ptr(&qp->r_rq, wq->head);
  465. wqe->wr_id = wr->wr_id;
  466. wqe->num_sge = wr->num_sge;
  467. for (i = 0; i < wr->num_sge; i++)
  468. wqe->sg_list[i] = wr->sg_list[i];
  469. /* Make sure queue entry is written before the head index. */
  470. smp_wmb();
  471. wq->head = next;
  472. spin_unlock_irqrestore(&qp->r_rq.lock, flags);
  473. }
  474. ret = 0;
  475. bail:
  476. return ret;
  477. }
  478. /**
  479. * qib_qp_rcv - processing an incoming packet on a QP
  480. * @rcd: the context pointer
  481. * @hdr: the packet header
  482. * @has_grh: true if the packet has a GRH
  483. * @data: the packet data
  484. * @tlen: the packet length
  485. * @qp: the QP the packet came on
  486. *
  487. * This is called from qib_ib_rcv() to process an incoming packet
  488. * for the given QP.
  489. * Called at interrupt level.
  490. */
  491. static void qib_qp_rcv(struct qib_ctxtdata *rcd, struct qib_ib_header *hdr,
  492. int has_grh, void *data, u32 tlen, struct qib_qp *qp)
  493. {
  494. struct qib_ibport *ibp = &rcd->ppd->ibport_data;
  495. spin_lock(&qp->r_lock);
  496. /* Check for valid receive state. */
  497. if (!(ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK)) {
  498. ibp->n_pkt_drops++;
  499. goto unlock;
  500. }
  501. switch (qp->ibqp.qp_type) {
  502. case IB_QPT_SMI:
  503. case IB_QPT_GSI:
  504. if (ib_qib_disable_sma)
  505. break;
  506. /* FALLTHROUGH */
  507. case IB_QPT_UD:
  508. qib_ud_rcv(ibp, hdr, has_grh, data, tlen, qp);
  509. break;
  510. case IB_QPT_RC:
  511. qib_rc_rcv(rcd, hdr, has_grh, data, tlen, qp);
  512. break;
  513. case IB_QPT_UC:
  514. qib_uc_rcv(ibp, hdr, has_grh, data, tlen, qp);
  515. break;
  516. default:
  517. break;
  518. }
  519. unlock:
  520. spin_unlock(&qp->r_lock);
  521. }
  522. /**
  523. * qib_ib_rcv - process an incoming packet
  524. * @rcd: the context pointer
  525. * @rhdr: the header of the packet
  526. * @data: the packet payload
  527. * @tlen: the packet length
  528. *
  529. * This is called from qib_kreceive() to process an incoming packet at
  530. * interrupt level. Tlen is the length of the header + data + CRC in bytes.
  531. */
  532. void qib_ib_rcv(struct qib_ctxtdata *rcd, void *rhdr, void *data, u32 tlen)
  533. {
  534. struct qib_pportdata *ppd = rcd->ppd;
  535. struct qib_ibport *ibp = &ppd->ibport_data;
  536. struct qib_ib_header *hdr = rhdr;
  537. struct qib_other_headers *ohdr;
  538. struct qib_qp *qp;
  539. u32 qp_num;
  540. int lnh;
  541. u8 opcode;
  542. u16 lid;
  543. /* 24 == LRH+BTH+CRC */
  544. if (unlikely(tlen < 24))
  545. goto drop;
  546. /* Check for a valid destination LID (see ch. 7.11.1). */
  547. lid = be16_to_cpu(hdr->lrh[1]);
  548. if (lid < QIB_MULTICAST_LID_BASE) {
  549. lid &= ~((1 << ppd->lmc) - 1);
  550. if (unlikely(lid != ppd->lid))
  551. goto drop;
  552. }
  553. /* Check for GRH */
  554. lnh = be16_to_cpu(hdr->lrh[0]) & 3;
  555. if (lnh == QIB_LRH_BTH)
  556. ohdr = &hdr->u.oth;
  557. else if (lnh == QIB_LRH_GRH) {
  558. u32 vtf;
  559. ohdr = &hdr->u.l.oth;
  560. if (hdr->u.l.grh.next_hdr != IB_GRH_NEXT_HDR)
  561. goto drop;
  562. vtf = be32_to_cpu(hdr->u.l.grh.version_tclass_flow);
  563. if ((vtf >> IB_GRH_VERSION_SHIFT) != IB_GRH_VERSION)
  564. goto drop;
  565. } else
  566. goto drop;
  567. opcode = be32_to_cpu(ohdr->bth[0]) >> 24;
  568. ibp->opstats[opcode & 0x7f].n_bytes += tlen;
  569. ibp->opstats[opcode & 0x7f].n_packets++;
  570. /* Get the destination QP number. */
  571. qp_num = be32_to_cpu(ohdr->bth[1]) & QIB_QPN_MASK;
  572. if (qp_num == QIB_MULTICAST_QPN) {
  573. struct qib_mcast *mcast;
  574. struct qib_mcast_qp *p;
  575. if (lnh != QIB_LRH_GRH)
  576. goto drop;
  577. mcast = qib_mcast_find(ibp, &hdr->u.l.grh.dgid);
  578. if (mcast == NULL)
  579. goto drop;
  580. ibp->n_multicast_rcv++;
  581. list_for_each_entry_rcu(p, &mcast->qp_list, list)
  582. qib_qp_rcv(rcd, hdr, 1, data, tlen, p->qp);
  583. /*
  584. * Notify qib_multicast_detach() if it is waiting for us
  585. * to finish.
  586. */
  587. if (atomic_dec_return(&mcast->refcount) <= 1)
  588. wake_up(&mcast->wait);
  589. } else {
  590. qp = qib_lookup_qpn(ibp, qp_num);
  591. if (!qp)
  592. goto drop;
  593. ibp->n_unicast_rcv++;
  594. qib_qp_rcv(rcd, hdr, lnh == QIB_LRH_GRH, data, tlen, qp);
  595. /*
  596. * Notify qib_destroy_qp() if it is waiting
  597. * for us to finish.
  598. */
  599. if (atomic_dec_and_test(&qp->refcount))
  600. wake_up(&qp->wait);
  601. }
  602. return;
  603. drop:
  604. ibp->n_pkt_drops++;
  605. }
  606. /*
  607. * This is called from a timer to check for QPs
  608. * which need kernel memory in order to send a packet.
  609. */
  610. static void mem_timer(unsigned long data)
  611. {
  612. struct qib_ibdev *dev = (struct qib_ibdev *) data;
  613. struct list_head *list = &dev->memwait;
  614. struct qib_qp *qp = NULL;
  615. unsigned long flags;
  616. spin_lock_irqsave(&dev->pending_lock, flags);
  617. if (!list_empty(list)) {
  618. qp = list_entry(list->next, struct qib_qp, iowait);
  619. list_del_init(&qp->iowait);
  620. atomic_inc(&qp->refcount);
  621. if (!list_empty(list))
  622. mod_timer(&dev->mem_timer, jiffies + 1);
  623. }
  624. spin_unlock_irqrestore(&dev->pending_lock, flags);
  625. if (qp) {
  626. spin_lock_irqsave(&qp->s_lock, flags);
  627. if (qp->s_flags & QIB_S_WAIT_KMEM) {
  628. qp->s_flags &= ~QIB_S_WAIT_KMEM;
  629. qib_schedule_send(qp);
  630. }
  631. spin_unlock_irqrestore(&qp->s_lock, flags);
  632. if (atomic_dec_and_test(&qp->refcount))
  633. wake_up(&qp->wait);
  634. }
  635. }
  636. static void update_sge(struct qib_sge_state *ss, u32 length)
  637. {
  638. struct qib_sge *sge = &ss->sge;
  639. sge->vaddr += length;
  640. sge->length -= length;
  641. sge->sge_length -= length;
  642. if (sge->sge_length == 0) {
  643. if (--ss->num_sge)
  644. *sge = *ss->sg_list++;
  645. } else if (sge->length == 0 && sge->mr->lkey) {
  646. if (++sge->n >= QIB_SEGSZ) {
  647. if (++sge->m >= sge->mr->mapsz)
  648. return;
  649. sge->n = 0;
  650. }
  651. sge->vaddr = sge->mr->map[sge->m]->segs[sge->n].vaddr;
  652. sge->length = sge->mr->map[sge->m]->segs[sge->n].length;
  653. }
  654. }
  655. #ifdef __LITTLE_ENDIAN
  656. static inline u32 get_upper_bits(u32 data, u32 shift)
  657. {
  658. return data >> shift;
  659. }
  660. static inline u32 set_upper_bits(u32 data, u32 shift)
  661. {
  662. return data << shift;
  663. }
  664. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  665. {
  666. data <<= ((sizeof(u32) - n) * BITS_PER_BYTE);
  667. data >>= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  668. return data;
  669. }
  670. #else
  671. static inline u32 get_upper_bits(u32 data, u32 shift)
  672. {
  673. return data << shift;
  674. }
  675. static inline u32 set_upper_bits(u32 data, u32 shift)
  676. {
  677. return data >> shift;
  678. }
  679. static inline u32 clear_upper_bytes(u32 data, u32 n, u32 off)
  680. {
  681. data >>= ((sizeof(u32) - n) * BITS_PER_BYTE);
  682. data <<= ((sizeof(u32) - n - off) * BITS_PER_BYTE);
  683. return data;
  684. }
  685. #endif
  686. static void copy_io(u32 __iomem *piobuf, struct qib_sge_state *ss,
  687. u32 length, unsigned flush_wc)
  688. {
  689. u32 extra = 0;
  690. u32 data = 0;
  691. u32 last;
  692. while (1) {
  693. u32 len = ss->sge.length;
  694. u32 off;
  695. if (len > length)
  696. len = length;
  697. if (len > ss->sge.sge_length)
  698. len = ss->sge.sge_length;
  699. BUG_ON(len == 0);
  700. /* If the source address is not aligned, try to align it. */
  701. off = (unsigned long)ss->sge.vaddr & (sizeof(u32) - 1);
  702. if (off) {
  703. u32 *addr = (u32 *)((unsigned long)ss->sge.vaddr &
  704. ~(sizeof(u32) - 1));
  705. u32 v = get_upper_bits(*addr, off * BITS_PER_BYTE);
  706. u32 y;
  707. y = sizeof(u32) - off;
  708. if (len > y)
  709. len = y;
  710. if (len + extra >= sizeof(u32)) {
  711. data |= set_upper_bits(v, extra *
  712. BITS_PER_BYTE);
  713. len = sizeof(u32) - extra;
  714. if (len == length) {
  715. last = data;
  716. break;
  717. }
  718. __raw_writel(data, piobuf);
  719. piobuf++;
  720. extra = 0;
  721. data = 0;
  722. } else {
  723. /* Clear unused upper bytes */
  724. data |= clear_upper_bytes(v, len, extra);
  725. if (len == length) {
  726. last = data;
  727. break;
  728. }
  729. extra += len;
  730. }
  731. } else if (extra) {
  732. /* Source address is aligned. */
  733. u32 *addr = (u32 *) ss->sge.vaddr;
  734. int shift = extra * BITS_PER_BYTE;
  735. int ushift = 32 - shift;
  736. u32 l = len;
  737. while (l >= sizeof(u32)) {
  738. u32 v = *addr;
  739. data |= set_upper_bits(v, shift);
  740. __raw_writel(data, piobuf);
  741. data = get_upper_bits(v, ushift);
  742. piobuf++;
  743. addr++;
  744. l -= sizeof(u32);
  745. }
  746. /*
  747. * We still have 'extra' number of bytes leftover.
  748. */
  749. if (l) {
  750. u32 v = *addr;
  751. if (l + extra >= sizeof(u32)) {
  752. data |= set_upper_bits(v, shift);
  753. len -= l + extra - sizeof(u32);
  754. if (len == length) {
  755. last = data;
  756. break;
  757. }
  758. __raw_writel(data, piobuf);
  759. piobuf++;
  760. extra = 0;
  761. data = 0;
  762. } else {
  763. /* Clear unused upper bytes */
  764. data |= clear_upper_bytes(v, l, extra);
  765. if (len == length) {
  766. last = data;
  767. break;
  768. }
  769. extra += l;
  770. }
  771. } else if (len == length) {
  772. last = data;
  773. break;
  774. }
  775. } else if (len == length) {
  776. u32 w;
  777. /*
  778. * Need to round up for the last dword in the
  779. * packet.
  780. */
  781. w = (len + 3) >> 2;
  782. qib_pio_copy(piobuf, ss->sge.vaddr, w - 1);
  783. piobuf += w - 1;
  784. last = ((u32 *) ss->sge.vaddr)[w - 1];
  785. break;
  786. } else {
  787. u32 w = len >> 2;
  788. qib_pio_copy(piobuf, ss->sge.vaddr, w);
  789. piobuf += w;
  790. extra = len & (sizeof(u32) - 1);
  791. if (extra) {
  792. u32 v = ((u32 *) ss->sge.vaddr)[w];
  793. /* Clear unused upper bytes */
  794. data = clear_upper_bytes(v, extra, 0);
  795. }
  796. }
  797. update_sge(ss, len);
  798. length -= len;
  799. }
  800. /* Update address before sending packet. */
  801. update_sge(ss, length);
  802. if (flush_wc) {
  803. /* must flush early everything before trigger word */
  804. qib_flush_wc();
  805. __raw_writel(last, piobuf);
  806. /* be sure trigger word is written */
  807. qib_flush_wc();
  808. } else
  809. __raw_writel(last, piobuf);
  810. }
  811. static struct qib_verbs_txreq *get_txreq(struct qib_ibdev *dev,
  812. struct qib_qp *qp, int *retp)
  813. {
  814. struct qib_verbs_txreq *tx;
  815. unsigned long flags;
  816. spin_lock_irqsave(&qp->s_lock, flags);
  817. spin_lock(&dev->pending_lock);
  818. if (!list_empty(&dev->txreq_free)) {
  819. struct list_head *l = dev->txreq_free.next;
  820. list_del(l);
  821. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  822. *retp = 0;
  823. } else {
  824. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK &&
  825. list_empty(&qp->iowait)) {
  826. dev->n_txwait++;
  827. qp->s_flags |= QIB_S_WAIT_TX;
  828. list_add_tail(&qp->iowait, &dev->txwait);
  829. }
  830. tx = NULL;
  831. qp->s_flags &= ~QIB_S_BUSY;
  832. *retp = -EBUSY;
  833. }
  834. spin_unlock(&dev->pending_lock);
  835. spin_unlock_irqrestore(&qp->s_lock, flags);
  836. return tx;
  837. }
  838. void qib_put_txreq(struct qib_verbs_txreq *tx)
  839. {
  840. struct qib_ibdev *dev;
  841. struct qib_qp *qp;
  842. unsigned long flags;
  843. qp = tx->qp;
  844. dev = to_idev(qp->ibqp.device);
  845. if (atomic_dec_and_test(&qp->refcount))
  846. wake_up(&qp->wait);
  847. if (tx->mr) {
  848. atomic_dec(&tx->mr->refcount);
  849. tx->mr = NULL;
  850. }
  851. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF) {
  852. tx->txreq.flags &= ~QIB_SDMA_TXREQ_F_FREEBUF;
  853. dma_unmap_single(&dd_from_dev(dev)->pcidev->dev,
  854. tx->txreq.addr, tx->hdr_dwords << 2,
  855. DMA_TO_DEVICE);
  856. kfree(tx->align_buf);
  857. }
  858. spin_lock_irqsave(&dev->pending_lock, flags);
  859. /* Put struct back on free list */
  860. list_add(&tx->txreq.list, &dev->txreq_free);
  861. if (!list_empty(&dev->txwait)) {
  862. /* Wake up first QP wanting a free struct */
  863. qp = list_entry(dev->txwait.next, struct qib_qp, iowait);
  864. list_del_init(&qp->iowait);
  865. atomic_inc(&qp->refcount);
  866. spin_unlock_irqrestore(&dev->pending_lock, flags);
  867. spin_lock_irqsave(&qp->s_lock, flags);
  868. if (qp->s_flags & QIB_S_WAIT_TX) {
  869. qp->s_flags &= ~QIB_S_WAIT_TX;
  870. qib_schedule_send(qp);
  871. }
  872. spin_unlock_irqrestore(&qp->s_lock, flags);
  873. if (atomic_dec_and_test(&qp->refcount))
  874. wake_up(&qp->wait);
  875. } else
  876. spin_unlock_irqrestore(&dev->pending_lock, flags);
  877. }
  878. /*
  879. * This is called when there are send DMA descriptors that might be
  880. * available.
  881. *
  882. * This is called with ppd->sdma_lock held.
  883. */
  884. void qib_verbs_sdma_desc_avail(struct qib_pportdata *ppd, unsigned avail)
  885. {
  886. struct qib_qp *qp, *nqp;
  887. struct qib_qp *qps[20];
  888. struct qib_ibdev *dev;
  889. unsigned i, n;
  890. n = 0;
  891. dev = &ppd->dd->verbs_dev;
  892. spin_lock(&dev->pending_lock);
  893. /* Search wait list for first QP wanting DMA descriptors. */
  894. list_for_each_entry_safe(qp, nqp, &dev->dmawait, iowait) {
  895. if (qp->port_num != ppd->port)
  896. continue;
  897. if (n == ARRAY_SIZE(qps))
  898. break;
  899. if (qp->s_tx->txreq.sg_count > avail)
  900. break;
  901. avail -= qp->s_tx->txreq.sg_count;
  902. list_del_init(&qp->iowait);
  903. atomic_inc(&qp->refcount);
  904. qps[n++] = qp;
  905. }
  906. spin_unlock(&dev->pending_lock);
  907. for (i = 0; i < n; i++) {
  908. qp = qps[i];
  909. spin_lock(&qp->s_lock);
  910. if (qp->s_flags & QIB_S_WAIT_DMA_DESC) {
  911. qp->s_flags &= ~QIB_S_WAIT_DMA_DESC;
  912. qib_schedule_send(qp);
  913. }
  914. spin_unlock(&qp->s_lock);
  915. if (atomic_dec_and_test(&qp->refcount))
  916. wake_up(&qp->wait);
  917. }
  918. }
  919. /*
  920. * This is called with ppd->sdma_lock held.
  921. */
  922. static void sdma_complete(struct qib_sdma_txreq *cookie, int status)
  923. {
  924. struct qib_verbs_txreq *tx =
  925. container_of(cookie, struct qib_verbs_txreq, txreq);
  926. struct qib_qp *qp = tx->qp;
  927. spin_lock(&qp->s_lock);
  928. if (tx->wqe)
  929. qib_send_complete(qp, tx->wqe, IB_WC_SUCCESS);
  930. else if (qp->ibqp.qp_type == IB_QPT_RC) {
  931. struct qib_ib_header *hdr;
  932. if (tx->txreq.flags & QIB_SDMA_TXREQ_F_FREEBUF)
  933. hdr = &tx->align_buf->hdr;
  934. else {
  935. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  936. hdr = &dev->pio_hdrs[tx->hdr_inx].hdr;
  937. }
  938. qib_rc_send_complete(qp, hdr);
  939. }
  940. if (atomic_dec_and_test(&qp->s_dma_busy)) {
  941. if (qp->state == IB_QPS_RESET)
  942. wake_up(&qp->wait_dma);
  943. else if (qp->s_flags & QIB_S_WAIT_DMA) {
  944. qp->s_flags &= ~QIB_S_WAIT_DMA;
  945. qib_schedule_send(qp);
  946. }
  947. }
  948. spin_unlock(&qp->s_lock);
  949. qib_put_txreq(tx);
  950. }
  951. static int wait_kmem(struct qib_ibdev *dev, struct qib_qp *qp)
  952. {
  953. unsigned long flags;
  954. int ret = 0;
  955. spin_lock_irqsave(&qp->s_lock, flags);
  956. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK) {
  957. spin_lock(&dev->pending_lock);
  958. if (list_empty(&qp->iowait)) {
  959. if (list_empty(&dev->memwait))
  960. mod_timer(&dev->mem_timer, jiffies + 1);
  961. qp->s_flags |= QIB_S_WAIT_KMEM;
  962. list_add_tail(&qp->iowait, &dev->memwait);
  963. }
  964. spin_unlock(&dev->pending_lock);
  965. qp->s_flags &= ~QIB_S_BUSY;
  966. ret = -EBUSY;
  967. }
  968. spin_unlock_irqrestore(&qp->s_lock, flags);
  969. return ret;
  970. }
  971. static int qib_verbs_send_dma(struct qib_qp *qp, struct qib_ib_header *hdr,
  972. u32 hdrwords, struct qib_sge_state *ss, u32 len,
  973. u32 plen, u32 dwords)
  974. {
  975. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  976. struct qib_devdata *dd = dd_from_dev(dev);
  977. struct qib_ibport *ibp = to_iport(qp->ibqp.device, qp->port_num);
  978. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  979. struct qib_verbs_txreq *tx;
  980. struct qib_pio_header *phdr;
  981. u32 control;
  982. u32 ndesc;
  983. int ret;
  984. tx = qp->s_tx;
  985. if (tx) {
  986. qp->s_tx = NULL;
  987. /* resend previously constructed packet */
  988. ret = qib_sdma_verbs_send(ppd, tx->ss, tx->dwords, tx);
  989. goto bail;
  990. }
  991. tx = get_txreq(dev, qp, &ret);
  992. if (!tx)
  993. goto bail;
  994. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  995. be16_to_cpu(hdr->lrh[0]) >> 12);
  996. tx->qp = qp;
  997. atomic_inc(&qp->refcount);
  998. tx->wqe = qp->s_wqe;
  999. tx->mr = qp->s_rdma_mr;
  1000. if (qp->s_rdma_mr)
  1001. qp->s_rdma_mr = NULL;
  1002. tx->txreq.callback = sdma_complete;
  1003. if (dd->flags & QIB_HAS_SDMA_TIMEOUT)
  1004. tx->txreq.flags = QIB_SDMA_TXREQ_F_HEADTOHOST;
  1005. else
  1006. tx->txreq.flags = QIB_SDMA_TXREQ_F_INTREQ;
  1007. if (plen + 1 > dd->piosize2kmax_dwords)
  1008. tx->txreq.flags |= QIB_SDMA_TXREQ_F_USELARGEBUF;
  1009. if (len) {
  1010. /*
  1011. * Don't try to DMA if it takes more descriptors than
  1012. * the queue holds.
  1013. */
  1014. ndesc = qib_count_sge(ss, len);
  1015. if (ndesc >= ppd->sdma_descq_cnt)
  1016. ndesc = 0;
  1017. } else
  1018. ndesc = 1;
  1019. if (ndesc) {
  1020. phdr = &dev->pio_hdrs[tx->hdr_inx];
  1021. phdr->pbc[0] = cpu_to_le32(plen);
  1022. phdr->pbc[1] = cpu_to_le32(control);
  1023. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  1024. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEDESC;
  1025. tx->txreq.sg_count = ndesc;
  1026. tx->txreq.addr = dev->pio_hdrs_phys +
  1027. tx->hdr_inx * sizeof(struct qib_pio_header);
  1028. tx->hdr_dwords = hdrwords + 2; /* add PBC length */
  1029. ret = qib_sdma_verbs_send(ppd, ss, dwords, tx);
  1030. goto bail;
  1031. }
  1032. /* Allocate a buffer and copy the header and payload to it. */
  1033. tx->hdr_dwords = plen + 1;
  1034. phdr = kmalloc(tx->hdr_dwords << 2, GFP_ATOMIC);
  1035. if (!phdr)
  1036. goto err_tx;
  1037. phdr->pbc[0] = cpu_to_le32(plen);
  1038. phdr->pbc[1] = cpu_to_le32(control);
  1039. memcpy(&phdr->hdr, hdr, hdrwords << 2);
  1040. qib_copy_from_sge((u32 *) &phdr->hdr + hdrwords, ss, len);
  1041. tx->txreq.addr = dma_map_single(&dd->pcidev->dev, phdr,
  1042. tx->hdr_dwords << 2, DMA_TO_DEVICE);
  1043. if (dma_mapping_error(&dd->pcidev->dev, tx->txreq.addr))
  1044. goto map_err;
  1045. tx->align_buf = phdr;
  1046. tx->txreq.flags |= QIB_SDMA_TXREQ_F_FREEBUF;
  1047. tx->txreq.sg_count = 1;
  1048. ret = qib_sdma_verbs_send(ppd, NULL, 0, tx);
  1049. goto unaligned;
  1050. map_err:
  1051. kfree(phdr);
  1052. err_tx:
  1053. qib_put_txreq(tx);
  1054. ret = wait_kmem(dev, qp);
  1055. unaligned:
  1056. ibp->n_unaligned++;
  1057. bail:
  1058. return ret;
  1059. }
  1060. /*
  1061. * If we are now in the error state, return zero to flush the
  1062. * send work request.
  1063. */
  1064. static int no_bufs_available(struct qib_qp *qp)
  1065. {
  1066. struct qib_ibdev *dev = to_idev(qp->ibqp.device);
  1067. struct qib_devdata *dd;
  1068. unsigned long flags;
  1069. int ret = 0;
  1070. /*
  1071. * Note that as soon as want_buffer() is called and
  1072. * possibly before it returns, qib_ib_piobufavail()
  1073. * could be called. Therefore, put QP on the I/O wait list before
  1074. * enabling the PIO avail interrupt.
  1075. */
  1076. spin_lock_irqsave(&qp->s_lock, flags);
  1077. if (ib_qib_state_ops[qp->state] & QIB_PROCESS_RECV_OK) {
  1078. spin_lock(&dev->pending_lock);
  1079. if (list_empty(&qp->iowait)) {
  1080. dev->n_piowait++;
  1081. qp->s_flags |= QIB_S_WAIT_PIO;
  1082. list_add_tail(&qp->iowait, &dev->piowait);
  1083. dd = dd_from_dev(dev);
  1084. dd->f_wantpiobuf_intr(dd, 1);
  1085. }
  1086. spin_unlock(&dev->pending_lock);
  1087. qp->s_flags &= ~QIB_S_BUSY;
  1088. ret = -EBUSY;
  1089. }
  1090. spin_unlock_irqrestore(&qp->s_lock, flags);
  1091. return ret;
  1092. }
  1093. static int qib_verbs_send_pio(struct qib_qp *qp, struct qib_ib_header *ibhdr,
  1094. u32 hdrwords, struct qib_sge_state *ss, u32 len,
  1095. u32 plen, u32 dwords)
  1096. {
  1097. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  1098. struct qib_pportdata *ppd = dd->pport + qp->port_num - 1;
  1099. u32 *hdr = (u32 *) ibhdr;
  1100. u32 __iomem *piobuf_orig;
  1101. u32 __iomem *piobuf;
  1102. u64 pbc;
  1103. unsigned long flags;
  1104. unsigned flush_wc;
  1105. u32 control;
  1106. u32 pbufn;
  1107. control = dd->f_setpbc_control(ppd, plen, qp->s_srate,
  1108. be16_to_cpu(ibhdr->lrh[0]) >> 12);
  1109. pbc = ((u64) control << 32) | plen;
  1110. piobuf = dd->f_getsendbuf(ppd, pbc, &pbufn);
  1111. if (unlikely(piobuf == NULL))
  1112. return no_bufs_available(qp);
  1113. /*
  1114. * Write the pbc.
  1115. * We have to flush after the PBC for correctness on some cpus
  1116. * or WC buffer can be written out of order.
  1117. */
  1118. writeq(pbc, piobuf);
  1119. piobuf_orig = piobuf;
  1120. piobuf += 2;
  1121. flush_wc = dd->flags & QIB_PIO_FLUSH_WC;
  1122. if (len == 0) {
  1123. /*
  1124. * If there is just the header portion, must flush before
  1125. * writing last word of header for correctness, and after
  1126. * the last header word (trigger word).
  1127. */
  1128. if (flush_wc) {
  1129. qib_flush_wc();
  1130. qib_pio_copy(piobuf, hdr, hdrwords - 1);
  1131. qib_flush_wc();
  1132. __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords - 1);
  1133. qib_flush_wc();
  1134. } else
  1135. qib_pio_copy(piobuf, hdr, hdrwords);
  1136. goto done;
  1137. }
  1138. if (flush_wc)
  1139. qib_flush_wc();
  1140. qib_pio_copy(piobuf, hdr, hdrwords);
  1141. piobuf += hdrwords;
  1142. /* The common case is aligned and contained in one segment. */
  1143. if (likely(ss->num_sge == 1 && len <= ss->sge.length &&
  1144. !((unsigned long)ss->sge.vaddr & (sizeof(u32) - 1)))) {
  1145. u32 *addr = (u32 *) ss->sge.vaddr;
  1146. /* Update address before sending packet. */
  1147. update_sge(ss, len);
  1148. if (flush_wc) {
  1149. qib_pio_copy(piobuf, addr, dwords - 1);
  1150. /* must flush early everything before trigger word */
  1151. qib_flush_wc();
  1152. __raw_writel(addr[dwords - 1], piobuf + dwords - 1);
  1153. /* be sure trigger word is written */
  1154. qib_flush_wc();
  1155. } else
  1156. qib_pio_copy(piobuf, addr, dwords);
  1157. goto done;
  1158. }
  1159. copy_io(piobuf, ss, len, flush_wc);
  1160. done:
  1161. if (dd->flags & QIB_USE_SPCL_TRIG) {
  1162. u32 spcl_off = (pbufn >= dd->piobcnt2k) ? 2047 : 1023;
  1163. qib_flush_wc();
  1164. __raw_writel(0xaebecede, piobuf_orig + spcl_off);
  1165. }
  1166. qib_sendbuf_done(dd, pbufn);
  1167. if (qp->s_rdma_mr) {
  1168. atomic_dec(&qp->s_rdma_mr->refcount);
  1169. qp->s_rdma_mr = NULL;
  1170. }
  1171. if (qp->s_wqe) {
  1172. spin_lock_irqsave(&qp->s_lock, flags);
  1173. qib_send_complete(qp, qp->s_wqe, IB_WC_SUCCESS);
  1174. spin_unlock_irqrestore(&qp->s_lock, flags);
  1175. } else if (qp->ibqp.qp_type == IB_QPT_RC) {
  1176. spin_lock_irqsave(&qp->s_lock, flags);
  1177. qib_rc_send_complete(qp, ibhdr);
  1178. spin_unlock_irqrestore(&qp->s_lock, flags);
  1179. }
  1180. return 0;
  1181. }
  1182. /**
  1183. * qib_verbs_send - send a packet
  1184. * @qp: the QP to send on
  1185. * @hdr: the packet header
  1186. * @hdrwords: the number of 32-bit words in the header
  1187. * @ss: the SGE to send
  1188. * @len: the length of the packet in bytes
  1189. *
  1190. * Return zero if packet is sent or queued OK.
  1191. * Return non-zero and clear qp->s_flags QIB_S_BUSY otherwise.
  1192. */
  1193. int qib_verbs_send(struct qib_qp *qp, struct qib_ib_header *hdr,
  1194. u32 hdrwords, struct qib_sge_state *ss, u32 len)
  1195. {
  1196. struct qib_devdata *dd = dd_from_ibdev(qp->ibqp.device);
  1197. u32 plen;
  1198. int ret;
  1199. u32 dwords = (len + 3) >> 2;
  1200. /*
  1201. * Calculate the send buffer trigger address.
  1202. * The +1 counts for the pbc control dword following the pbc length.
  1203. */
  1204. plen = hdrwords + dwords + 1;
  1205. /*
  1206. * VL15 packets (IB_QPT_SMI) will always use PIO, so we
  1207. * can defer SDMA restart until link goes ACTIVE without
  1208. * worrying about just how we got there.
  1209. */
  1210. if (qp->ibqp.qp_type == IB_QPT_SMI ||
  1211. !(dd->flags & QIB_HAS_SEND_DMA))
  1212. ret = qib_verbs_send_pio(qp, hdr, hdrwords, ss, len,
  1213. plen, dwords);
  1214. else
  1215. ret = qib_verbs_send_dma(qp, hdr, hdrwords, ss, len,
  1216. plen, dwords);
  1217. return ret;
  1218. }
  1219. int qib_snapshot_counters(struct qib_pportdata *ppd, u64 *swords,
  1220. u64 *rwords, u64 *spkts, u64 *rpkts,
  1221. u64 *xmit_wait)
  1222. {
  1223. int ret;
  1224. struct qib_devdata *dd = ppd->dd;
  1225. if (!(dd->flags & QIB_PRESENT)) {
  1226. /* no hardware, freeze, etc. */
  1227. ret = -EINVAL;
  1228. goto bail;
  1229. }
  1230. *swords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDSEND);
  1231. *rwords = dd->f_portcntr(ppd, QIBPORTCNTR_WORDRCV);
  1232. *spkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTSEND);
  1233. *rpkts = dd->f_portcntr(ppd, QIBPORTCNTR_PKTRCV);
  1234. *xmit_wait = dd->f_portcntr(ppd, QIBPORTCNTR_SENDSTALL);
  1235. ret = 0;
  1236. bail:
  1237. return ret;
  1238. }
  1239. /**
  1240. * qib_get_counters - get various chip counters
  1241. * @dd: the qlogic_ib device
  1242. * @cntrs: counters are placed here
  1243. *
  1244. * Return the counters needed by recv_pma_get_portcounters().
  1245. */
  1246. int qib_get_counters(struct qib_pportdata *ppd,
  1247. struct qib_verbs_counters *cntrs)
  1248. {
  1249. int ret;
  1250. if (!(ppd->dd->flags & QIB_PRESENT)) {
  1251. /* no hardware, freeze, etc. */
  1252. ret = -EINVAL;
  1253. goto bail;
  1254. }
  1255. cntrs->symbol_error_counter =
  1256. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBSYMBOLERR);
  1257. cntrs->link_error_recovery_counter =
  1258. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKERRRECOV);
  1259. /*
  1260. * The link downed counter counts when the other side downs the
  1261. * connection. We add in the number of times we downed the link
  1262. * due to local link integrity errors to compensate.
  1263. */
  1264. cntrs->link_downed_counter =
  1265. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_IBLINKDOWN);
  1266. cntrs->port_rcv_errors =
  1267. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXDROPPKT) +
  1268. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVOVFL) +
  1269. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERR_RLEN) +
  1270. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_INVALIDRLEN) +
  1271. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLINK) +
  1272. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRICRC) +
  1273. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRVCRC) +
  1274. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_ERRLPCRC) +
  1275. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_BADFORMAT);
  1276. cntrs->port_rcv_errors +=
  1277. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXLOCALPHYERR);
  1278. cntrs->port_rcv_errors +=
  1279. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RXVLERR);
  1280. cntrs->port_rcv_remphys_errors =
  1281. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_RCVEBP);
  1282. cntrs->port_xmit_discards =
  1283. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_UNSUPVL);
  1284. cntrs->port_xmit_data = ppd->dd->f_portcntr(ppd,
  1285. QIBPORTCNTR_WORDSEND);
  1286. cntrs->port_rcv_data = ppd->dd->f_portcntr(ppd,
  1287. QIBPORTCNTR_WORDRCV);
  1288. cntrs->port_xmit_packets = ppd->dd->f_portcntr(ppd,
  1289. QIBPORTCNTR_PKTSEND);
  1290. cntrs->port_rcv_packets = ppd->dd->f_portcntr(ppd,
  1291. QIBPORTCNTR_PKTRCV);
  1292. cntrs->local_link_integrity_errors =
  1293. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_LLI);
  1294. cntrs->excessive_buffer_overrun_errors =
  1295. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_EXCESSBUFOVFL);
  1296. cntrs->vl15_dropped =
  1297. ppd->dd->f_portcntr(ppd, QIBPORTCNTR_VL15PKTDROP);
  1298. ret = 0;
  1299. bail:
  1300. return ret;
  1301. }
  1302. /**
  1303. * qib_ib_piobufavail - callback when a PIO buffer is available
  1304. * @dd: the device pointer
  1305. *
  1306. * This is called from qib_intr() at interrupt level when a PIO buffer is
  1307. * available after qib_verbs_send() returned an error that no buffers were
  1308. * available. Disable the interrupt if there are no more QPs waiting.
  1309. */
  1310. void qib_ib_piobufavail(struct qib_devdata *dd)
  1311. {
  1312. struct qib_ibdev *dev = &dd->verbs_dev;
  1313. struct list_head *list;
  1314. struct qib_qp *qps[5];
  1315. struct qib_qp *qp;
  1316. unsigned long flags;
  1317. unsigned i, n;
  1318. list = &dev->piowait;
  1319. n = 0;
  1320. /*
  1321. * Note: checking that the piowait list is empty and clearing
  1322. * the buffer available interrupt needs to be atomic or we
  1323. * could end up with QPs on the wait list with the interrupt
  1324. * disabled.
  1325. */
  1326. spin_lock_irqsave(&dev->pending_lock, flags);
  1327. while (!list_empty(list)) {
  1328. if (n == ARRAY_SIZE(qps))
  1329. goto full;
  1330. qp = list_entry(list->next, struct qib_qp, iowait);
  1331. list_del_init(&qp->iowait);
  1332. atomic_inc(&qp->refcount);
  1333. qps[n++] = qp;
  1334. }
  1335. dd->f_wantpiobuf_intr(dd, 0);
  1336. full:
  1337. spin_unlock_irqrestore(&dev->pending_lock, flags);
  1338. for (i = 0; i < n; i++) {
  1339. qp = qps[i];
  1340. spin_lock_irqsave(&qp->s_lock, flags);
  1341. if (qp->s_flags & QIB_S_WAIT_PIO) {
  1342. qp->s_flags &= ~QIB_S_WAIT_PIO;
  1343. qib_schedule_send(qp);
  1344. }
  1345. spin_unlock_irqrestore(&qp->s_lock, flags);
  1346. /* Notify qib_destroy_qp() if it is waiting. */
  1347. if (atomic_dec_and_test(&qp->refcount))
  1348. wake_up(&qp->wait);
  1349. }
  1350. }
  1351. static int qib_query_device(struct ib_device *ibdev,
  1352. struct ib_device_attr *props)
  1353. {
  1354. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1355. struct qib_ibdev *dev = to_idev(ibdev);
  1356. memset(props, 0, sizeof(*props));
  1357. props->device_cap_flags = IB_DEVICE_BAD_PKEY_CNTR |
  1358. IB_DEVICE_BAD_QKEY_CNTR | IB_DEVICE_SHUTDOWN_PORT |
  1359. IB_DEVICE_SYS_IMAGE_GUID | IB_DEVICE_RC_RNR_NAK_GEN |
  1360. IB_DEVICE_PORT_ACTIVE_EVENT | IB_DEVICE_SRQ_RESIZE;
  1361. props->page_size_cap = PAGE_SIZE;
  1362. props->vendor_id =
  1363. QIB_SRC_OUI_1 << 16 | QIB_SRC_OUI_2 << 8 | QIB_SRC_OUI_3;
  1364. props->vendor_part_id = dd->deviceid;
  1365. props->hw_ver = dd->minrev;
  1366. props->sys_image_guid = ib_qib_sys_image_guid;
  1367. props->max_mr_size = ~0ULL;
  1368. props->max_qp = ib_qib_max_qps;
  1369. props->max_qp_wr = ib_qib_max_qp_wrs;
  1370. props->max_sge = ib_qib_max_sges;
  1371. props->max_cq = ib_qib_max_cqs;
  1372. props->max_ah = ib_qib_max_ahs;
  1373. props->max_cqe = ib_qib_max_cqes;
  1374. props->max_mr = dev->lk_table.max;
  1375. props->max_fmr = dev->lk_table.max;
  1376. props->max_map_per_fmr = 32767;
  1377. props->max_pd = ib_qib_max_pds;
  1378. props->max_qp_rd_atom = QIB_MAX_RDMA_ATOMIC;
  1379. props->max_qp_init_rd_atom = 255;
  1380. /* props->max_res_rd_atom */
  1381. props->max_srq = ib_qib_max_srqs;
  1382. props->max_srq_wr = ib_qib_max_srq_wrs;
  1383. props->max_srq_sge = ib_qib_max_srq_sges;
  1384. /* props->local_ca_ack_delay */
  1385. props->atomic_cap = IB_ATOMIC_GLOB;
  1386. props->max_pkeys = qib_get_npkeys(dd);
  1387. props->max_mcast_grp = ib_qib_max_mcast_grps;
  1388. props->max_mcast_qp_attach = ib_qib_max_mcast_qp_attached;
  1389. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  1390. props->max_mcast_grp;
  1391. return 0;
  1392. }
  1393. static int qib_query_port(struct ib_device *ibdev, u8 port,
  1394. struct ib_port_attr *props)
  1395. {
  1396. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1397. struct qib_ibport *ibp = to_iport(ibdev, port);
  1398. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1399. enum ib_mtu mtu;
  1400. u16 lid = ppd->lid;
  1401. memset(props, 0, sizeof(*props));
  1402. props->lid = lid ? lid : be16_to_cpu(IB_LID_PERMISSIVE);
  1403. props->lmc = ppd->lmc;
  1404. props->sm_lid = ibp->sm_lid;
  1405. props->sm_sl = ibp->sm_sl;
  1406. props->state = dd->f_iblink_state(ppd->lastibcstat);
  1407. props->phys_state = dd->f_ibphys_portstate(ppd->lastibcstat);
  1408. props->port_cap_flags = ibp->port_cap_flags;
  1409. props->gid_tbl_len = QIB_GUIDS_PER_PORT;
  1410. props->max_msg_sz = 0x80000000;
  1411. props->pkey_tbl_len = qib_get_npkeys(dd);
  1412. props->bad_pkey_cntr = ibp->pkey_violations;
  1413. props->qkey_viol_cntr = ibp->qkey_violations;
  1414. props->active_width = ppd->link_width_active;
  1415. /* See rate_show() */
  1416. props->active_speed = ppd->link_speed_active;
  1417. props->max_vl_num = qib_num_vls(ppd->vls_supported);
  1418. props->init_type_reply = 0;
  1419. props->max_mtu = qib_ibmtu ? qib_ibmtu : IB_MTU_4096;
  1420. switch (ppd->ibmtu) {
  1421. case 4096:
  1422. mtu = IB_MTU_4096;
  1423. break;
  1424. case 2048:
  1425. mtu = IB_MTU_2048;
  1426. break;
  1427. case 1024:
  1428. mtu = IB_MTU_1024;
  1429. break;
  1430. case 512:
  1431. mtu = IB_MTU_512;
  1432. break;
  1433. case 256:
  1434. mtu = IB_MTU_256;
  1435. break;
  1436. default:
  1437. mtu = IB_MTU_2048;
  1438. }
  1439. props->active_mtu = mtu;
  1440. props->subnet_timeout = ibp->subnet_timeout;
  1441. return 0;
  1442. }
  1443. static int qib_modify_device(struct ib_device *device,
  1444. int device_modify_mask,
  1445. struct ib_device_modify *device_modify)
  1446. {
  1447. struct qib_devdata *dd = dd_from_ibdev(device);
  1448. unsigned i;
  1449. int ret;
  1450. if (device_modify_mask & ~(IB_DEVICE_MODIFY_SYS_IMAGE_GUID |
  1451. IB_DEVICE_MODIFY_NODE_DESC)) {
  1452. ret = -EOPNOTSUPP;
  1453. goto bail;
  1454. }
  1455. if (device_modify_mask & IB_DEVICE_MODIFY_NODE_DESC) {
  1456. memcpy(device->node_desc, device_modify->node_desc, 64);
  1457. for (i = 0; i < dd->num_pports; i++) {
  1458. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1459. qib_node_desc_chg(ibp);
  1460. }
  1461. }
  1462. if (device_modify_mask & IB_DEVICE_MODIFY_SYS_IMAGE_GUID) {
  1463. ib_qib_sys_image_guid =
  1464. cpu_to_be64(device_modify->sys_image_guid);
  1465. for (i = 0; i < dd->num_pports; i++) {
  1466. struct qib_ibport *ibp = &dd->pport[i].ibport_data;
  1467. qib_sys_guid_chg(ibp);
  1468. }
  1469. }
  1470. ret = 0;
  1471. bail:
  1472. return ret;
  1473. }
  1474. static int qib_modify_port(struct ib_device *ibdev, u8 port,
  1475. int port_modify_mask, struct ib_port_modify *props)
  1476. {
  1477. struct qib_ibport *ibp = to_iport(ibdev, port);
  1478. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1479. ibp->port_cap_flags |= props->set_port_cap_mask;
  1480. ibp->port_cap_flags &= ~props->clr_port_cap_mask;
  1481. if (props->set_port_cap_mask || props->clr_port_cap_mask)
  1482. qib_cap_mask_chg(ibp);
  1483. if (port_modify_mask & IB_PORT_SHUTDOWN)
  1484. qib_set_linkstate(ppd, QIB_IB_LINKDOWN);
  1485. if (port_modify_mask & IB_PORT_RESET_QKEY_CNTR)
  1486. ibp->qkey_violations = 0;
  1487. return 0;
  1488. }
  1489. static int qib_query_gid(struct ib_device *ibdev, u8 port,
  1490. int index, union ib_gid *gid)
  1491. {
  1492. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1493. int ret = 0;
  1494. if (!port || port > dd->num_pports)
  1495. ret = -EINVAL;
  1496. else {
  1497. struct qib_ibport *ibp = to_iport(ibdev, port);
  1498. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1499. gid->global.subnet_prefix = ibp->gid_prefix;
  1500. if (index == 0)
  1501. gid->global.interface_id = ppd->guid;
  1502. else if (index < QIB_GUIDS_PER_PORT)
  1503. gid->global.interface_id = ibp->guids[index - 1];
  1504. else
  1505. ret = -EINVAL;
  1506. }
  1507. return ret;
  1508. }
  1509. static struct ib_pd *qib_alloc_pd(struct ib_device *ibdev,
  1510. struct ib_ucontext *context,
  1511. struct ib_udata *udata)
  1512. {
  1513. struct qib_ibdev *dev = to_idev(ibdev);
  1514. struct qib_pd *pd;
  1515. struct ib_pd *ret;
  1516. /*
  1517. * This is actually totally arbitrary. Some correctness tests
  1518. * assume there's a maximum number of PDs that can be allocated.
  1519. * We don't actually have this limit, but we fail the test if
  1520. * we allow allocations of more than we report for this value.
  1521. */
  1522. pd = kmalloc(sizeof *pd, GFP_KERNEL);
  1523. if (!pd) {
  1524. ret = ERR_PTR(-ENOMEM);
  1525. goto bail;
  1526. }
  1527. spin_lock(&dev->n_pds_lock);
  1528. if (dev->n_pds_allocated == ib_qib_max_pds) {
  1529. spin_unlock(&dev->n_pds_lock);
  1530. kfree(pd);
  1531. ret = ERR_PTR(-ENOMEM);
  1532. goto bail;
  1533. }
  1534. dev->n_pds_allocated++;
  1535. spin_unlock(&dev->n_pds_lock);
  1536. /* ib_alloc_pd() will initialize pd->ibpd. */
  1537. pd->user = udata != NULL;
  1538. ret = &pd->ibpd;
  1539. bail:
  1540. return ret;
  1541. }
  1542. static int qib_dealloc_pd(struct ib_pd *ibpd)
  1543. {
  1544. struct qib_pd *pd = to_ipd(ibpd);
  1545. struct qib_ibdev *dev = to_idev(ibpd->device);
  1546. spin_lock(&dev->n_pds_lock);
  1547. dev->n_pds_allocated--;
  1548. spin_unlock(&dev->n_pds_lock);
  1549. kfree(pd);
  1550. return 0;
  1551. }
  1552. int qib_check_ah(struct ib_device *ibdev, struct ib_ah_attr *ah_attr)
  1553. {
  1554. /* A multicast address requires a GRH (see ch. 8.4.1). */
  1555. if (ah_attr->dlid >= QIB_MULTICAST_LID_BASE &&
  1556. ah_attr->dlid != QIB_PERMISSIVE_LID &&
  1557. !(ah_attr->ah_flags & IB_AH_GRH))
  1558. goto bail;
  1559. if ((ah_attr->ah_flags & IB_AH_GRH) &&
  1560. ah_attr->grh.sgid_index >= QIB_GUIDS_PER_PORT)
  1561. goto bail;
  1562. if (ah_attr->dlid == 0)
  1563. goto bail;
  1564. if (ah_attr->port_num < 1 ||
  1565. ah_attr->port_num > ibdev->phys_port_cnt)
  1566. goto bail;
  1567. if (ah_attr->static_rate != IB_RATE_PORT_CURRENT &&
  1568. ib_rate_to_mult(ah_attr->static_rate) < 0)
  1569. goto bail;
  1570. if (ah_attr->sl > 15)
  1571. goto bail;
  1572. return 0;
  1573. bail:
  1574. return -EINVAL;
  1575. }
  1576. /**
  1577. * qib_create_ah - create an address handle
  1578. * @pd: the protection domain
  1579. * @ah_attr: the attributes of the AH
  1580. *
  1581. * This may be called from interrupt context.
  1582. */
  1583. static struct ib_ah *qib_create_ah(struct ib_pd *pd,
  1584. struct ib_ah_attr *ah_attr)
  1585. {
  1586. struct qib_ah *ah;
  1587. struct ib_ah *ret;
  1588. struct qib_ibdev *dev = to_idev(pd->device);
  1589. unsigned long flags;
  1590. if (qib_check_ah(pd->device, ah_attr)) {
  1591. ret = ERR_PTR(-EINVAL);
  1592. goto bail;
  1593. }
  1594. ah = kmalloc(sizeof *ah, GFP_ATOMIC);
  1595. if (!ah) {
  1596. ret = ERR_PTR(-ENOMEM);
  1597. goto bail;
  1598. }
  1599. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1600. if (dev->n_ahs_allocated == ib_qib_max_ahs) {
  1601. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1602. kfree(ah);
  1603. ret = ERR_PTR(-ENOMEM);
  1604. goto bail;
  1605. }
  1606. dev->n_ahs_allocated++;
  1607. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1608. /* ib_create_ah() will initialize ah->ibah. */
  1609. ah->attr = *ah_attr;
  1610. atomic_set(&ah->refcount, 0);
  1611. ret = &ah->ibah;
  1612. bail:
  1613. return ret;
  1614. }
  1615. /**
  1616. * qib_destroy_ah - destroy an address handle
  1617. * @ibah: the AH to destroy
  1618. *
  1619. * This may be called from interrupt context.
  1620. */
  1621. static int qib_destroy_ah(struct ib_ah *ibah)
  1622. {
  1623. struct qib_ibdev *dev = to_idev(ibah->device);
  1624. struct qib_ah *ah = to_iah(ibah);
  1625. unsigned long flags;
  1626. if (atomic_read(&ah->refcount) != 0)
  1627. return -EBUSY;
  1628. spin_lock_irqsave(&dev->n_ahs_lock, flags);
  1629. dev->n_ahs_allocated--;
  1630. spin_unlock_irqrestore(&dev->n_ahs_lock, flags);
  1631. kfree(ah);
  1632. return 0;
  1633. }
  1634. static int qib_modify_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1635. {
  1636. struct qib_ah *ah = to_iah(ibah);
  1637. if (qib_check_ah(ibah->device, ah_attr))
  1638. return -EINVAL;
  1639. ah->attr = *ah_attr;
  1640. return 0;
  1641. }
  1642. static int qib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr)
  1643. {
  1644. struct qib_ah *ah = to_iah(ibah);
  1645. *ah_attr = ah->attr;
  1646. return 0;
  1647. }
  1648. /**
  1649. * qib_get_npkeys - return the size of the PKEY table for context 0
  1650. * @dd: the qlogic_ib device
  1651. */
  1652. unsigned qib_get_npkeys(struct qib_devdata *dd)
  1653. {
  1654. return ARRAY_SIZE(dd->rcd[0]->pkeys);
  1655. }
  1656. /*
  1657. * Return the indexed PKEY from the port PKEY table.
  1658. * No need to validate rcd[ctxt]; the port is setup if we are here.
  1659. */
  1660. unsigned qib_get_pkey(struct qib_ibport *ibp, unsigned index)
  1661. {
  1662. struct qib_pportdata *ppd = ppd_from_ibp(ibp);
  1663. struct qib_devdata *dd = ppd->dd;
  1664. unsigned ctxt = ppd->hw_pidx;
  1665. unsigned ret;
  1666. /* dd->rcd null if mini_init or some init failures */
  1667. if (!dd->rcd || index >= ARRAY_SIZE(dd->rcd[ctxt]->pkeys))
  1668. ret = 0;
  1669. else
  1670. ret = dd->rcd[ctxt]->pkeys[index];
  1671. return ret;
  1672. }
  1673. static int qib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1674. u16 *pkey)
  1675. {
  1676. struct qib_devdata *dd = dd_from_ibdev(ibdev);
  1677. int ret;
  1678. if (index >= qib_get_npkeys(dd)) {
  1679. ret = -EINVAL;
  1680. goto bail;
  1681. }
  1682. *pkey = qib_get_pkey(to_iport(ibdev, port), index);
  1683. ret = 0;
  1684. bail:
  1685. return ret;
  1686. }
  1687. /**
  1688. * qib_alloc_ucontext - allocate a ucontest
  1689. * @ibdev: the infiniband device
  1690. * @udata: not used by the QLogic_IB driver
  1691. */
  1692. static struct ib_ucontext *qib_alloc_ucontext(struct ib_device *ibdev,
  1693. struct ib_udata *udata)
  1694. {
  1695. struct qib_ucontext *context;
  1696. struct ib_ucontext *ret;
  1697. context = kmalloc(sizeof *context, GFP_KERNEL);
  1698. if (!context) {
  1699. ret = ERR_PTR(-ENOMEM);
  1700. goto bail;
  1701. }
  1702. ret = &context->ibucontext;
  1703. bail:
  1704. return ret;
  1705. }
  1706. static int qib_dealloc_ucontext(struct ib_ucontext *context)
  1707. {
  1708. kfree(to_iucontext(context));
  1709. return 0;
  1710. }
  1711. static void init_ibport(struct qib_pportdata *ppd)
  1712. {
  1713. struct qib_verbs_counters cntrs;
  1714. struct qib_ibport *ibp = &ppd->ibport_data;
  1715. spin_lock_init(&ibp->lock);
  1716. /* Set the prefix to the default value (see ch. 4.1.1) */
  1717. ibp->gid_prefix = IB_DEFAULT_GID_PREFIX;
  1718. ibp->sm_lid = be16_to_cpu(IB_LID_PERMISSIVE);
  1719. ibp->port_cap_flags = IB_PORT_SYS_IMAGE_GUID_SUP |
  1720. IB_PORT_CLIENT_REG_SUP | IB_PORT_SL_MAP_SUP |
  1721. IB_PORT_TRAP_SUP | IB_PORT_AUTO_MIGR_SUP |
  1722. IB_PORT_DR_NOTICE_SUP | IB_PORT_CAP_MASK_NOTICE_SUP |
  1723. IB_PORT_OTHER_LOCAL_CHANGES_SUP;
  1724. if (ppd->dd->flags & QIB_HAS_LINK_LATENCY)
  1725. ibp->port_cap_flags |= IB_PORT_LINK_LATENCY_SUP;
  1726. ibp->pma_counter_select[0] = IB_PMA_PORT_XMIT_DATA;
  1727. ibp->pma_counter_select[1] = IB_PMA_PORT_RCV_DATA;
  1728. ibp->pma_counter_select[2] = IB_PMA_PORT_XMIT_PKTS;
  1729. ibp->pma_counter_select[3] = IB_PMA_PORT_RCV_PKTS;
  1730. ibp->pma_counter_select[4] = IB_PMA_PORT_XMIT_WAIT;
  1731. /* Snapshot current HW counters to "clear" them. */
  1732. qib_get_counters(ppd, &cntrs);
  1733. ibp->z_symbol_error_counter = cntrs.symbol_error_counter;
  1734. ibp->z_link_error_recovery_counter =
  1735. cntrs.link_error_recovery_counter;
  1736. ibp->z_link_downed_counter = cntrs.link_downed_counter;
  1737. ibp->z_port_rcv_errors = cntrs.port_rcv_errors;
  1738. ibp->z_port_rcv_remphys_errors = cntrs.port_rcv_remphys_errors;
  1739. ibp->z_port_xmit_discards = cntrs.port_xmit_discards;
  1740. ibp->z_port_xmit_data = cntrs.port_xmit_data;
  1741. ibp->z_port_rcv_data = cntrs.port_rcv_data;
  1742. ibp->z_port_xmit_packets = cntrs.port_xmit_packets;
  1743. ibp->z_port_rcv_packets = cntrs.port_rcv_packets;
  1744. ibp->z_local_link_integrity_errors =
  1745. cntrs.local_link_integrity_errors;
  1746. ibp->z_excessive_buffer_overrun_errors =
  1747. cntrs.excessive_buffer_overrun_errors;
  1748. ibp->z_vl15_dropped = cntrs.vl15_dropped;
  1749. }
  1750. /**
  1751. * qib_register_ib_device - register our device with the infiniband core
  1752. * @dd: the device data structure
  1753. * Return the allocated qib_ibdev pointer or NULL on error.
  1754. */
  1755. int qib_register_ib_device(struct qib_devdata *dd)
  1756. {
  1757. struct qib_ibdev *dev = &dd->verbs_dev;
  1758. struct ib_device *ibdev = &dev->ibdev;
  1759. struct qib_pportdata *ppd = dd->pport;
  1760. unsigned i, lk_tab_size;
  1761. int ret;
  1762. dev->qp_table_size = ib_qib_qp_table_size;
  1763. dev->qp_table = kzalloc(dev->qp_table_size * sizeof *dev->qp_table,
  1764. GFP_KERNEL);
  1765. if (!dev->qp_table) {
  1766. ret = -ENOMEM;
  1767. goto err_qpt;
  1768. }
  1769. for (i = 0; i < dd->num_pports; i++)
  1770. init_ibport(ppd + i);
  1771. /* Only need to initialize non-zero fields. */
  1772. spin_lock_init(&dev->qpt_lock);
  1773. spin_lock_init(&dev->n_pds_lock);
  1774. spin_lock_init(&dev->n_ahs_lock);
  1775. spin_lock_init(&dev->n_cqs_lock);
  1776. spin_lock_init(&dev->n_qps_lock);
  1777. spin_lock_init(&dev->n_srqs_lock);
  1778. spin_lock_init(&dev->n_mcast_grps_lock);
  1779. init_timer(&dev->mem_timer);
  1780. dev->mem_timer.function = mem_timer;
  1781. dev->mem_timer.data = (unsigned long) dev;
  1782. qib_init_qpn_table(dd, &dev->qpn_table);
  1783. /*
  1784. * The top ib_qib_lkey_table_size bits are used to index the
  1785. * table. The lower 8 bits can be owned by the user (copied from
  1786. * the LKEY). The remaining bits act as a generation number or tag.
  1787. */
  1788. spin_lock_init(&dev->lk_table.lock);
  1789. dev->lk_table.max = 1 << ib_qib_lkey_table_size;
  1790. lk_tab_size = dev->lk_table.max * sizeof(*dev->lk_table.table);
  1791. dev->lk_table.table = (struct qib_mregion **)
  1792. __get_free_pages(GFP_KERNEL, get_order(lk_tab_size));
  1793. if (dev->lk_table.table == NULL) {
  1794. ret = -ENOMEM;
  1795. goto err_lk;
  1796. }
  1797. memset(dev->lk_table.table, 0, lk_tab_size);
  1798. INIT_LIST_HEAD(&dev->pending_mmaps);
  1799. spin_lock_init(&dev->pending_lock);
  1800. dev->mmap_offset = PAGE_SIZE;
  1801. spin_lock_init(&dev->mmap_offset_lock);
  1802. INIT_LIST_HEAD(&dev->piowait);
  1803. INIT_LIST_HEAD(&dev->dmawait);
  1804. INIT_LIST_HEAD(&dev->txwait);
  1805. INIT_LIST_HEAD(&dev->memwait);
  1806. INIT_LIST_HEAD(&dev->txreq_free);
  1807. if (ppd->sdma_descq_cnt) {
  1808. dev->pio_hdrs = dma_alloc_coherent(&dd->pcidev->dev,
  1809. ppd->sdma_descq_cnt *
  1810. sizeof(struct qib_pio_header),
  1811. &dev->pio_hdrs_phys,
  1812. GFP_KERNEL);
  1813. if (!dev->pio_hdrs) {
  1814. ret = -ENOMEM;
  1815. goto err_hdrs;
  1816. }
  1817. }
  1818. for (i = 0; i < ppd->sdma_descq_cnt; i++) {
  1819. struct qib_verbs_txreq *tx;
  1820. tx = kzalloc(sizeof *tx, GFP_KERNEL);
  1821. if (!tx) {
  1822. ret = -ENOMEM;
  1823. goto err_tx;
  1824. }
  1825. tx->hdr_inx = i;
  1826. list_add(&tx->txreq.list, &dev->txreq_free);
  1827. }
  1828. /*
  1829. * The system image GUID is supposed to be the same for all
  1830. * IB HCAs in a single system but since there can be other
  1831. * device types in the system, we can't be sure this is unique.
  1832. */
  1833. if (!ib_qib_sys_image_guid)
  1834. ib_qib_sys_image_guid = ppd->guid;
  1835. strlcpy(ibdev->name, "qib%d", IB_DEVICE_NAME_MAX);
  1836. ibdev->owner = THIS_MODULE;
  1837. ibdev->node_guid = ppd->guid;
  1838. ibdev->uverbs_abi_ver = QIB_UVERBS_ABI_VERSION;
  1839. ibdev->uverbs_cmd_mask =
  1840. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  1841. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  1842. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  1843. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  1844. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  1845. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  1846. (1ull << IB_USER_VERBS_CMD_MODIFY_AH) |
  1847. (1ull << IB_USER_VERBS_CMD_QUERY_AH) |
  1848. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  1849. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  1850. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  1851. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  1852. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  1853. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  1854. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  1855. (1ull << IB_USER_VERBS_CMD_POLL_CQ) |
  1856. (1ull << IB_USER_VERBS_CMD_REQ_NOTIFY_CQ) |
  1857. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  1858. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  1859. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  1860. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  1861. (1ull << IB_USER_VERBS_CMD_POST_SEND) |
  1862. (1ull << IB_USER_VERBS_CMD_POST_RECV) |
  1863. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  1864. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  1865. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  1866. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  1867. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  1868. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  1869. (1ull << IB_USER_VERBS_CMD_POST_SRQ_RECV);
  1870. ibdev->node_type = RDMA_NODE_IB_CA;
  1871. ibdev->phys_port_cnt = dd->num_pports;
  1872. ibdev->num_comp_vectors = 1;
  1873. ibdev->dma_device = &dd->pcidev->dev;
  1874. ibdev->query_device = qib_query_device;
  1875. ibdev->modify_device = qib_modify_device;
  1876. ibdev->query_port = qib_query_port;
  1877. ibdev->modify_port = qib_modify_port;
  1878. ibdev->query_pkey = qib_query_pkey;
  1879. ibdev->query_gid = qib_query_gid;
  1880. ibdev->alloc_ucontext = qib_alloc_ucontext;
  1881. ibdev->dealloc_ucontext = qib_dealloc_ucontext;
  1882. ibdev->alloc_pd = qib_alloc_pd;
  1883. ibdev->dealloc_pd = qib_dealloc_pd;
  1884. ibdev->create_ah = qib_create_ah;
  1885. ibdev->destroy_ah = qib_destroy_ah;
  1886. ibdev->modify_ah = qib_modify_ah;
  1887. ibdev->query_ah = qib_query_ah;
  1888. ibdev->create_srq = qib_create_srq;
  1889. ibdev->modify_srq = qib_modify_srq;
  1890. ibdev->query_srq = qib_query_srq;
  1891. ibdev->destroy_srq = qib_destroy_srq;
  1892. ibdev->create_qp = qib_create_qp;
  1893. ibdev->modify_qp = qib_modify_qp;
  1894. ibdev->query_qp = qib_query_qp;
  1895. ibdev->destroy_qp = qib_destroy_qp;
  1896. ibdev->post_send = qib_post_send;
  1897. ibdev->post_recv = qib_post_receive;
  1898. ibdev->post_srq_recv = qib_post_srq_receive;
  1899. ibdev->create_cq = qib_create_cq;
  1900. ibdev->destroy_cq = qib_destroy_cq;
  1901. ibdev->resize_cq = qib_resize_cq;
  1902. ibdev->poll_cq = qib_poll_cq;
  1903. ibdev->req_notify_cq = qib_req_notify_cq;
  1904. ibdev->get_dma_mr = qib_get_dma_mr;
  1905. ibdev->reg_phys_mr = qib_reg_phys_mr;
  1906. ibdev->reg_user_mr = qib_reg_user_mr;
  1907. ibdev->dereg_mr = qib_dereg_mr;
  1908. ibdev->alloc_fast_reg_mr = qib_alloc_fast_reg_mr;
  1909. ibdev->alloc_fast_reg_page_list = qib_alloc_fast_reg_page_list;
  1910. ibdev->free_fast_reg_page_list = qib_free_fast_reg_page_list;
  1911. ibdev->alloc_fmr = qib_alloc_fmr;
  1912. ibdev->map_phys_fmr = qib_map_phys_fmr;
  1913. ibdev->unmap_fmr = qib_unmap_fmr;
  1914. ibdev->dealloc_fmr = qib_dealloc_fmr;
  1915. ibdev->attach_mcast = qib_multicast_attach;
  1916. ibdev->detach_mcast = qib_multicast_detach;
  1917. ibdev->process_mad = qib_process_mad;
  1918. ibdev->mmap = qib_mmap;
  1919. ibdev->dma_ops = &qib_dma_mapping_ops;
  1920. snprintf(ibdev->node_desc, sizeof(ibdev->node_desc),
  1921. QIB_IDSTR " %s", init_utsname()->nodename);
  1922. ret = ib_register_device(ibdev, qib_create_port_files);
  1923. if (ret)
  1924. goto err_reg;
  1925. ret = qib_create_agents(dev);
  1926. if (ret)
  1927. goto err_agents;
  1928. if (qib_verbs_register_sysfs(dd))
  1929. goto err_class;
  1930. goto bail;
  1931. err_class:
  1932. qib_free_agents(dev);
  1933. err_agents:
  1934. ib_unregister_device(ibdev);
  1935. err_reg:
  1936. err_tx:
  1937. while (!list_empty(&dev->txreq_free)) {
  1938. struct list_head *l = dev->txreq_free.next;
  1939. struct qib_verbs_txreq *tx;
  1940. list_del(l);
  1941. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  1942. kfree(tx);
  1943. }
  1944. if (ppd->sdma_descq_cnt)
  1945. dma_free_coherent(&dd->pcidev->dev,
  1946. ppd->sdma_descq_cnt *
  1947. sizeof(struct qib_pio_header),
  1948. dev->pio_hdrs, dev->pio_hdrs_phys);
  1949. err_hdrs:
  1950. free_pages((unsigned long) dev->lk_table.table, get_order(lk_tab_size));
  1951. err_lk:
  1952. kfree(dev->qp_table);
  1953. err_qpt:
  1954. qib_dev_err(dd, "cannot register verbs: %d!\n", -ret);
  1955. bail:
  1956. return ret;
  1957. }
  1958. void qib_unregister_ib_device(struct qib_devdata *dd)
  1959. {
  1960. struct qib_ibdev *dev = &dd->verbs_dev;
  1961. struct ib_device *ibdev = &dev->ibdev;
  1962. u32 qps_inuse;
  1963. unsigned lk_tab_size;
  1964. qib_verbs_unregister_sysfs(dd);
  1965. qib_free_agents(dev);
  1966. ib_unregister_device(ibdev);
  1967. if (!list_empty(&dev->piowait))
  1968. qib_dev_err(dd, "piowait list not empty!\n");
  1969. if (!list_empty(&dev->dmawait))
  1970. qib_dev_err(dd, "dmawait list not empty!\n");
  1971. if (!list_empty(&dev->txwait))
  1972. qib_dev_err(dd, "txwait list not empty!\n");
  1973. if (!list_empty(&dev->memwait))
  1974. qib_dev_err(dd, "memwait list not empty!\n");
  1975. if (dev->dma_mr)
  1976. qib_dev_err(dd, "DMA MR not NULL!\n");
  1977. qps_inuse = qib_free_all_qps(dd);
  1978. if (qps_inuse)
  1979. qib_dev_err(dd, "QP memory leak! %u still in use\n",
  1980. qps_inuse);
  1981. del_timer_sync(&dev->mem_timer);
  1982. qib_free_qpn_table(&dev->qpn_table);
  1983. while (!list_empty(&dev->txreq_free)) {
  1984. struct list_head *l = dev->txreq_free.next;
  1985. struct qib_verbs_txreq *tx;
  1986. list_del(l);
  1987. tx = list_entry(l, struct qib_verbs_txreq, txreq.list);
  1988. kfree(tx);
  1989. }
  1990. if (dd->pport->sdma_descq_cnt)
  1991. dma_free_coherent(&dd->pcidev->dev,
  1992. dd->pport->sdma_descq_cnt *
  1993. sizeof(struct qib_pio_header),
  1994. dev->pio_hdrs, dev->pio_hdrs_phys);
  1995. lk_tab_size = dev->lk_table.max * sizeof(*dev->lk_table.table);
  1996. free_pages((unsigned long) dev->lk_table.table,
  1997. get_order(lk_tab_size));
  1998. kfree(dev->qp_table);
  1999. }