mthca_cmd.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/completion.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <linux/sched.h>
  38. #include <linux/slab.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_mad.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_config_reg.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #define CMD_POLL_TOKEN 0xffff
  46. enum {
  47. HCR_IN_PARAM_OFFSET = 0x00,
  48. HCR_IN_MODIFIER_OFFSET = 0x08,
  49. HCR_OUT_PARAM_OFFSET = 0x0c,
  50. HCR_TOKEN_OFFSET = 0x14,
  51. HCR_STATUS_OFFSET = 0x18,
  52. HCR_OPMOD_SHIFT = 12,
  53. HCA_E_BIT = 22,
  54. HCR_GO_BIT = 23
  55. };
  56. enum {
  57. /* initialization and general commands */
  58. CMD_SYS_EN = 0x1,
  59. CMD_SYS_DIS = 0x2,
  60. CMD_MAP_FA = 0xfff,
  61. CMD_UNMAP_FA = 0xffe,
  62. CMD_RUN_FW = 0xff6,
  63. CMD_MOD_STAT_CFG = 0x34,
  64. CMD_QUERY_DEV_LIM = 0x3,
  65. CMD_QUERY_FW = 0x4,
  66. CMD_ENABLE_LAM = 0xff8,
  67. CMD_DISABLE_LAM = 0xff7,
  68. CMD_QUERY_DDR = 0x5,
  69. CMD_QUERY_ADAPTER = 0x6,
  70. CMD_INIT_HCA = 0x7,
  71. CMD_CLOSE_HCA = 0x8,
  72. CMD_INIT_IB = 0x9,
  73. CMD_CLOSE_IB = 0xa,
  74. CMD_QUERY_HCA = 0xb,
  75. CMD_SET_IB = 0xc,
  76. CMD_ACCESS_DDR = 0x2e,
  77. CMD_MAP_ICM = 0xffa,
  78. CMD_UNMAP_ICM = 0xff9,
  79. CMD_MAP_ICM_AUX = 0xffc,
  80. CMD_UNMAP_ICM_AUX = 0xffb,
  81. CMD_SET_ICM_SIZE = 0xffd,
  82. /* TPT commands */
  83. CMD_SW2HW_MPT = 0xd,
  84. CMD_QUERY_MPT = 0xe,
  85. CMD_HW2SW_MPT = 0xf,
  86. CMD_READ_MTT = 0x10,
  87. CMD_WRITE_MTT = 0x11,
  88. CMD_SYNC_TPT = 0x2f,
  89. /* EQ commands */
  90. CMD_MAP_EQ = 0x12,
  91. CMD_SW2HW_EQ = 0x13,
  92. CMD_HW2SW_EQ = 0x14,
  93. CMD_QUERY_EQ = 0x15,
  94. /* CQ commands */
  95. CMD_SW2HW_CQ = 0x16,
  96. CMD_HW2SW_CQ = 0x17,
  97. CMD_QUERY_CQ = 0x18,
  98. CMD_RESIZE_CQ = 0x2c,
  99. /* SRQ commands */
  100. CMD_SW2HW_SRQ = 0x35,
  101. CMD_HW2SW_SRQ = 0x36,
  102. CMD_QUERY_SRQ = 0x37,
  103. CMD_ARM_SRQ = 0x40,
  104. /* QP/EE commands */
  105. CMD_RST2INIT_QPEE = 0x19,
  106. CMD_INIT2RTR_QPEE = 0x1a,
  107. CMD_RTR2RTS_QPEE = 0x1b,
  108. CMD_RTS2RTS_QPEE = 0x1c,
  109. CMD_SQERR2RTS_QPEE = 0x1d,
  110. CMD_2ERR_QPEE = 0x1e,
  111. CMD_RTS2SQD_QPEE = 0x1f,
  112. CMD_SQD2SQD_QPEE = 0x38,
  113. CMD_SQD2RTS_QPEE = 0x20,
  114. CMD_ERR2RST_QPEE = 0x21,
  115. CMD_QUERY_QPEE = 0x22,
  116. CMD_INIT2INIT_QPEE = 0x2d,
  117. CMD_SUSPEND_QPEE = 0x32,
  118. CMD_UNSUSPEND_QPEE = 0x33,
  119. /* special QPs and management commands */
  120. CMD_CONF_SPECIAL_QP = 0x23,
  121. CMD_MAD_IFC = 0x24,
  122. /* multicast commands */
  123. CMD_READ_MGM = 0x25,
  124. CMD_WRITE_MGM = 0x26,
  125. CMD_MGID_HASH = 0x27,
  126. /* miscellaneous commands */
  127. CMD_DIAG_RPRT = 0x30,
  128. CMD_NOP = 0x31,
  129. /* debug commands */
  130. CMD_QUERY_DEBUG_MSG = 0x2a,
  131. CMD_SET_DEBUG_MSG = 0x2b,
  132. };
  133. /*
  134. * According to Mellanox code, FW may be starved and never complete
  135. * commands. So we can't use strict timeouts described in PRM -- we
  136. * just arbitrarily select 60 seconds for now.
  137. */
  138. #if 0
  139. /*
  140. * Round up and add 1 to make sure we get the full wait time (since we
  141. * will be starting in the middle of a jiffy)
  142. */
  143. enum {
  144. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  145. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  146. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1,
  147. CMD_TIME_CLASS_D = 60 * HZ
  148. };
  149. #else
  150. enum {
  151. CMD_TIME_CLASS_A = 60 * HZ,
  152. CMD_TIME_CLASS_B = 60 * HZ,
  153. CMD_TIME_CLASS_C = 60 * HZ,
  154. CMD_TIME_CLASS_D = 60 * HZ
  155. };
  156. #endif
  157. enum {
  158. GO_BIT_TIMEOUT = HZ * 10
  159. };
  160. struct mthca_cmd_context {
  161. struct completion done;
  162. int result;
  163. int next;
  164. u64 out_param;
  165. u16 token;
  166. u8 status;
  167. };
  168. static int fw_cmd_doorbell = 0;
  169. module_param(fw_cmd_doorbell, int, 0644);
  170. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  171. "(and supported by FW)");
  172. static inline int go_bit(struct mthca_dev *dev)
  173. {
  174. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  175. swab32(1 << HCR_GO_BIT);
  176. }
  177. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  178. u64 in_param,
  179. u64 out_param,
  180. u32 in_modifier,
  181. u8 op_modifier,
  182. u16 op,
  183. u16 token)
  184. {
  185. void __iomem *ptr = dev->cmd.dbell_map;
  186. u16 *offs = dev->cmd.dbell_offsets;
  187. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  188. wmb();
  189. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  190. wmb();
  191. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  192. wmb();
  193. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  194. wmb();
  195. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  196. wmb();
  197. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  198. wmb();
  199. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  200. (1 << HCA_E_BIT) |
  201. (op_modifier << HCR_OPMOD_SHIFT) |
  202. op), ptr + offs[6]);
  203. wmb();
  204. __raw_writel((__force u32) 0, ptr + offs[7]);
  205. wmb();
  206. }
  207. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  208. u64 in_param,
  209. u64 out_param,
  210. u32 in_modifier,
  211. u8 op_modifier,
  212. u16 op,
  213. u16 token,
  214. int event)
  215. {
  216. if (event) {
  217. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  218. while (go_bit(dev) && time_before(jiffies, end)) {
  219. set_current_state(TASK_RUNNING);
  220. schedule();
  221. }
  222. }
  223. if (go_bit(dev))
  224. return -EAGAIN;
  225. /*
  226. * We use writel (instead of something like memcpy_toio)
  227. * because writes of less than 32 bits to the HCR don't work
  228. * (and some architectures such as ia64 implement memcpy_toio
  229. * in terms of writeb).
  230. */
  231. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  232. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  235. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  236. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  237. /* __raw_writel may not order writes. */
  238. wmb();
  239. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  240. (event ? (1 << HCA_E_BIT) : 0) |
  241. (op_modifier << HCR_OPMOD_SHIFT) |
  242. op), dev->hcr + 6 * 4);
  243. return 0;
  244. }
  245. static int mthca_cmd_post(struct mthca_dev *dev,
  246. u64 in_param,
  247. u64 out_param,
  248. u32 in_modifier,
  249. u8 op_modifier,
  250. u16 op,
  251. u16 token,
  252. int event)
  253. {
  254. int err = 0;
  255. mutex_lock(&dev->cmd.hcr_mutex);
  256. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  257. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  258. op_modifier, op, token);
  259. else
  260. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  261. op_modifier, op, token, event);
  262. /*
  263. * Make sure that our HCR writes don't get mixed in with
  264. * writes from another CPU starting a FW command.
  265. */
  266. mmiowb();
  267. mutex_unlock(&dev->cmd.hcr_mutex);
  268. return err;
  269. }
  270. static int mthca_status_to_errno(u8 status)
  271. {
  272. static const int trans_table[] = {
  273. [MTHCA_CMD_STAT_INTERNAL_ERR] = -EIO,
  274. [MTHCA_CMD_STAT_BAD_OP] = -EPERM,
  275. [MTHCA_CMD_STAT_BAD_PARAM] = -EINVAL,
  276. [MTHCA_CMD_STAT_BAD_SYS_STATE] = -ENXIO,
  277. [MTHCA_CMD_STAT_BAD_RESOURCE] = -EBADF,
  278. [MTHCA_CMD_STAT_RESOURCE_BUSY] = -EBUSY,
  279. [MTHCA_CMD_STAT_DDR_MEM_ERR] = -ENOMEM,
  280. [MTHCA_CMD_STAT_EXCEED_LIM] = -ENOMEM,
  281. [MTHCA_CMD_STAT_BAD_RES_STATE] = -EBADF,
  282. [MTHCA_CMD_STAT_BAD_INDEX] = -EBADF,
  283. [MTHCA_CMD_STAT_BAD_NVMEM] = -EFAULT,
  284. [MTHCA_CMD_STAT_BAD_QPEE_STATE] = -EINVAL,
  285. [MTHCA_CMD_STAT_BAD_SEG_PARAM] = -EFAULT,
  286. [MTHCA_CMD_STAT_REG_BOUND] = -EBUSY,
  287. [MTHCA_CMD_STAT_LAM_NOT_PRE] = -EAGAIN,
  288. [MTHCA_CMD_STAT_BAD_PKT] = -EBADMSG,
  289. [MTHCA_CMD_STAT_BAD_SIZE] = -ENOMEM,
  290. };
  291. if (status >= ARRAY_SIZE(trans_table) ||
  292. (status != MTHCA_CMD_STAT_OK
  293. && trans_table[status] == 0))
  294. return -EINVAL;
  295. return trans_table[status];
  296. }
  297. static int mthca_cmd_poll(struct mthca_dev *dev,
  298. u64 in_param,
  299. u64 *out_param,
  300. int out_is_imm,
  301. u32 in_modifier,
  302. u8 op_modifier,
  303. u16 op,
  304. unsigned long timeout)
  305. {
  306. int err = 0;
  307. unsigned long end;
  308. u8 status;
  309. down(&dev->cmd.poll_sem);
  310. err = mthca_cmd_post(dev, in_param,
  311. out_param ? *out_param : 0,
  312. in_modifier, op_modifier,
  313. op, CMD_POLL_TOKEN, 0);
  314. if (err)
  315. goto out;
  316. end = timeout + jiffies;
  317. while (go_bit(dev) && time_before(jiffies, end)) {
  318. set_current_state(TASK_RUNNING);
  319. schedule();
  320. }
  321. if (go_bit(dev)) {
  322. err = -EBUSY;
  323. goto out;
  324. }
  325. if (out_is_imm)
  326. *out_param =
  327. (u64) be32_to_cpu((__force __be32)
  328. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  329. (u64) be32_to_cpu((__force __be32)
  330. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  331. status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  332. if (status) {
  333. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  334. op, status);
  335. err = mthca_status_to_errno(status);
  336. }
  337. out:
  338. up(&dev->cmd.poll_sem);
  339. return err;
  340. }
  341. void mthca_cmd_event(struct mthca_dev *dev,
  342. u16 token,
  343. u8 status,
  344. u64 out_param)
  345. {
  346. struct mthca_cmd_context *context =
  347. &dev->cmd.context[token & dev->cmd.token_mask];
  348. /* previously timed out command completing at long last */
  349. if (token != context->token)
  350. return;
  351. context->result = 0;
  352. context->status = status;
  353. context->out_param = out_param;
  354. complete(&context->done);
  355. }
  356. static int mthca_cmd_wait(struct mthca_dev *dev,
  357. u64 in_param,
  358. u64 *out_param,
  359. int out_is_imm,
  360. u32 in_modifier,
  361. u8 op_modifier,
  362. u16 op,
  363. unsigned long timeout)
  364. {
  365. int err = 0;
  366. struct mthca_cmd_context *context;
  367. down(&dev->cmd.event_sem);
  368. spin_lock(&dev->cmd.context_lock);
  369. BUG_ON(dev->cmd.free_head < 0);
  370. context = &dev->cmd.context[dev->cmd.free_head];
  371. context->token += dev->cmd.token_mask + 1;
  372. dev->cmd.free_head = context->next;
  373. spin_unlock(&dev->cmd.context_lock);
  374. init_completion(&context->done);
  375. err = mthca_cmd_post(dev, in_param,
  376. out_param ? *out_param : 0,
  377. in_modifier, op_modifier,
  378. op, context->token, 1);
  379. if (err)
  380. goto out;
  381. if (!wait_for_completion_timeout(&context->done, timeout)) {
  382. err = -EBUSY;
  383. goto out;
  384. }
  385. err = context->result;
  386. if (err)
  387. goto out;
  388. if (context->status) {
  389. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  390. op, context->status);
  391. err = mthca_status_to_errno(context->status);
  392. }
  393. if (out_is_imm)
  394. *out_param = context->out_param;
  395. out:
  396. spin_lock(&dev->cmd.context_lock);
  397. context->next = dev->cmd.free_head;
  398. dev->cmd.free_head = context - dev->cmd.context;
  399. spin_unlock(&dev->cmd.context_lock);
  400. up(&dev->cmd.event_sem);
  401. return err;
  402. }
  403. /* Invoke a command with an output mailbox */
  404. static int mthca_cmd_box(struct mthca_dev *dev,
  405. u64 in_param,
  406. u64 out_param,
  407. u32 in_modifier,
  408. u8 op_modifier,
  409. u16 op,
  410. unsigned long timeout)
  411. {
  412. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  413. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  414. in_modifier, op_modifier, op,
  415. timeout);
  416. else
  417. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  418. in_modifier, op_modifier, op,
  419. timeout);
  420. }
  421. /* Invoke a command with no output parameter */
  422. static int mthca_cmd(struct mthca_dev *dev,
  423. u64 in_param,
  424. u32 in_modifier,
  425. u8 op_modifier,
  426. u16 op,
  427. unsigned long timeout)
  428. {
  429. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  430. op_modifier, op, timeout);
  431. }
  432. /*
  433. * Invoke a command with an immediate output parameter (and copy the
  434. * output into the caller's out_param pointer after the command
  435. * executes).
  436. */
  437. static int mthca_cmd_imm(struct mthca_dev *dev,
  438. u64 in_param,
  439. u64 *out_param,
  440. u32 in_modifier,
  441. u8 op_modifier,
  442. u16 op,
  443. unsigned long timeout)
  444. {
  445. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  446. return mthca_cmd_wait(dev, in_param, out_param, 1,
  447. in_modifier, op_modifier, op,
  448. timeout);
  449. else
  450. return mthca_cmd_poll(dev, in_param, out_param, 1,
  451. in_modifier, op_modifier, op,
  452. timeout);
  453. }
  454. int mthca_cmd_init(struct mthca_dev *dev)
  455. {
  456. mutex_init(&dev->cmd.hcr_mutex);
  457. sema_init(&dev->cmd.poll_sem, 1);
  458. dev->cmd.flags = 0;
  459. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  460. MTHCA_HCR_SIZE);
  461. if (!dev->hcr) {
  462. mthca_err(dev, "Couldn't map command register.");
  463. return -ENOMEM;
  464. }
  465. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  466. MTHCA_MAILBOX_SIZE,
  467. MTHCA_MAILBOX_SIZE, 0);
  468. if (!dev->cmd.pool) {
  469. iounmap(dev->hcr);
  470. return -ENOMEM;
  471. }
  472. return 0;
  473. }
  474. void mthca_cmd_cleanup(struct mthca_dev *dev)
  475. {
  476. pci_pool_destroy(dev->cmd.pool);
  477. iounmap(dev->hcr);
  478. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  479. iounmap(dev->cmd.dbell_map);
  480. }
  481. /*
  482. * Switch to using events to issue FW commands (should be called after
  483. * event queue to command events has been initialized).
  484. */
  485. int mthca_cmd_use_events(struct mthca_dev *dev)
  486. {
  487. int i;
  488. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  489. sizeof (struct mthca_cmd_context),
  490. GFP_KERNEL);
  491. if (!dev->cmd.context)
  492. return -ENOMEM;
  493. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  494. dev->cmd.context[i].token = i;
  495. dev->cmd.context[i].next = i + 1;
  496. }
  497. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  498. dev->cmd.free_head = 0;
  499. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  500. spin_lock_init(&dev->cmd.context_lock);
  501. for (dev->cmd.token_mask = 1;
  502. dev->cmd.token_mask < dev->cmd.max_cmds;
  503. dev->cmd.token_mask <<= 1)
  504. ; /* nothing */
  505. --dev->cmd.token_mask;
  506. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  507. down(&dev->cmd.poll_sem);
  508. return 0;
  509. }
  510. /*
  511. * Switch back to polling (used when shutting down the device)
  512. */
  513. void mthca_cmd_use_polling(struct mthca_dev *dev)
  514. {
  515. int i;
  516. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  517. for (i = 0; i < dev->cmd.max_cmds; ++i)
  518. down(&dev->cmd.event_sem);
  519. kfree(dev->cmd.context);
  520. up(&dev->cmd.poll_sem);
  521. }
  522. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  523. gfp_t gfp_mask)
  524. {
  525. struct mthca_mailbox *mailbox;
  526. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  527. if (!mailbox)
  528. return ERR_PTR(-ENOMEM);
  529. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  530. if (!mailbox->buf) {
  531. kfree(mailbox);
  532. return ERR_PTR(-ENOMEM);
  533. }
  534. return mailbox;
  535. }
  536. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  537. {
  538. if (!mailbox)
  539. return;
  540. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  541. kfree(mailbox);
  542. }
  543. int mthca_SYS_EN(struct mthca_dev *dev)
  544. {
  545. u64 out;
  546. int ret;
  547. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, CMD_TIME_CLASS_D);
  548. if (ret == -ENOMEM)
  549. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  550. "sladdr=%d, SPD source=%s\n",
  551. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  552. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  553. return ret;
  554. }
  555. int mthca_SYS_DIS(struct mthca_dev *dev)
  556. {
  557. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C);
  558. }
  559. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  560. u64 virt)
  561. {
  562. struct mthca_mailbox *mailbox;
  563. struct mthca_icm_iter iter;
  564. __be64 *pages;
  565. int lg;
  566. int nent = 0;
  567. int i;
  568. int err = 0;
  569. int ts = 0, tc = 0;
  570. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  571. if (IS_ERR(mailbox))
  572. return PTR_ERR(mailbox);
  573. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  574. pages = mailbox->buf;
  575. for (mthca_icm_first(icm, &iter);
  576. !mthca_icm_last(&iter);
  577. mthca_icm_next(&iter)) {
  578. /*
  579. * We have to pass pages that are aligned to their
  580. * size, so find the least significant 1 in the
  581. * address or size and use that as our log2 size.
  582. */
  583. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  584. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  585. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  586. MTHCA_ICM_PAGE_SIZE,
  587. (unsigned long long) mthca_icm_addr(&iter),
  588. mthca_icm_size(&iter));
  589. err = -EINVAL;
  590. goto out;
  591. }
  592. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  593. if (virt != -1) {
  594. pages[nent * 2] = cpu_to_be64(virt);
  595. virt += 1 << lg;
  596. }
  597. pages[nent * 2 + 1] =
  598. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  599. (lg - MTHCA_ICM_PAGE_SHIFT));
  600. ts += 1 << (lg - 10);
  601. ++tc;
  602. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  603. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  604. CMD_TIME_CLASS_B);
  605. if (err)
  606. goto out;
  607. nent = 0;
  608. }
  609. }
  610. }
  611. if (nent)
  612. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  613. CMD_TIME_CLASS_B);
  614. switch (op) {
  615. case CMD_MAP_FA:
  616. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  617. break;
  618. case CMD_MAP_ICM_AUX:
  619. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  620. break;
  621. case CMD_MAP_ICM:
  622. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  623. tc, ts, (unsigned long long) virt - (ts << 10));
  624. break;
  625. }
  626. out:
  627. mthca_free_mailbox(dev, mailbox);
  628. return err;
  629. }
  630. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm)
  631. {
  632. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1);
  633. }
  634. int mthca_UNMAP_FA(struct mthca_dev *dev)
  635. {
  636. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B);
  637. }
  638. int mthca_RUN_FW(struct mthca_dev *dev)
  639. {
  640. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A);
  641. }
  642. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  643. {
  644. phys_addr_t addr;
  645. u16 max_off = 0;
  646. int i;
  647. for (i = 0; i < 8; ++i)
  648. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  649. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  650. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  651. "length 0x%x crosses a page boundary\n",
  652. (unsigned long long) base, max_off);
  653. return;
  654. }
  655. addr = pci_resource_start(dev->pdev, 2) +
  656. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  657. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  658. if (!dev->cmd.dbell_map)
  659. return;
  660. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  661. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  662. }
  663. int mthca_QUERY_FW(struct mthca_dev *dev)
  664. {
  665. struct mthca_mailbox *mailbox;
  666. u32 *outbox;
  667. u64 base;
  668. u32 tmp;
  669. int err = 0;
  670. u8 lg;
  671. int i;
  672. #define QUERY_FW_OUT_SIZE 0x100
  673. #define QUERY_FW_VER_OFFSET 0x00
  674. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  675. #define QUERY_FW_ERR_START_OFFSET 0x30
  676. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  677. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  678. #define QUERY_FW_CMD_DB_OFFSET 0x50
  679. #define QUERY_FW_CMD_DB_BASE 0x60
  680. #define QUERY_FW_START_OFFSET 0x20
  681. #define QUERY_FW_END_OFFSET 0x28
  682. #define QUERY_FW_SIZE_OFFSET 0x00
  683. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  684. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  685. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  686. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  687. if (IS_ERR(mailbox))
  688. return PTR_ERR(mailbox);
  689. outbox = mailbox->buf;
  690. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  691. CMD_TIME_CLASS_A);
  692. if (err)
  693. goto out;
  694. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  695. /*
  696. * FW subminor version is at more significant bits than minor
  697. * version, so swap here.
  698. */
  699. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  700. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  701. ((dev->fw_ver & 0x0000ffffull) << 16);
  702. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  703. dev->cmd.max_cmds = 1 << lg;
  704. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  705. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  706. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  707. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  708. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  709. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  710. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  711. if (tmp & 0x1) {
  712. mthca_dbg(dev, "FW supports commands through doorbells\n");
  713. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  714. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  715. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  716. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  717. mthca_setup_cmd_doorbells(dev, base);
  718. }
  719. if (mthca_is_memfree(dev)) {
  720. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  721. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  722. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  723. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  724. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  725. /*
  726. * Round up number of system pages needed in case
  727. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  728. */
  729. dev->fw.arbel.fw_pages =
  730. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  731. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  732. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  733. (unsigned long long) dev->fw.arbel.clr_int_base,
  734. (unsigned long long) dev->fw.arbel.eq_arm_base,
  735. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  736. } else {
  737. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  738. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  739. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  740. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  741. (unsigned long long) dev->fw.tavor.fw_start,
  742. (unsigned long long) dev->fw.tavor.fw_end);
  743. }
  744. out:
  745. mthca_free_mailbox(dev, mailbox);
  746. return err;
  747. }
  748. int mthca_ENABLE_LAM(struct mthca_dev *dev)
  749. {
  750. struct mthca_mailbox *mailbox;
  751. u8 info;
  752. u32 *outbox;
  753. int err = 0;
  754. #define ENABLE_LAM_OUT_SIZE 0x100
  755. #define ENABLE_LAM_START_OFFSET 0x00
  756. #define ENABLE_LAM_END_OFFSET 0x08
  757. #define ENABLE_LAM_INFO_OFFSET 0x13
  758. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  759. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  760. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  761. if (IS_ERR(mailbox))
  762. return PTR_ERR(mailbox);
  763. outbox = mailbox->buf;
  764. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  765. CMD_TIME_CLASS_C);
  766. if (err)
  767. goto out;
  768. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  769. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  770. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  771. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  772. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  773. mthca_info(dev, "FW reports that HCA-attached memory "
  774. "is %s hidden; does not match PCI config\n",
  775. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  776. "" : "not");
  777. }
  778. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  779. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  780. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  781. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  782. (unsigned long long) dev->ddr_start,
  783. (unsigned long long) dev->ddr_end);
  784. out:
  785. mthca_free_mailbox(dev, mailbox);
  786. return err;
  787. }
  788. int mthca_DISABLE_LAM(struct mthca_dev *dev)
  789. {
  790. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C);
  791. }
  792. int mthca_QUERY_DDR(struct mthca_dev *dev)
  793. {
  794. struct mthca_mailbox *mailbox;
  795. u8 info;
  796. u32 *outbox;
  797. int err = 0;
  798. #define QUERY_DDR_OUT_SIZE 0x100
  799. #define QUERY_DDR_START_OFFSET 0x00
  800. #define QUERY_DDR_END_OFFSET 0x08
  801. #define QUERY_DDR_INFO_OFFSET 0x13
  802. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  803. #define QUERY_DDR_INFO_ECC_MASK 0x3
  804. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  805. if (IS_ERR(mailbox))
  806. return PTR_ERR(mailbox);
  807. outbox = mailbox->buf;
  808. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  809. CMD_TIME_CLASS_A);
  810. if (err)
  811. goto out;
  812. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  813. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  814. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  815. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  816. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  817. mthca_info(dev, "FW reports that HCA-attached memory "
  818. "is %s hidden; does not match PCI config\n",
  819. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  820. "" : "not");
  821. }
  822. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  823. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  824. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  825. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  826. (unsigned long long) dev->ddr_start,
  827. (unsigned long long) dev->ddr_end);
  828. out:
  829. mthca_free_mailbox(dev, mailbox);
  830. return err;
  831. }
  832. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  833. struct mthca_dev_lim *dev_lim)
  834. {
  835. struct mthca_mailbox *mailbox;
  836. u32 *outbox;
  837. u8 field;
  838. u16 size;
  839. u16 stat_rate;
  840. int err;
  841. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  842. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  843. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  844. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  845. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  846. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  847. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  848. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  849. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  850. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  851. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  852. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  853. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  854. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  855. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  856. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  857. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  858. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  859. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  860. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  861. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  862. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  863. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  864. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  865. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  866. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  867. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  868. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  869. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  870. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  871. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  872. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  873. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  874. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  875. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  876. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  877. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  878. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  879. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  880. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  881. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  882. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  883. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  884. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  885. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  886. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  887. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  888. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  889. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  890. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  891. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  892. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  893. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  894. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  895. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  896. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  897. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  898. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  899. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  900. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  901. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  902. if (IS_ERR(mailbox))
  903. return PTR_ERR(mailbox);
  904. outbox = mailbox->buf;
  905. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  906. CMD_TIME_CLASS_A);
  907. if (err)
  908. goto out;
  909. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  910. dev_lim->reserved_qps = 1 << (field & 0xf);
  911. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  912. dev_lim->max_qps = 1 << (field & 0x1f);
  913. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  914. dev_lim->reserved_srqs = 1 << (field >> 4);
  915. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  916. dev_lim->max_srqs = 1 << (field & 0x1f);
  917. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  918. dev_lim->reserved_eecs = 1 << (field & 0xf);
  919. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  920. dev_lim->max_eecs = 1 << (field & 0x1f);
  921. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  922. dev_lim->max_cq_sz = 1 << field;
  923. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  924. dev_lim->reserved_cqs = 1 << (field & 0xf);
  925. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  926. dev_lim->max_cqs = 1 << (field & 0x1f);
  927. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  928. dev_lim->max_mpts = 1 << (field & 0x3f);
  929. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  930. dev_lim->reserved_eqs = 1 << (field & 0xf);
  931. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  932. dev_lim->max_eqs = 1 << (field & 0x7);
  933. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  934. if (mthca_is_memfree(dev))
  935. dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),
  936. dev->limits.mtt_seg_size) / dev->limits.mtt_seg_size;
  937. else
  938. dev_lim->reserved_mtts = 1 << (field >> 4);
  939. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  940. dev_lim->max_mrw_sz = 1 << field;
  941. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  942. dev_lim->reserved_mrws = 1 << (field & 0xf);
  943. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  944. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  945. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  946. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  947. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  948. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  949. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  950. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  951. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  952. dev_lim->local_ca_ack_delay = field & 0x1f;
  953. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  954. dev_lim->max_mtu = field >> 4;
  955. dev_lim->max_port_width = field & 0xf;
  956. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  957. dev_lim->max_vl = field >> 4;
  958. dev_lim->num_ports = field & 0xf;
  959. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  960. dev_lim->max_gids = 1 << (field & 0xf);
  961. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  962. dev_lim->stat_rate_support = stat_rate;
  963. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  964. dev_lim->max_pkeys = 1 << (field & 0xf);
  965. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  966. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  967. dev_lim->reserved_uars = field >> 4;
  968. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  969. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  970. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  971. dev_lim->min_page_sz = 1 << field;
  972. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  973. dev_lim->max_sg = field;
  974. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  975. dev_lim->max_desc_sz = size;
  976. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  977. dev_lim->max_qp_per_mcg = 1 << field;
  978. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  979. dev_lim->reserved_mgms = field & 0xf;
  980. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  981. dev_lim->max_mcgs = 1 << field;
  982. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  983. dev_lim->reserved_pds = field >> 4;
  984. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  985. dev_lim->max_pds = 1 << (field & 0x3f);
  986. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  987. dev_lim->reserved_rdds = field >> 4;
  988. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  989. dev_lim->max_rdds = 1 << (field & 0x3f);
  990. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  991. dev_lim->eec_entry_sz = size;
  992. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  993. dev_lim->qpc_entry_sz = size;
  994. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  995. dev_lim->eeec_entry_sz = size;
  996. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  997. dev_lim->eqpc_entry_sz = size;
  998. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  999. dev_lim->eqc_entry_sz = size;
  1000. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  1001. dev_lim->cqc_entry_sz = size;
  1002. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  1003. dev_lim->srq_entry_sz = size;
  1004. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  1005. dev_lim->uar_scratch_entry_sz = size;
  1006. if (mthca_is_memfree(dev)) {
  1007. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1008. dev_lim->max_srq_sz = 1 << field;
  1009. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1010. dev_lim->max_qp_sz = 1 << field;
  1011. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  1012. dev_lim->hca.arbel.resize_srq = field & 1;
  1013. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  1014. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  1015. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  1016. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  1017. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  1018. dev_lim->mpt_entry_sz = size;
  1019. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  1020. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  1021. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  1022. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  1023. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  1024. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  1025. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  1026. dev_lim->hca.arbel.lam_required = field & 1;
  1027. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  1028. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  1029. if (dev_lim->hca.arbel.bmme_flags & 1)
  1030. mthca_dbg(dev, "Base MM extensions: yes "
  1031. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  1032. dev_lim->hca.arbel.bmme_flags,
  1033. dev_lim->hca.arbel.max_pbl_sz,
  1034. dev_lim->hca.arbel.reserved_lkey);
  1035. else
  1036. mthca_dbg(dev, "Base MM extensions: no\n");
  1037. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1038. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1039. } else {
  1040. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1041. dev_lim->max_srq_sz = (1 << field) - 1;
  1042. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1043. dev_lim->max_qp_sz = (1 << field) - 1;
  1044. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1045. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1046. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1047. }
  1048. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1049. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1050. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1051. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1052. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1053. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1054. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1055. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1056. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1057. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1058. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1059. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1060. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1061. dev_lim->max_pds, dev_lim->reserved_mgms);
  1062. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1063. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1064. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1065. out:
  1066. mthca_free_mailbox(dev, mailbox);
  1067. return err;
  1068. }
  1069. static void get_board_id(void *vsd, char *board_id)
  1070. {
  1071. int i;
  1072. #define VSD_OFFSET_SIG1 0x00
  1073. #define VSD_OFFSET_SIG2 0xde
  1074. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1075. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1076. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1077. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1078. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1079. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1080. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1081. } else {
  1082. /*
  1083. * The board ID is a string but the firmware byte
  1084. * swaps each 4-byte word before passing it back to
  1085. * us. Therefore we need to swab it before printing.
  1086. */
  1087. for (i = 0; i < 4; ++i)
  1088. ((u32 *) board_id)[i] =
  1089. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1090. }
  1091. }
  1092. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1093. struct mthca_adapter *adapter)
  1094. {
  1095. struct mthca_mailbox *mailbox;
  1096. u32 *outbox;
  1097. int err;
  1098. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1099. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1100. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1101. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1102. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1103. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1104. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1105. if (IS_ERR(mailbox))
  1106. return PTR_ERR(mailbox);
  1107. outbox = mailbox->buf;
  1108. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1109. CMD_TIME_CLASS_A);
  1110. if (err)
  1111. goto out;
  1112. if (!mthca_is_memfree(dev)) {
  1113. MTHCA_GET(adapter->vendor_id, outbox,
  1114. QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1115. MTHCA_GET(adapter->device_id, outbox,
  1116. QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1117. MTHCA_GET(adapter->revision_id, outbox,
  1118. QUERY_ADAPTER_REVISION_ID_OFFSET);
  1119. }
  1120. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1121. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1122. adapter->board_id);
  1123. out:
  1124. mthca_free_mailbox(dev, mailbox);
  1125. return err;
  1126. }
  1127. int mthca_INIT_HCA(struct mthca_dev *dev,
  1128. struct mthca_init_hca_param *param)
  1129. {
  1130. struct mthca_mailbox *mailbox;
  1131. __be32 *inbox;
  1132. int err;
  1133. #define INIT_HCA_IN_SIZE 0x200
  1134. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1135. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1136. #define INIT_HCA_QPC_OFFSET 0x020
  1137. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1138. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1139. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1140. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1141. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1142. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1143. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1144. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1145. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1146. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1147. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1148. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1149. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1150. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1151. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1152. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1153. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1154. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1155. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1156. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1157. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1158. #define INIT_HCA_TPT_OFFSET 0x0f0
  1159. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1160. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1161. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1162. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1163. #define INIT_HCA_UAR_OFFSET 0x120
  1164. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1165. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1166. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1167. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1168. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1169. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1170. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1171. if (IS_ERR(mailbox))
  1172. return PTR_ERR(mailbox);
  1173. inbox = mailbox->buf;
  1174. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1175. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1176. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1177. #if defined(__LITTLE_ENDIAN)
  1178. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1179. #elif defined(__BIG_ENDIAN)
  1180. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1181. #else
  1182. #error Host endianness not defined
  1183. #endif
  1184. /* Check port for UD address vector: */
  1185. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1186. /* Enable IPoIB checksumming if we can: */
  1187. if (dev->device_cap_flags & IB_DEVICE_UD_IP_CSUM)
  1188. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(7 << 3);
  1189. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1190. /* QPC/EEC/CQC/EQC/RDB attributes */
  1191. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1192. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1193. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1194. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1195. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1196. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1197. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1198. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1199. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1200. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1201. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1202. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1203. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1204. /* UD AV attributes */
  1205. /* multicast attributes */
  1206. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1207. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1208. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1209. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1210. /* TPT attributes */
  1211. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1212. if (!mthca_is_memfree(dev))
  1213. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1214. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1215. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1216. /* UAR attributes */
  1217. {
  1218. u8 uar_page_sz = PAGE_SHIFT - 12;
  1219. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1220. }
  1221. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1222. if (mthca_is_memfree(dev)) {
  1223. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1224. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1225. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1226. }
  1227. err = mthca_cmd(dev, mailbox->dma, 0, 0,
  1228. CMD_INIT_HCA, CMD_TIME_CLASS_D);
  1229. mthca_free_mailbox(dev, mailbox);
  1230. return err;
  1231. }
  1232. int mthca_INIT_IB(struct mthca_dev *dev,
  1233. struct mthca_init_ib_param *param,
  1234. int port)
  1235. {
  1236. struct mthca_mailbox *mailbox;
  1237. u32 *inbox;
  1238. int err;
  1239. u32 flags;
  1240. #define INIT_IB_IN_SIZE 56
  1241. #define INIT_IB_FLAGS_OFFSET 0x00
  1242. #define INIT_IB_FLAG_SIG (1 << 18)
  1243. #define INIT_IB_FLAG_NG (1 << 17)
  1244. #define INIT_IB_FLAG_G0 (1 << 16)
  1245. #define INIT_IB_VL_SHIFT 4
  1246. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1247. #define INIT_IB_MTU_SHIFT 12
  1248. #define INIT_IB_MAX_GID_OFFSET 0x06
  1249. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1250. #define INIT_IB_GUID0_OFFSET 0x10
  1251. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1252. #define INIT_IB_SI_GUID_OFFSET 0x20
  1253. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1254. if (IS_ERR(mailbox))
  1255. return PTR_ERR(mailbox);
  1256. inbox = mailbox->buf;
  1257. memset(inbox, 0, INIT_IB_IN_SIZE);
  1258. flags = 0;
  1259. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1260. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1261. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1262. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1263. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1264. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1265. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1266. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1267. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1268. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1269. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1270. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1271. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1272. CMD_TIME_CLASS_A);
  1273. mthca_free_mailbox(dev, mailbox);
  1274. return err;
  1275. }
  1276. int mthca_CLOSE_IB(struct mthca_dev *dev, int port)
  1277. {
  1278. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, CMD_TIME_CLASS_A);
  1279. }
  1280. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic)
  1281. {
  1282. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, CMD_TIME_CLASS_C);
  1283. }
  1284. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1285. int port)
  1286. {
  1287. struct mthca_mailbox *mailbox;
  1288. u32 *inbox;
  1289. int err;
  1290. u32 flags = 0;
  1291. #define SET_IB_IN_SIZE 0x40
  1292. #define SET_IB_FLAGS_OFFSET 0x00
  1293. #define SET_IB_FLAG_SIG (1 << 18)
  1294. #define SET_IB_FLAG_RQK (1 << 0)
  1295. #define SET_IB_CAP_MASK_OFFSET 0x04
  1296. #define SET_IB_SI_GUID_OFFSET 0x08
  1297. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1298. if (IS_ERR(mailbox))
  1299. return PTR_ERR(mailbox);
  1300. inbox = mailbox->buf;
  1301. memset(inbox, 0, SET_IB_IN_SIZE);
  1302. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1303. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1304. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1305. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1306. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1307. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1308. CMD_TIME_CLASS_B);
  1309. mthca_free_mailbox(dev, mailbox);
  1310. return err;
  1311. }
  1312. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt)
  1313. {
  1314. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt);
  1315. }
  1316. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt)
  1317. {
  1318. struct mthca_mailbox *mailbox;
  1319. __be64 *inbox;
  1320. int err;
  1321. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1322. if (IS_ERR(mailbox))
  1323. return PTR_ERR(mailbox);
  1324. inbox = mailbox->buf;
  1325. inbox[0] = cpu_to_be64(virt);
  1326. inbox[1] = cpu_to_be64(dma_addr);
  1327. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1328. CMD_TIME_CLASS_B);
  1329. mthca_free_mailbox(dev, mailbox);
  1330. if (!err)
  1331. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1332. (unsigned long long) dma_addr, (unsigned long long) virt);
  1333. return err;
  1334. }
  1335. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count)
  1336. {
  1337. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1338. page_count, (unsigned long long) virt);
  1339. return mthca_cmd(dev, virt, page_count, 0,
  1340. CMD_UNMAP_ICM, CMD_TIME_CLASS_B);
  1341. }
  1342. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm)
  1343. {
  1344. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1);
  1345. }
  1346. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev)
  1347. {
  1348. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B);
  1349. }
  1350. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages)
  1351. {
  1352. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0,
  1353. 0, CMD_SET_ICM_SIZE, CMD_TIME_CLASS_A);
  1354. if (ret)
  1355. return ret;
  1356. /*
  1357. * Round up number of system pages needed in case
  1358. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1359. */
  1360. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1361. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1362. return 0;
  1363. }
  1364. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1365. int mpt_index)
  1366. {
  1367. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1368. CMD_TIME_CLASS_B);
  1369. }
  1370. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1371. int mpt_index)
  1372. {
  1373. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1374. !mailbox, CMD_HW2SW_MPT,
  1375. CMD_TIME_CLASS_B);
  1376. }
  1377. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1378. int num_mtt)
  1379. {
  1380. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1381. CMD_TIME_CLASS_B);
  1382. }
  1383. int mthca_SYNC_TPT(struct mthca_dev *dev)
  1384. {
  1385. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B);
  1386. }
  1387. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1388. int eq_num)
  1389. {
  1390. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1391. unmap ? "Clearing" : "Setting",
  1392. (unsigned long long) event_mask, eq_num);
  1393. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1394. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B);
  1395. }
  1396. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1397. int eq_num)
  1398. {
  1399. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1400. CMD_TIME_CLASS_A);
  1401. }
  1402. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1403. int eq_num)
  1404. {
  1405. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1406. CMD_HW2SW_EQ,
  1407. CMD_TIME_CLASS_A);
  1408. }
  1409. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1410. int cq_num)
  1411. {
  1412. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1413. CMD_TIME_CLASS_A);
  1414. }
  1415. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1416. int cq_num)
  1417. {
  1418. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1419. CMD_HW2SW_CQ,
  1420. CMD_TIME_CLASS_A);
  1421. }
  1422. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size)
  1423. {
  1424. struct mthca_mailbox *mailbox;
  1425. __be32 *inbox;
  1426. int err;
  1427. #define RESIZE_CQ_IN_SIZE 0x40
  1428. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1429. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1430. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1431. if (IS_ERR(mailbox))
  1432. return PTR_ERR(mailbox);
  1433. inbox = mailbox->buf;
  1434. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1435. /*
  1436. * Leave start address fields zeroed out -- mthca assumes that
  1437. * MRs for CQs always start at virtual address 0.
  1438. */
  1439. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1440. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1441. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1442. CMD_TIME_CLASS_B);
  1443. mthca_free_mailbox(dev, mailbox);
  1444. return err;
  1445. }
  1446. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1447. int srq_num)
  1448. {
  1449. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1450. CMD_TIME_CLASS_A);
  1451. }
  1452. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1453. int srq_num)
  1454. {
  1455. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1456. CMD_HW2SW_SRQ,
  1457. CMD_TIME_CLASS_A);
  1458. }
  1459. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1460. struct mthca_mailbox *mailbox)
  1461. {
  1462. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1463. CMD_QUERY_SRQ, CMD_TIME_CLASS_A);
  1464. }
  1465. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit)
  1466. {
  1467. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1468. CMD_TIME_CLASS_B);
  1469. }
  1470. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1471. enum ib_qp_state next, u32 num, int is_ee,
  1472. struct mthca_mailbox *mailbox, u32 optmask)
  1473. {
  1474. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1475. [IB_QPS_RESET] = {
  1476. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1477. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1478. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1479. },
  1480. [IB_QPS_INIT] = {
  1481. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1482. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1483. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1484. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1485. },
  1486. [IB_QPS_RTR] = {
  1487. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1488. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1489. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1490. },
  1491. [IB_QPS_RTS] = {
  1492. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1493. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1494. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1495. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1496. },
  1497. [IB_QPS_SQD] = {
  1498. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1499. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1500. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1501. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1502. },
  1503. [IB_QPS_SQE] = {
  1504. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1505. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1506. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1507. },
  1508. [IB_QPS_ERR] = {
  1509. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1510. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1511. }
  1512. };
  1513. u8 op_mod = 0;
  1514. int my_mailbox = 0;
  1515. int err;
  1516. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1517. op_mod = 3; /* don't write outbox, any->reset */
  1518. /* For debugging */
  1519. if (!mailbox) {
  1520. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1521. if (!IS_ERR(mailbox)) {
  1522. my_mailbox = 1;
  1523. op_mod = 2; /* write outbox, any->reset */
  1524. } else
  1525. mailbox = NULL;
  1526. }
  1527. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1528. (!!is_ee << 24) | num, op_mod,
  1529. op[cur][next], CMD_TIME_CLASS_C);
  1530. if (0 && mailbox) {
  1531. int i;
  1532. mthca_dbg(dev, "Dumping QP context:\n");
  1533. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1534. for (i = 0; i < 0x100 / 4; ++i) {
  1535. if (i % 8 == 0)
  1536. printk("[%02x] ", i * 4);
  1537. printk(" %08x",
  1538. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1539. if ((i + 1) % 8 == 0)
  1540. printk("\n");
  1541. }
  1542. }
  1543. if (my_mailbox)
  1544. mthca_free_mailbox(dev, mailbox);
  1545. } else {
  1546. if (0) {
  1547. int i;
  1548. mthca_dbg(dev, "Dumping QP context:\n");
  1549. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1550. for (i = 0; i < 0x100 / 4; ++i) {
  1551. if (i % 8 == 0)
  1552. printk(" [%02x] ", i * 4);
  1553. printk(" %08x",
  1554. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1555. if ((i + 1) % 8 == 0)
  1556. printk("\n");
  1557. }
  1558. }
  1559. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1560. op_mod, op[cur][next], CMD_TIME_CLASS_C);
  1561. }
  1562. return err;
  1563. }
  1564. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1565. struct mthca_mailbox *mailbox)
  1566. {
  1567. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1568. CMD_QUERY_QPEE, CMD_TIME_CLASS_A);
  1569. }
  1570. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn)
  1571. {
  1572. u8 op_mod;
  1573. switch (type) {
  1574. case IB_QPT_SMI:
  1575. op_mod = 0;
  1576. break;
  1577. case IB_QPT_GSI:
  1578. op_mod = 1;
  1579. break;
  1580. case IB_QPT_RAW_IPV6:
  1581. op_mod = 2;
  1582. break;
  1583. case IB_QPT_RAW_ETHERTYPE:
  1584. op_mod = 3;
  1585. break;
  1586. default:
  1587. return -EINVAL;
  1588. }
  1589. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1590. CMD_TIME_CLASS_B);
  1591. }
  1592. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1593. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1594. void *in_mad, void *response_mad)
  1595. {
  1596. struct mthca_mailbox *inmailbox, *outmailbox;
  1597. void *inbox;
  1598. int err;
  1599. u32 in_modifier = port;
  1600. u8 op_modifier = 0;
  1601. #define MAD_IFC_BOX_SIZE 0x400
  1602. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1603. #define MAD_IFC_RQPN_OFFSET 0x108
  1604. #define MAD_IFC_SL_OFFSET 0x10c
  1605. #define MAD_IFC_G_PATH_OFFSET 0x10d
  1606. #define MAD_IFC_RLID_OFFSET 0x10e
  1607. #define MAD_IFC_PKEY_OFFSET 0x112
  1608. #define MAD_IFC_GRH_OFFSET 0x140
  1609. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1610. if (IS_ERR(inmailbox))
  1611. return PTR_ERR(inmailbox);
  1612. inbox = inmailbox->buf;
  1613. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1614. if (IS_ERR(outmailbox)) {
  1615. mthca_free_mailbox(dev, inmailbox);
  1616. return PTR_ERR(outmailbox);
  1617. }
  1618. memcpy(inbox, in_mad, 256);
  1619. /*
  1620. * Key check traps can't be generated unless we have in_wc to
  1621. * tell us where to send the trap.
  1622. */
  1623. if (ignore_mkey || !in_wc)
  1624. op_modifier |= 0x1;
  1625. if (ignore_bkey || !in_wc)
  1626. op_modifier |= 0x2;
  1627. if (in_wc) {
  1628. u8 val;
  1629. memset(inbox + 256, 0, 256);
  1630. MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1631. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1632. val = in_wc->sl << 4;
  1633. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1634. val = in_wc->dlid_path_bits |
  1635. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1636. MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);
  1637. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1638. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1639. if (in_grh)
  1640. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1641. op_modifier |= 0x4;
  1642. in_modifier |= in_wc->slid << 16;
  1643. }
  1644. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1645. in_modifier, op_modifier,
  1646. CMD_MAD_IFC, CMD_TIME_CLASS_C);
  1647. if (!err)
  1648. memcpy(response_mad, outmailbox->buf, 256);
  1649. mthca_free_mailbox(dev, inmailbox);
  1650. mthca_free_mailbox(dev, outmailbox);
  1651. return err;
  1652. }
  1653. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1654. struct mthca_mailbox *mailbox)
  1655. {
  1656. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1657. CMD_READ_MGM, CMD_TIME_CLASS_A);
  1658. }
  1659. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1660. struct mthca_mailbox *mailbox)
  1661. {
  1662. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1663. CMD_TIME_CLASS_A);
  1664. }
  1665. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1666. u16 *hash)
  1667. {
  1668. u64 imm;
  1669. int err;
  1670. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1671. CMD_TIME_CLASS_A);
  1672. *hash = imm;
  1673. return err;
  1674. }
  1675. int mthca_NOP(struct mthca_dev *dev)
  1676. {
  1677. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100));
  1678. }