ipath_init_chip.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Copyright (c) 2006, 2007, 2008 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/slab.h>
  36. #include <linux/vmalloc.h>
  37. #include "ipath_kernel.h"
  38. #include "ipath_common.h"
  39. /*
  40. * min buffers we want to have per port, after driver
  41. */
  42. #define IPATH_MIN_USER_PORT_BUFCNT 7
  43. /*
  44. * Number of ports we are configured to use (to allow for more pio
  45. * buffers per port, etc.) Zero means use chip value.
  46. */
  47. static ushort ipath_cfgports;
  48. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  49. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  50. /*
  51. * Number of buffers reserved for driver (verbs and layered drivers.)
  52. * Initialized based on number of PIO buffers if not set via module interface.
  53. * The problem with this is that it's global, but we'll use different
  54. * numbers for different chip types.
  55. */
  56. static ushort ipath_kpiobufs;
  57. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  58. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  59. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  60. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  61. /**
  62. * create_port0_egr - allocate the eager TID buffers
  63. * @dd: the infinipath device
  64. *
  65. * This code is now quite different for user and kernel, because
  66. * the kernel uses skb's, for the accelerated network performance.
  67. * This is the kernel (port0) version.
  68. *
  69. * Allocate the eager TID buffers and program them into infinipath.
  70. * We use the network layer alloc_skb() allocator to allocate the
  71. * memory, and either use the buffers as is for things like verbs
  72. * packets, or pass the buffers up to the ipath layered driver and
  73. * thence the network layer, replacing them as we do so (see
  74. * ipath_rcv_layer()).
  75. */
  76. static int create_port0_egr(struct ipath_devdata *dd)
  77. {
  78. unsigned e, egrcnt;
  79. struct ipath_skbinfo *skbinfo;
  80. int ret;
  81. egrcnt = dd->ipath_p0_rcvegrcnt;
  82. skbinfo = vmalloc(sizeof(*dd->ipath_port0_skbinfo) * egrcnt);
  83. if (skbinfo == NULL) {
  84. ipath_dev_err(dd, "allocation error for eager TID "
  85. "skb array\n");
  86. ret = -ENOMEM;
  87. goto bail;
  88. }
  89. for (e = 0; e < egrcnt; e++) {
  90. /*
  91. * This is a bit tricky in that we allocate extra
  92. * space for 2 bytes of the 14 byte ethernet header.
  93. * These two bytes are passed in the ipath header so
  94. * the rest of the data is word aligned. We allocate
  95. * 4 bytes so that the data buffer stays word aligned.
  96. * See ipath_kreceive() for more details.
  97. */
  98. skbinfo[e].skb = ipath_alloc_skb(dd, GFP_KERNEL);
  99. if (!skbinfo[e].skb) {
  100. ipath_dev_err(dd, "SKB allocation error for "
  101. "eager TID %u\n", e);
  102. while (e != 0)
  103. dev_kfree_skb(skbinfo[--e].skb);
  104. vfree(skbinfo);
  105. ret = -ENOMEM;
  106. goto bail;
  107. }
  108. }
  109. /*
  110. * After loop above, so we can test non-NULL to see if ready
  111. * to use at receive, etc.
  112. */
  113. dd->ipath_port0_skbinfo = skbinfo;
  114. for (e = 0; e < egrcnt; e++) {
  115. dd->ipath_port0_skbinfo[e].phys =
  116. ipath_map_single(dd->pcidev,
  117. dd->ipath_port0_skbinfo[e].skb->data,
  118. dd->ipath_ibmaxlen, PCI_DMA_FROMDEVICE);
  119. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  120. ((char __iomem *) dd->ipath_kregbase +
  121. dd->ipath_rcvegrbase),
  122. RCVHQ_RCV_TYPE_EAGER,
  123. dd->ipath_port0_skbinfo[e].phys);
  124. }
  125. ret = 0;
  126. bail:
  127. return ret;
  128. }
  129. static int bringup_link(struct ipath_devdata *dd)
  130. {
  131. u64 val, ibc;
  132. int ret = 0;
  133. /* hold IBC in reset */
  134. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  135. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  136. dd->ipath_control);
  137. /*
  138. * set initial max size pkt IBC will send, including ICRC; it's the
  139. * PIO buffer size in dwords, less 1; also see ipath_set_mtu()
  140. */
  141. val = (dd->ipath_ibmaxlen >> 2) + 1;
  142. ibc = val << dd->ibcc_mpl_shift;
  143. /* flowcontrolwatermark is in units of KBytes */
  144. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  145. /*
  146. * How often flowctrl sent. More or less in usecs; balance against
  147. * watermark value, so that in theory senders always get a flow
  148. * control update in time to not let the IB link go idle.
  149. */
  150. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  151. /* max error tolerance */
  152. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  153. /* use "real" buffer space for */
  154. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  155. /* IB credit flow control. */
  156. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  157. /* initially come up waiting for TS1, without sending anything. */
  158. dd->ipath_ibcctrl = ibc;
  159. /*
  160. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  161. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  162. * to stay a NOP. Flag that we are disabled, for the (unlikely)
  163. * case that some recovery path is trying to bring the link up
  164. * before we are ready.
  165. */
  166. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  167. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  168. dd->ipath_flags |= IPATH_IB_LINK_DISABLED;
  169. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  170. (unsigned long long) ibc);
  171. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  172. // be sure chip saw it
  173. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  174. ret = dd->ipath_f_bringup_serdes(dd);
  175. if (ret)
  176. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  177. "not usable\n");
  178. else {
  179. /* enable IBC */
  180. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  181. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  182. dd->ipath_control);
  183. }
  184. return ret;
  185. }
  186. static struct ipath_portdata *create_portdata0(struct ipath_devdata *dd)
  187. {
  188. struct ipath_portdata *pd = NULL;
  189. pd = kzalloc(sizeof(*pd), GFP_KERNEL);
  190. if (pd) {
  191. pd->port_dd = dd;
  192. pd->port_cnt = 1;
  193. /* The port 0 pkey table is used by the layer interface. */
  194. pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
  195. pd->port_seq_cnt = 1;
  196. }
  197. return pd;
  198. }
  199. static int init_chip_first(struct ipath_devdata *dd)
  200. {
  201. struct ipath_portdata *pd;
  202. int ret = 0;
  203. u64 val;
  204. spin_lock_init(&dd->ipath_kernel_tid_lock);
  205. spin_lock_init(&dd->ipath_user_tid_lock);
  206. spin_lock_init(&dd->ipath_sendctrl_lock);
  207. spin_lock_init(&dd->ipath_uctxt_lock);
  208. spin_lock_init(&dd->ipath_sdma_lock);
  209. spin_lock_init(&dd->ipath_gpio_lock);
  210. spin_lock_init(&dd->ipath_eep_st_lock);
  211. spin_lock_init(&dd->ipath_sdepb_lock);
  212. mutex_init(&dd->ipath_eep_lock);
  213. /*
  214. * skip cfgports stuff because we are not allocating memory,
  215. * and we don't want problems if the portcnt changed due to
  216. * cfgports. We do still check and report a difference, if
  217. * not same (should be impossible).
  218. */
  219. dd->ipath_f_config_ports(dd, ipath_cfgports);
  220. if (!ipath_cfgports)
  221. dd->ipath_cfgports = dd->ipath_portcnt;
  222. else if (ipath_cfgports <= dd->ipath_portcnt) {
  223. dd->ipath_cfgports = ipath_cfgports;
  224. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  225. dd->ipath_cfgports, ipath_read_kreg32(dd,
  226. dd->ipath_kregs->kr_portcnt));
  227. } else {
  228. dd->ipath_cfgports = dd->ipath_portcnt;
  229. ipath_dbg("Tried to configured to use %u ports; chip "
  230. "only supports %u\n", ipath_cfgports,
  231. ipath_read_kreg32(dd,
  232. dd->ipath_kregs->kr_portcnt));
  233. }
  234. /*
  235. * Allocate full portcnt array, rather than just cfgports, because
  236. * cleanup iterates across all possible ports.
  237. */
  238. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_portcnt,
  239. GFP_KERNEL);
  240. if (!dd->ipath_pd) {
  241. ipath_dev_err(dd, "Unable to allocate portdata array, "
  242. "failing\n");
  243. ret = -ENOMEM;
  244. goto done;
  245. }
  246. pd = create_portdata0(dd);
  247. if (!pd) {
  248. ipath_dev_err(dd, "Unable to allocate portdata for port "
  249. "0, failing\n");
  250. ret = -ENOMEM;
  251. goto done;
  252. }
  253. dd->ipath_pd[0] = pd;
  254. dd->ipath_rcvtidcnt =
  255. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  256. dd->ipath_rcvtidbase =
  257. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  258. dd->ipath_rcvegrcnt =
  259. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  260. dd->ipath_rcvegrbase =
  261. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  262. dd->ipath_palign =
  263. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  264. dd->ipath_piobufbase =
  265. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  266. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  267. dd->ipath_piosize2k = val & ~0U;
  268. dd->ipath_piosize4k = val >> 32;
  269. if (dd->ipath_piosize4k == 0 && ipath_mtu4096)
  270. ipath_mtu4096 = 0; /* 4KB not supported by this chip */
  271. dd->ipath_ibmtu = ipath_mtu4096 ? 4096 : 2048;
  272. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  273. dd->ipath_piobcnt2k = val & ~0U;
  274. dd->ipath_piobcnt4k = val >> 32;
  275. dd->ipath_pio2kbase =
  276. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  277. (dd->ipath_piobufbase & 0xffffffff));
  278. if (dd->ipath_piobcnt4k) {
  279. dd->ipath_pio4kbase = (u32 __iomem *)
  280. (((char __iomem *) dd->ipath_kregbase) +
  281. (dd->ipath_piobufbase >> 32));
  282. /*
  283. * 4K buffers take 2 pages; we use roundup just to be
  284. * paranoid; we calculate it once here, rather than on
  285. * ever buf allocate
  286. */
  287. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  288. dd->ipath_palign);
  289. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  290. "(%x aligned)\n",
  291. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  292. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  293. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  294. dd->ipath_4kalign);
  295. }
  296. else ipath_dbg("%u 2k piobufs @ %p\n",
  297. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  298. done:
  299. return ret;
  300. }
  301. /**
  302. * init_chip_reset - re-initialize after a reset, or enable
  303. * @dd: the infinipath device
  304. *
  305. * sanity check at least some of the values after reset, and
  306. * ensure no receive or transmit (explicitly, in case reset
  307. * failed
  308. */
  309. static int init_chip_reset(struct ipath_devdata *dd)
  310. {
  311. u32 rtmp;
  312. int i;
  313. unsigned long flags;
  314. /*
  315. * ensure chip does no sends or receives, tail updates, or
  316. * pioavail updates while we re-initialize
  317. */
  318. dd->ipath_rcvctrl &= ~(1ULL << dd->ipath_r_tailupd_shift);
  319. for (i = 0; i < dd->ipath_portcnt; i++) {
  320. clear_bit(dd->ipath_r_portenable_shift + i,
  321. &dd->ipath_rcvctrl);
  322. clear_bit(dd->ipath_r_intravail_shift + i,
  323. &dd->ipath_rcvctrl);
  324. }
  325. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  326. dd->ipath_rcvctrl);
  327. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  328. dd->ipath_sendctrl = 0U; /* no sdma, etc */
  329. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  330. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  331. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  332. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  333. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  334. if (rtmp != dd->ipath_rcvtidcnt)
  335. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  336. "reset, now %u, using original\n",
  337. dd->ipath_rcvtidcnt, rtmp);
  338. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  339. if (rtmp != dd->ipath_rcvtidbase)
  340. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  341. "reset, now %u, using original\n",
  342. dd->ipath_rcvtidbase, rtmp);
  343. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  344. if (rtmp != dd->ipath_rcvegrcnt)
  345. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  346. "reset, now %u, using original\n",
  347. dd->ipath_rcvegrcnt, rtmp);
  348. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  349. if (rtmp != dd->ipath_rcvegrbase)
  350. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  351. "reset, now %u, using original\n",
  352. dd->ipath_rcvegrbase, rtmp);
  353. return 0;
  354. }
  355. static int init_pioavailregs(struct ipath_devdata *dd)
  356. {
  357. int ret;
  358. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  359. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  360. GFP_KERNEL);
  361. if (!dd->ipath_pioavailregs_dma) {
  362. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  363. "in memory\n");
  364. ret = -ENOMEM;
  365. goto done;
  366. }
  367. /*
  368. * we really want L2 cache aligned, but for current CPUs of
  369. * interest, they are the same.
  370. */
  371. dd->ipath_statusp = (u64 *)
  372. ((char *)dd->ipath_pioavailregs_dma +
  373. ((2 * L1_CACHE_BYTES +
  374. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  375. /* copy the current value now that it's really allocated */
  376. *dd->ipath_statusp = dd->_ipath_status;
  377. /*
  378. * setup buffer to hold freeze msg, accessible to apps,
  379. * following statusp
  380. */
  381. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  382. /* and its length */
  383. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  384. ret = 0;
  385. done:
  386. return ret;
  387. }
  388. /**
  389. * init_shadow_tids - allocate the shadow TID array
  390. * @dd: the infinipath device
  391. *
  392. * allocate the shadow TID array, so we can ipath_munlock previous
  393. * entries. It may make more sense to move the pageshadow to the
  394. * port data structure, so we only allocate memory for ports actually
  395. * in use, since we at 8k per port, now.
  396. */
  397. static void init_shadow_tids(struct ipath_devdata *dd)
  398. {
  399. struct page **pages;
  400. dma_addr_t *addrs;
  401. pages = vzalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  402. sizeof(struct page *));
  403. if (!pages) {
  404. ipath_dev_err(dd, "failed to allocate shadow page * "
  405. "array, no expected sends!\n");
  406. dd->ipath_pageshadow = NULL;
  407. return;
  408. }
  409. addrs = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  410. sizeof(dma_addr_t));
  411. if (!addrs) {
  412. ipath_dev_err(dd, "failed to allocate shadow dma handle "
  413. "array, no expected sends!\n");
  414. vfree(pages);
  415. dd->ipath_pageshadow = NULL;
  416. return;
  417. }
  418. dd->ipath_pageshadow = pages;
  419. dd->ipath_physshadow = addrs;
  420. }
  421. static void enable_chip(struct ipath_devdata *dd, int reinit)
  422. {
  423. u32 val;
  424. u64 rcvmask;
  425. unsigned long flags;
  426. int i;
  427. if (!reinit)
  428. init_waitqueue_head(&ipath_state_wait);
  429. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  430. dd->ipath_rcvctrl);
  431. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  432. /* Enable PIO send, and update of PIOavail regs to memory. */
  433. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  434. INFINIPATH_S_PIOBUFAVAILUPD;
  435. /*
  436. * Set the PIO avail update threshold to host memory
  437. * on chips that support it.
  438. */
  439. if (dd->ipath_pioupd_thresh)
  440. dd->ipath_sendctrl |= dd->ipath_pioupd_thresh
  441. << INFINIPATH_S_UPDTHRESH_SHIFT;
  442. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  443. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  444. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  445. /*
  446. * Enable kernel ports' receive and receive interrupt.
  447. * Other ports done as user opens and inits them.
  448. */
  449. rcvmask = 1ULL;
  450. dd->ipath_rcvctrl |= (rcvmask << dd->ipath_r_portenable_shift) |
  451. (rcvmask << dd->ipath_r_intravail_shift);
  452. if (!(dd->ipath_flags & IPATH_NODMA_RTAIL))
  453. dd->ipath_rcvctrl |= (1ULL << dd->ipath_r_tailupd_shift);
  454. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  455. dd->ipath_rcvctrl);
  456. /*
  457. * now ready for use. this should be cleared whenever we
  458. * detect a reset, or initiate one.
  459. */
  460. dd->ipath_flags |= IPATH_INITTED;
  461. /*
  462. * Init our shadow copies of head from tail values,
  463. * and write head values to match.
  464. */
  465. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  466. ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  467. /* Initialize so we interrupt on next packet received */
  468. ipath_write_ureg(dd, ur_rcvhdrhead,
  469. dd->ipath_rhdrhead_intr_off |
  470. dd->ipath_pd[0]->port_head, 0);
  471. /*
  472. * by now pioavail updates to memory should have occurred, so
  473. * copy them into our working/shadow registers; this is in
  474. * case something went wrong with abort, but mostly to get the
  475. * initial values of the generation bit correct.
  476. */
  477. for (i = 0; i < dd->ipath_pioavregs; i++) {
  478. __le64 pioavail;
  479. /*
  480. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  481. */
  482. if (i > 3 && (dd->ipath_flags & IPATH_SWAP_PIOBUFS))
  483. pioavail = dd->ipath_pioavailregs_dma[i ^ 1];
  484. else
  485. pioavail = dd->ipath_pioavailregs_dma[i];
  486. /*
  487. * don't need to worry about ipath_pioavailkernel here
  488. * because we will call ipath_chg_pioavailkernel() later
  489. * in initialization, to busy out buffers as needed
  490. */
  491. dd->ipath_pioavailshadow[i] = le64_to_cpu(pioavail);
  492. }
  493. /* can get counters, stats, etc. */
  494. dd->ipath_flags |= IPATH_PRESENT;
  495. }
  496. static int init_housekeeping(struct ipath_devdata *dd, int reinit)
  497. {
  498. char boardn[40];
  499. int ret = 0;
  500. /*
  501. * have to clear shadow copies of registers at init that are
  502. * not otherwise set here, or all kinds of bizarre things
  503. * happen with driver on chip reset
  504. */
  505. dd->ipath_rcvhdrsize = 0;
  506. /*
  507. * Don't clear ipath_flags as 8bit mode was set before
  508. * entering this func. However, we do set the linkstate to
  509. * unknown, so we can watch for a transition.
  510. * PRESENT is set because we want register reads to work,
  511. * and the kernel infrastructure saw it in config space;
  512. * We clear it if we have failures.
  513. */
  514. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  515. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  516. IPATH_LINKDOWN | IPATH_LINKINIT);
  517. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  518. dd->ipath_revision =
  519. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  520. /*
  521. * set up fundamental info we need to use the chip; we assume
  522. * if the revision reg and these regs are OK, we don't need to
  523. * special case the rest
  524. */
  525. dd->ipath_sregbase =
  526. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  527. dd->ipath_cregbase =
  528. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  529. dd->ipath_uregbase =
  530. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  531. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  532. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  533. dd->ipath_uregbase, dd->ipath_cregbase);
  534. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  535. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  536. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  537. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  538. ipath_dev_err(dd, "Register read failures from chip, "
  539. "giving up initialization\n");
  540. dd->ipath_flags &= ~IPATH_PRESENT;
  541. ret = -ENODEV;
  542. goto done;
  543. }
  544. /* clear diagctrl register, in case diags were running and crashed */
  545. ipath_write_kreg (dd, dd->ipath_kregs->kr_hwdiagctrl, 0);
  546. /* clear the initial reset flag, in case first driver load */
  547. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  548. INFINIPATH_E_RESET);
  549. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x)\n",
  550. (unsigned long long) dd->ipath_revision,
  551. dd->ipath_pcirev);
  552. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  553. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  554. ipath_dev_err(dd, "Driver only handles version %d, "
  555. "chip swversion is %d (%llx), failng\n",
  556. IPATH_CHIP_SWVERSION,
  557. (int)(dd->ipath_revision >>
  558. INFINIPATH_R_SOFTWARE_SHIFT) &
  559. INFINIPATH_R_SOFTWARE_MASK,
  560. (unsigned long long) dd->ipath_revision);
  561. ret = -ENOSYS;
  562. goto done;
  563. }
  564. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  565. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  566. INFINIPATH_R_CHIPREVMAJOR_MASK);
  567. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  568. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  569. INFINIPATH_R_CHIPREVMINOR_MASK);
  570. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  571. INFINIPATH_R_BOARDID_SHIFT) &
  572. INFINIPATH_R_BOARDID_MASK);
  573. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  574. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  575. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  576. "SW Compat %u\n",
  577. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  578. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  579. INFINIPATH_R_ARCH_MASK,
  580. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  581. (unsigned)(dd->ipath_revision >>
  582. INFINIPATH_R_SOFTWARE_SHIFT) &
  583. INFINIPATH_R_SOFTWARE_MASK);
  584. ipath_dbg("%s", dd->ipath_boardversion);
  585. if (ret)
  586. goto done;
  587. if (reinit)
  588. ret = init_chip_reset(dd);
  589. else
  590. ret = init_chip_first(dd);
  591. done:
  592. return ret;
  593. }
  594. static void verify_interrupt(unsigned long opaque)
  595. {
  596. struct ipath_devdata *dd = (struct ipath_devdata *) opaque;
  597. if (!dd)
  598. return; /* being torn down */
  599. /*
  600. * If we don't have any interrupts, let the user know and
  601. * don't bother checking again.
  602. */
  603. if (dd->ipath_int_counter == 0) {
  604. if (!dd->ipath_f_intr_fallback(dd))
  605. dev_err(&dd->pcidev->dev, "No interrupts detected, "
  606. "not usable.\n");
  607. else /* re-arm the timer to see if fallback works */
  608. mod_timer(&dd->ipath_intrchk_timer, jiffies + HZ/2);
  609. } else
  610. ipath_cdbg(VERBOSE, "%u interrupts at timer check\n",
  611. dd->ipath_int_counter);
  612. }
  613. /**
  614. * ipath_init_chip - do the actual initialization sequence on the chip
  615. * @dd: the infinipath device
  616. * @reinit: reinitializing, so don't allocate new memory
  617. *
  618. * Do the actual initialization sequence on the chip. This is done
  619. * both from the init routine called from the PCI infrastructure, and
  620. * when we reset the chip, or detect that it was reset internally,
  621. * or it's administratively re-enabled.
  622. *
  623. * Memory allocation here and in called routines is only done in
  624. * the first case (reinit == 0). We have to be careful, because even
  625. * without memory allocation, we need to re-write all the chip registers
  626. * TIDs, etc. after the reset or enable has completed.
  627. */
  628. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  629. {
  630. int ret = 0;
  631. u32 kpiobufs, defkbufs;
  632. u32 piobufs, uports;
  633. u64 val;
  634. struct ipath_portdata *pd;
  635. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  636. ret = init_housekeeping(dd, reinit);
  637. if (ret)
  638. goto done;
  639. /*
  640. * we ignore most issues after reporting them, but have to specially
  641. * handle hardware-disabled chips.
  642. */
  643. if (ret == 2) {
  644. /* unique error, known to ipath_init_one */
  645. ret = -EPERM;
  646. goto done;
  647. }
  648. /*
  649. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  650. * but then it no longer nicely fits power of two, and since
  651. * we now use routines that backend onto __get_free_pages, the
  652. * rest would be wasted.
  653. */
  654. dd->ipath_rcvhdrcnt = max(dd->ipath_p0_rcvegrcnt, dd->ipath_rcvegrcnt);
  655. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  656. dd->ipath_rcvhdrcnt);
  657. /*
  658. * Set up the shadow copies of the piobufavail registers,
  659. * which we compare against the chip registers for now, and
  660. * the in memory DMA'ed copies of the registers. This has to
  661. * be done early, before we calculate lastport, etc.
  662. */
  663. piobufs = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  664. /*
  665. * calc number of pioavail registers, and save it; we have 2
  666. * bits per buffer.
  667. */
  668. dd->ipath_pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2)
  669. / (sizeof(u64) * BITS_PER_BYTE / 2);
  670. uports = dd->ipath_cfgports ? dd->ipath_cfgports - 1 : 0;
  671. if (piobufs > 144)
  672. defkbufs = 32 + dd->ipath_pioreserved;
  673. else
  674. defkbufs = 16 + dd->ipath_pioreserved;
  675. if (ipath_kpiobufs && (ipath_kpiobufs +
  676. (uports * IPATH_MIN_USER_PORT_BUFCNT)) > piobufs) {
  677. int i = (int) piobufs -
  678. (int) (uports * IPATH_MIN_USER_PORT_BUFCNT);
  679. if (i < 1)
  680. i = 1;
  681. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs of "
  682. "%d for kernel leaves too few for %d user ports "
  683. "(%d each); using %u\n", ipath_kpiobufs,
  684. piobufs, uports, IPATH_MIN_USER_PORT_BUFCNT, i);
  685. /*
  686. * shouldn't change ipath_kpiobufs, because could be
  687. * different for different devices...
  688. */
  689. kpiobufs = i;
  690. } else if (ipath_kpiobufs)
  691. kpiobufs = ipath_kpiobufs;
  692. else
  693. kpiobufs = defkbufs;
  694. dd->ipath_lastport_piobuf = piobufs - kpiobufs;
  695. dd->ipath_pbufsport =
  696. uports ? dd->ipath_lastport_piobuf / uports : 0;
  697. /* if not an even divisor, some user ports get extra buffers */
  698. dd->ipath_ports_extrabuf = dd->ipath_lastport_piobuf -
  699. (dd->ipath_pbufsport * uports);
  700. if (dd->ipath_ports_extrabuf)
  701. ipath_dbg("%u pbufs/port leaves some unused, add 1 buffer to "
  702. "ports <= %u\n", dd->ipath_pbufsport,
  703. dd->ipath_ports_extrabuf);
  704. dd->ipath_lastpioindex = 0;
  705. dd->ipath_lastpioindexl = dd->ipath_piobcnt2k;
  706. /* ipath_pioavailshadow initialized earlier */
  707. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  708. "each for %u user ports\n", kpiobufs,
  709. piobufs, dd->ipath_pbufsport, uports);
  710. ret = dd->ipath_f_early_init(dd);
  711. if (ret) {
  712. ipath_dev_err(dd, "Early initialization failure\n");
  713. goto done;
  714. }
  715. /*
  716. * Early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  717. * done after early_init.
  718. */
  719. dd->ipath_hdrqlast =
  720. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  721. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  722. dd->ipath_rcvhdrentsize);
  723. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  724. dd->ipath_rcvhdrsize);
  725. if (!reinit) {
  726. ret = init_pioavailregs(dd);
  727. init_shadow_tids(dd);
  728. if (ret)
  729. goto done;
  730. }
  731. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  732. dd->ipath_pioavailregs_phys);
  733. /*
  734. * this is to detect s/w errors, which the h/w works around by
  735. * ignoring the low 6 bits of address, if it wasn't aligned.
  736. */
  737. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  738. if (val != dd->ipath_pioavailregs_phys) {
  739. ipath_dev_err(dd, "Catastrophic software error, "
  740. "SendPIOAvailAddr written as %lx, "
  741. "read back as %llx\n",
  742. (unsigned long) dd->ipath_pioavailregs_phys,
  743. (unsigned long long) val);
  744. ret = -EINVAL;
  745. goto done;
  746. }
  747. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  748. /*
  749. * make sure we are not in freeze, and PIO send enabled, so
  750. * writes to pbc happen
  751. */
  752. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  753. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  754. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  755. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  756. /*
  757. * before error clears, since we expect serdes pll errors during
  758. * this, the first time after reset
  759. */
  760. if (bringup_link(dd)) {
  761. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  762. ret = -ENETDOWN;
  763. goto done;
  764. }
  765. /*
  766. * clear any "expected" hwerrs from reset and/or initialization
  767. * clear any that aren't enabled (at least this once), and then
  768. * set the enable mask
  769. */
  770. dd->ipath_f_init_hwerrors(dd);
  771. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  772. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  773. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  774. dd->ipath_hwerrmask);
  775. /* clear all */
  776. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  777. /* enable errors that are masked, at least this first time. */
  778. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  779. ~dd->ipath_maskederrs);
  780. dd->ipath_maskederrs = 0; /* don't re-enable ignored in timer */
  781. dd->ipath_errormask =
  782. ipath_read_kreg64(dd, dd->ipath_kregs->kr_errormask);
  783. /* clear any interrupts up to this point (ints still not enabled) */
  784. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  785. dd->ipath_f_tidtemplate(dd);
  786. /*
  787. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  788. * re-init, the simplest way to handle this is to free
  789. * existing, and re-allocate.
  790. * Need to re-create rest of port 0 portdata as well.
  791. */
  792. pd = dd->ipath_pd[0];
  793. if (reinit) {
  794. struct ipath_portdata *npd;
  795. /*
  796. * Alloc and init new ipath_portdata for port0,
  797. * Then free old pd. Could lead to fragmentation, but also
  798. * makes later support for hot-swap easier.
  799. */
  800. npd = create_portdata0(dd);
  801. if (npd) {
  802. ipath_free_pddata(dd, pd);
  803. dd->ipath_pd[0] = npd;
  804. pd = npd;
  805. } else {
  806. ipath_dev_err(dd, "Unable to allocate portdata"
  807. " for port 0, failing\n");
  808. ret = -ENOMEM;
  809. goto done;
  810. }
  811. }
  812. ret = ipath_create_rcvhdrq(dd, pd);
  813. if (!ret)
  814. ret = create_port0_egr(dd);
  815. if (ret) {
  816. ipath_dev_err(dd, "failed to allocate kernel port's "
  817. "rcvhdrq and/or egr bufs\n");
  818. goto done;
  819. }
  820. else
  821. enable_chip(dd, reinit);
  822. /* after enable_chip, so pioavailshadow setup */
  823. ipath_chg_pioavailkernel(dd, 0, piobufs, 1);
  824. /*
  825. * Cancel any possible active sends from early driver load.
  826. * Follows early_init because some chips have to initialize
  827. * PIO buffers in early_init to avoid false parity errors.
  828. * After enable and ipath_chg_pioavailkernel so we can safely
  829. * enable pioavail updates and PIOENABLE; packets are now
  830. * ready to go out.
  831. */
  832. ipath_cancel_sends(dd, 1);
  833. if (!reinit) {
  834. /*
  835. * Used when we close a port, for DMA already in flight
  836. * at close.
  837. */
  838. dd->ipath_dummy_hdrq = dma_alloc_coherent(
  839. &dd->pcidev->dev, dd->ipath_pd[0]->port_rcvhdrq_size,
  840. &dd->ipath_dummy_hdrq_phys,
  841. gfp_flags);
  842. if (!dd->ipath_dummy_hdrq) {
  843. dev_info(&dd->pcidev->dev,
  844. "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
  845. dd->ipath_pd[0]->port_rcvhdrq_size);
  846. /* fallback to just 0'ing */
  847. dd->ipath_dummy_hdrq_phys = 0UL;
  848. }
  849. }
  850. /*
  851. * cause retrigger of pending interrupts ignored during init,
  852. * even if we had errors
  853. */
  854. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  855. if (!dd->ipath_stats_timer_active) {
  856. /*
  857. * first init, or after an admin disable/enable
  858. * set up stats retrieval timer, even if we had errors
  859. * in last portion of setup
  860. */
  861. init_timer(&dd->ipath_stats_timer);
  862. dd->ipath_stats_timer.function = ipath_get_faststats;
  863. dd->ipath_stats_timer.data = (unsigned long) dd;
  864. /* every 5 seconds; */
  865. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  866. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  867. add_timer(&dd->ipath_stats_timer);
  868. dd->ipath_stats_timer_active = 1;
  869. }
  870. /* Set up SendDMA if chip supports it */
  871. if (dd->ipath_flags & IPATH_HAS_SEND_DMA)
  872. ret = setup_sdma(dd);
  873. /* Set up HoL state */
  874. init_timer(&dd->ipath_hol_timer);
  875. dd->ipath_hol_timer.function = ipath_hol_event;
  876. dd->ipath_hol_timer.data = (unsigned long)dd;
  877. dd->ipath_hol_state = IPATH_HOL_UP;
  878. done:
  879. if (!ret) {
  880. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  881. if (!dd->ipath_f_intrsetup(dd)) {
  882. /* now we can enable all interrupts from the chip */
  883. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  884. -1LL);
  885. /* force re-interrupt of any pending interrupts. */
  886. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  887. 0ULL);
  888. /* chip is usable; mark it as initialized */
  889. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  890. /*
  891. * setup to verify we get an interrupt, and fallback
  892. * to an alternate if necessary and possible
  893. */
  894. if (!reinit) {
  895. init_timer(&dd->ipath_intrchk_timer);
  896. dd->ipath_intrchk_timer.function =
  897. verify_interrupt;
  898. dd->ipath_intrchk_timer.data =
  899. (unsigned long) dd;
  900. }
  901. dd->ipath_intrchk_timer.expires = jiffies + HZ/2;
  902. add_timer(&dd->ipath_intrchk_timer);
  903. } else
  904. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  905. "setup interrupt address\n");
  906. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  907. /*
  908. * sps_nports is a global, so, we set it to
  909. * the highest number of ports of any of the
  910. * chips we find; we never decrement it, at
  911. * least for now. Since this might have changed
  912. * over disable/enable or prior to reset, always
  913. * do the check and potentially adjust.
  914. */
  915. ipath_stats.sps_nports = dd->ipath_cfgports;
  916. } else
  917. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  918. /* if ret is non-zero, we probably should do some cleanup
  919. here... */
  920. return ret;
  921. }
  922. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  923. {
  924. struct ipath_devdata *dd;
  925. unsigned long flags;
  926. unsigned short val;
  927. int ret;
  928. ret = ipath_parse_ushort(str, &val);
  929. spin_lock_irqsave(&ipath_devs_lock, flags);
  930. if (ret < 0)
  931. goto bail;
  932. if (val == 0) {
  933. ret = -EINVAL;
  934. goto bail;
  935. }
  936. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  937. if (dd->ipath_kregbase)
  938. continue;
  939. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  940. (dd->ipath_cfgports *
  941. IPATH_MIN_USER_PORT_BUFCNT)))
  942. {
  943. ipath_dev_err(
  944. dd,
  945. "Allocating %d PIO bufs for kernel leaves "
  946. "too few for %d user ports (%d each)\n",
  947. val, dd->ipath_cfgports - 1,
  948. IPATH_MIN_USER_PORT_BUFCNT);
  949. ret = -EINVAL;
  950. goto bail;
  951. }
  952. dd->ipath_lastport_piobuf =
  953. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  954. }
  955. ipath_kpiobufs = val;
  956. ret = 0;
  957. bail:
  958. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  959. return ret;
  960. }