i2c-tegra.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /*
  2. * drivers/i2c/busses/i2c-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. * Author: Colin Cross <ccross@android.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/i2c-tegra.h>
  28. #include <linux/of_i2c.h>
  29. #include <asm/unaligned.h>
  30. #include <mach/clk.h>
  31. #define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
  32. #define BYTES_PER_FIFO_WORD 4
  33. #define I2C_CNFG 0x000
  34. #define I2C_CNFG_DEBOUNCE_CNT_SHIFT 12
  35. #define I2C_CNFG_PACKET_MODE_EN (1<<10)
  36. #define I2C_CNFG_NEW_MASTER_FSM (1<<11)
  37. #define I2C_STATUS 0x01C
  38. #define I2C_SL_CNFG 0x020
  39. #define I2C_SL_CNFG_NACK (1<<1)
  40. #define I2C_SL_CNFG_NEWSL (1<<2)
  41. #define I2C_SL_ADDR1 0x02c
  42. #define I2C_SL_ADDR2 0x030
  43. #define I2C_TX_FIFO 0x050
  44. #define I2C_RX_FIFO 0x054
  45. #define I2C_PACKET_TRANSFER_STATUS 0x058
  46. #define I2C_FIFO_CONTROL 0x05c
  47. #define I2C_FIFO_CONTROL_TX_FLUSH (1<<1)
  48. #define I2C_FIFO_CONTROL_RX_FLUSH (1<<0)
  49. #define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
  50. #define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
  51. #define I2C_FIFO_STATUS 0x060
  52. #define I2C_FIFO_STATUS_TX_MASK 0xF0
  53. #define I2C_FIFO_STATUS_TX_SHIFT 4
  54. #define I2C_FIFO_STATUS_RX_MASK 0x0F
  55. #define I2C_FIFO_STATUS_RX_SHIFT 0
  56. #define I2C_INT_MASK 0x064
  57. #define I2C_INT_STATUS 0x068
  58. #define I2C_INT_PACKET_XFER_COMPLETE (1<<7)
  59. #define I2C_INT_ALL_PACKETS_XFER_COMPLETE (1<<6)
  60. #define I2C_INT_TX_FIFO_OVERFLOW (1<<5)
  61. #define I2C_INT_RX_FIFO_UNDERFLOW (1<<4)
  62. #define I2C_INT_NO_ACK (1<<3)
  63. #define I2C_INT_ARBITRATION_LOST (1<<2)
  64. #define I2C_INT_TX_FIFO_DATA_REQ (1<<1)
  65. #define I2C_INT_RX_FIFO_DATA_REQ (1<<0)
  66. #define I2C_CLK_DIVISOR 0x06c
  67. #define DVC_CTRL_REG1 0x000
  68. #define DVC_CTRL_REG1_INTR_EN (1<<10)
  69. #define DVC_CTRL_REG2 0x004
  70. #define DVC_CTRL_REG3 0x008
  71. #define DVC_CTRL_REG3_SW_PROG (1<<26)
  72. #define DVC_CTRL_REG3_I2C_DONE_INTR_EN (1<<30)
  73. #define DVC_STATUS 0x00c
  74. #define DVC_STATUS_I2C_DONE_INTR (1<<30)
  75. #define I2C_ERR_NONE 0x00
  76. #define I2C_ERR_NO_ACK 0x01
  77. #define I2C_ERR_ARBITRATION_LOST 0x02
  78. #define I2C_ERR_UNKNOWN_INTERRUPT 0x04
  79. #define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
  80. #define PACKET_HEADER0_PACKET_ID_SHIFT 16
  81. #define PACKET_HEADER0_CONT_ID_SHIFT 12
  82. #define PACKET_HEADER0_PROTOCOL_I2C (1<<4)
  83. #define I2C_HEADER_HIGHSPEED_MODE (1<<22)
  84. #define I2C_HEADER_CONT_ON_NAK (1<<21)
  85. #define I2C_HEADER_SEND_START_BYTE (1<<20)
  86. #define I2C_HEADER_READ (1<<19)
  87. #define I2C_HEADER_10BIT_ADDR (1<<18)
  88. #define I2C_HEADER_IE_ENABLE (1<<17)
  89. #define I2C_HEADER_REPEAT_START (1<<16)
  90. #define I2C_HEADER_MASTER_ADDR_SHIFT 12
  91. #define I2C_HEADER_SLAVE_ADDR_SHIFT 1
  92. /**
  93. * struct tegra_i2c_dev - per device i2c context
  94. * @dev: device reference for power management
  95. * @adapter: core i2c layer adapter information
  96. * @clk: clock reference for i2c controller
  97. * @i2c_clk: clock reference for i2c bus
  98. * @iomem: memory resource for registers
  99. * @base: ioremapped registers cookie
  100. * @cont_id: i2c controller id, used for for packet header
  101. * @irq: irq number of transfer complete interrupt
  102. * @is_dvc: identifies the DVC i2c controller, has a different register layout
  103. * @msg_complete: transfer completion notifier
  104. * @msg_err: error code for completed message
  105. * @msg_buf: pointer to current message data
  106. * @msg_buf_remaining: size of unsent data in the message buffer
  107. * @msg_read: identifies read transfers
  108. * @bus_clk_rate: current i2c bus clock rate
  109. * @is_suspended: prevents i2c controller accesses after suspend is called
  110. */
  111. struct tegra_i2c_dev {
  112. struct device *dev;
  113. struct i2c_adapter adapter;
  114. struct clk *clk;
  115. struct clk *i2c_clk;
  116. struct resource *iomem;
  117. void __iomem *base;
  118. int cont_id;
  119. int irq;
  120. bool irq_disabled;
  121. int is_dvc;
  122. struct completion msg_complete;
  123. int msg_err;
  124. u8 *msg_buf;
  125. size_t msg_buf_remaining;
  126. int msg_read;
  127. unsigned long bus_clk_rate;
  128. bool is_suspended;
  129. };
  130. static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg)
  131. {
  132. writel(val, i2c_dev->base + reg);
  133. }
  134. static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  135. {
  136. return readl(i2c_dev->base + reg);
  137. }
  138. /*
  139. * i2c_writel and i2c_readl will offset the register if necessary to talk
  140. * to the I2C block inside the DVC block
  141. */
  142. static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
  143. unsigned long reg)
  144. {
  145. if (i2c_dev->is_dvc)
  146. reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
  147. return reg;
  148. }
  149. static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
  150. unsigned long reg)
  151. {
  152. writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  153. }
  154. static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  155. {
  156. return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  157. }
  158. static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
  159. unsigned long reg, int len)
  160. {
  161. writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  162. }
  163. static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
  164. unsigned long reg, int len)
  165. {
  166. readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  167. }
  168. static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  169. {
  170. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  171. int_mask &= ~mask;
  172. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  173. }
  174. static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  175. {
  176. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  177. int_mask |= mask;
  178. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  179. }
  180. static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
  181. {
  182. unsigned long timeout = jiffies + HZ;
  183. u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
  184. val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
  185. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  186. while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
  187. (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
  188. if (time_after(jiffies, timeout)) {
  189. dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
  190. return -ETIMEDOUT;
  191. }
  192. msleep(1);
  193. }
  194. return 0;
  195. }
  196. static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
  197. {
  198. u32 val;
  199. int rx_fifo_avail;
  200. u8 *buf = i2c_dev->msg_buf;
  201. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  202. int words_to_transfer;
  203. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  204. rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
  205. I2C_FIFO_STATUS_RX_SHIFT;
  206. /* Rounds down to not include partial word at the end of buf */
  207. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  208. if (words_to_transfer > rx_fifo_avail)
  209. words_to_transfer = rx_fifo_avail;
  210. i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
  211. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  212. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  213. rx_fifo_avail -= words_to_transfer;
  214. /*
  215. * If there is a partial word at the end of buf, handle it manually to
  216. * prevent overwriting past the end of buf
  217. */
  218. if (rx_fifo_avail > 0 && buf_remaining > 0) {
  219. BUG_ON(buf_remaining > 3);
  220. val = i2c_readl(i2c_dev, I2C_RX_FIFO);
  221. memcpy(buf, &val, buf_remaining);
  222. buf_remaining = 0;
  223. rx_fifo_avail--;
  224. }
  225. BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
  226. i2c_dev->msg_buf_remaining = buf_remaining;
  227. i2c_dev->msg_buf = buf;
  228. return 0;
  229. }
  230. static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
  231. {
  232. u32 val;
  233. int tx_fifo_avail;
  234. u8 *buf = i2c_dev->msg_buf;
  235. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  236. int words_to_transfer;
  237. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  238. tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
  239. I2C_FIFO_STATUS_TX_SHIFT;
  240. /* Rounds down to not include partial word at the end of buf */
  241. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  242. if (words_to_transfer > tx_fifo_avail)
  243. words_to_transfer = tx_fifo_avail;
  244. i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
  245. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  246. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  247. tx_fifo_avail -= words_to_transfer;
  248. /*
  249. * If there is a partial word at the end of buf, handle it manually to
  250. * prevent reading past the end of buf, which could cross a page
  251. * boundary and fault.
  252. */
  253. if (tx_fifo_avail > 0 && buf_remaining > 0) {
  254. BUG_ON(buf_remaining > 3);
  255. memcpy(&val, buf, buf_remaining);
  256. i2c_writel(i2c_dev, val, I2C_TX_FIFO);
  257. buf_remaining = 0;
  258. tx_fifo_avail--;
  259. }
  260. BUG_ON(tx_fifo_avail > 0 && buf_remaining > 0);
  261. i2c_dev->msg_buf_remaining = buf_remaining;
  262. i2c_dev->msg_buf = buf;
  263. return 0;
  264. }
  265. /*
  266. * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
  267. * block. This block is identical to the rest of the I2C blocks, except that
  268. * it only supports master mode, it has registers moved around, and it needs
  269. * some extra init to get it into I2C mode. The register moves are handled
  270. * by i2c_readl and i2c_writel
  271. */
  272. static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
  273. {
  274. u32 val = 0;
  275. val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
  276. val |= DVC_CTRL_REG3_SW_PROG;
  277. val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
  278. dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
  279. val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
  280. val |= DVC_CTRL_REG1_INTR_EN;
  281. dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
  282. }
  283. static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
  284. {
  285. u32 val;
  286. int err = 0;
  287. clk_enable(i2c_dev->clk);
  288. tegra_periph_reset_assert(i2c_dev->clk);
  289. udelay(2);
  290. tegra_periph_reset_deassert(i2c_dev->clk);
  291. if (i2c_dev->is_dvc)
  292. tegra_dvc_init(i2c_dev);
  293. val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
  294. (0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
  295. i2c_writel(i2c_dev, val, I2C_CNFG);
  296. i2c_writel(i2c_dev, 0, I2C_INT_MASK);
  297. clk_set_rate(i2c_dev->clk, i2c_dev->bus_clk_rate * 8);
  298. if (!i2c_dev->is_dvc) {
  299. u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
  300. sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
  301. i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
  302. i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
  303. i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
  304. }
  305. val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
  306. 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
  307. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  308. if (tegra_i2c_flush_fifos(i2c_dev))
  309. err = -ETIMEDOUT;
  310. clk_disable(i2c_dev->clk);
  311. if (i2c_dev->irq_disabled) {
  312. i2c_dev->irq_disabled = 0;
  313. enable_irq(i2c_dev->irq);
  314. }
  315. return err;
  316. }
  317. static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
  318. {
  319. u32 status;
  320. const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  321. struct tegra_i2c_dev *i2c_dev = dev_id;
  322. status = i2c_readl(i2c_dev, I2C_INT_STATUS);
  323. if (status == 0) {
  324. dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
  325. i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
  326. i2c_readl(i2c_dev, I2C_STATUS),
  327. i2c_readl(i2c_dev, I2C_CNFG));
  328. i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;
  329. if (!i2c_dev->irq_disabled) {
  330. disable_irq_nosync(i2c_dev->irq);
  331. i2c_dev->irq_disabled = 1;
  332. }
  333. complete(&i2c_dev->msg_complete);
  334. goto err;
  335. }
  336. if (unlikely(status & status_err)) {
  337. if (status & I2C_INT_NO_ACK)
  338. i2c_dev->msg_err |= I2C_ERR_NO_ACK;
  339. if (status & I2C_INT_ARBITRATION_LOST)
  340. i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
  341. complete(&i2c_dev->msg_complete);
  342. goto err;
  343. }
  344. if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
  345. if (i2c_dev->msg_buf_remaining)
  346. tegra_i2c_empty_rx_fifo(i2c_dev);
  347. else
  348. BUG();
  349. }
  350. if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
  351. if (i2c_dev->msg_buf_remaining)
  352. tegra_i2c_fill_tx_fifo(i2c_dev);
  353. else
  354. tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
  355. }
  356. if ((status & I2C_INT_PACKET_XFER_COMPLETE) &&
  357. !i2c_dev->msg_buf_remaining)
  358. complete(&i2c_dev->msg_complete);
  359. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  360. if (i2c_dev->is_dvc)
  361. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  362. return IRQ_HANDLED;
  363. err:
  364. /* An error occurred, mask all interrupts */
  365. tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
  366. I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
  367. I2C_INT_RX_FIFO_DATA_REQ);
  368. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  369. if (i2c_dev->is_dvc)
  370. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  371. return IRQ_HANDLED;
  372. }
  373. static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
  374. struct i2c_msg *msg, int stop)
  375. {
  376. u32 packet_header;
  377. u32 int_mask;
  378. int ret;
  379. tegra_i2c_flush_fifos(i2c_dev);
  380. i2c_writel(i2c_dev, 0xFF, I2C_INT_STATUS);
  381. if (msg->len == 0)
  382. return -EINVAL;
  383. i2c_dev->msg_buf = msg->buf;
  384. i2c_dev->msg_buf_remaining = msg->len;
  385. i2c_dev->msg_err = I2C_ERR_NONE;
  386. i2c_dev->msg_read = (msg->flags & I2C_M_RD);
  387. INIT_COMPLETION(i2c_dev->msg_complete);
  388. packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
  389. PACKET_HEADER0_PROTOCOL_I2C |
  390. (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
  391. (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
  392. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  393. packet_header = msg->len - 1;
  394. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  395. packet_header = msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
  396. packet_header |= I2C_HEADER_IE_ENABLE;
  397. if (!stop)
  398. packet_header |= I2C_HEADER_REPEAT_START;
  399. if (msg->flags & I2C_M_TEN)
  400. packet_header |= I2C_HEADER_10BIT_ADDR;
  401. if (msg->flags & I2C_M_IGNORE_NAK)
  402. packet_header |= I2C_HEADER_CONT_ON_NAK;
  403. if (msg->flags & I2C_M_RD)
  404. packet_header |= I2C_HEADER_READ;
  405. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  406. if (!(msg->flags & I2C_M_RD))
  407. tegra_i2c_fill_tx_fifo(i2c_dev);
  408. int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  409. if (msg->flags & I2C_M_RD)
  410. int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
  411. else if (i2c_dev->msg_buf_remaining)
  412. int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
  413. tegra_i2c_unmask_irq(i2c_dev, int_mask);
  414. dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
  415. i2c_readl(i2c_dev, I2C_INT_MASK));
  416. ret = wait_for_completion_timeout(&i2c_dev->msg_complete, TEGRA_I2C_TIMEOUT);
  417. tegra_i2c_mask_irq(i2c_dev, int_mask);
  418. if (WARN_ON(ret == 0)) {
  419. dev_err(i2c_dev->dev, "i2c transfer timed out\n");
  420. tegra_i2c_init(i2c_dev);
  421. return -ETIMEDOUT;
  422. }
  423. dev_dbg(i2c_dev->dev, "transfer complete: %d %d %d\n",
  424. ret, completion_done(&i2c_dev->msg_complete), i2c_dev->msg_err);
  425. if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
  426. return 0;
  427. tegra_i2c_init(i2c_dev);
  428. if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
  429. if (msg->flags & I2C_M_IGNORE_NAK)
  430. return 0;
  431. return -EREMOTEIO;
  432. }
  433. return -EIO;
  434. }
  435. static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  436. int num)
  437. {
  438. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  439. int i;
  440. int ret = 0;
  441. if (i2c_dev->is_suspended)
  442. return -EBUSY;
  443. clk_enable(i2c_dev->clk);
  444. for (i = 0; i < num; i++) {
  445. int stop = (i == (num - 1)) ? 1 : 0;
  446. ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], stop);
  447. if (ret)
  448. break;
  449. }
  450. clk_disable(i2c_dev->clk);
  451. return ret ?: i;
  452. }
  453. static u32 tegra_i2c_func(struct i2c_adapter *adap)
  454. {
  455. return I2C_FUNC_I2C;
  456. }
  457. static const struct i2c_algorithm tegra_i2c_algo = {
  458. .master_xfer = tegra_i2c_xfer,
  459. .functionality = tegra_i2c_func,
  460. };
  461. static int tegra_i2c_probe(struct platform_device *pdev)
  462. {
  463. struct tegra_i2c_dev *i2c_dev;
  464. struct tegra_i2c_platform_data *pdata = pdev->dev.platform_data;
  465. struct resource *res;
  466. struct resource *iomem;
  467. struct clk *clk;
  468. struct clk *i2c_clk;
  469. const unsigned int *prop;
  470. void *base;
  471. int irq;
  472. int ret = 0;
  473. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  474. if (!res) {
  475. dev_err(&pdev->dev, "no mem resource\n");
  476. return -EINVAL;
  477. }
  478. iomem = request_mem_region(res->start, resource_size(res), pdev->name);
  479. if (!iomem) {
  480. dev_err(&pdev->dev, "I2C region already claimed\n");
  481. return -EBUSY;
  482. }
  483. base = ioremap(iomem->start, resource_size(iomem));
  484. if (!base) {
  485. dev_err(&pdev->dev, "Cannot ioremap I2C region\n");
  486. return -ENOMEM;
  487. }
  488. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  489. if (!res) {
  490. dev_err(&pdev->dev, "no irq resource\n");
  491. ret = -EINVAL;
  492. goto err_iounmap;
  493. }
  494. irq = res->start;
  495. clk = clk_get(&pdev->dev, NULL);
  496. if (IS_ERR(clk)) {
  497. dev_err(&pdev->dev, "missing controller clock");
  498. ret = PTR_ERR(clk);
  499. goto err_release_region;
  500. }
  501. i2c_clk = clk_get(&pdev->dev, "i2c");
  502. if (IS_ERR(i2c_clk)) {
  503. dev_err(&pdev->dev, "missing bus clock");
  504. ret = PTR_ERR(i2c_clk);
  505. goto err_clk_put;
  506. }
  507. i2c_dev = kzalloc(sizeof(struct tegra_i2c_dev), GFP_KERNEL);
  508. if (!i2c_dev) {
  509. ret = -ENOMEM;
  510. goto err_i2c_clk_put;
  511. }
  512. i2c_dev->base = base;
  513. i2c_dev->clk = clk;
  514. i2c_dev->i2c_clk = i2c_clk;
  515. i2c_dev->iomem = iomem;
  516. i2c_dev->adapter.algo = &tegra_i2c_algo;
  517. i2c_dev->irq = irq;
  518. i2c_dev->cont_id = pdev->id;
  519. i2c_dev->dev = &pdev->dev;
  520. i2c_dev->bus_clk_rate = 100000; /* default clock rate */
  521. if (pdata) {
  522. i2c_dev->bus_clk_rate = pdata->bus_clk_rate;
  523. } else if (i2c_dev->dev->of_node) { /* if there is a device tree node ... */
  524. prop = of_get_property(i2c_dev->dev->of_node,
  525. "clock-frequency", NULL);
  526. if (prop)
  527. i2c_dev->bus_clk_rate = be32_to_cpup(prop);
  528. }
  529. if (pdev->id == 3)
  530. i2c_dev->is_dvc = 1;
  531. init_completion(&i2c_dev->msg_complete);
  532. platform_set_drvdata(pdev, i2c_dev);
  533. ret = tegra_i2c_init(i2c_dev);
  534. if (ret) {
  535. dev_err(&pdev->dev, "Failed to initialize i2c controller");
  536. goto err_free;
  537. }
  538. ret = request_irq(i2c_dev->irq, tegra_i2c_isr, 0, pdev->name, i2c_dev);
  539. if (ret) {
  540. dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
  541. goto err_free;
  542. }
  543. clk_enable(i2c_dev->i2c_clk);
  544. i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
  545. i2c_dev->adapter.owner = THIS_MODULE;
  546. i2c_dev->adapter.class = I2C_CLASS_HWMON;
  547. strlcpy(i2c_dev->adapter.name, "Tegra I2C adapter",
  548. sizeof(i2c_dev->adapter.name));
  549. i2c_dev->adapter.algo = &tegra_i2c_algo;
  550. i2c_dev->adapter.dev.parent = &pdev->dev;
  551. i2c_dev->adapter.nr = pdev->id;
  552. i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
  553. ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
  554. if (ret) {
  555. dev_err(&pdev->dev, "Failed to add I2C adapter\n");
  556. goto err_free_irq;
  557. }
  558. of_i2c_register_devices(&i2c_dev->adapter);
  559. return 0;
  560. err_free_irq:
  561. free_irq(i2c_dev->irq, i2c_dev);
  562. err_free:
  563. kfree(i2c_dev);
  564. err_i2c_clk_put:
  565. clk_put(i2c_clk);
  566. err_clk_put:
  567. clk_put(clk);
  568. err_release_region:
  569. release_mem_region(iomem->start, resource_size(iomem));
  570. err_iounmap:
  571. iounmap(base);
  572. return ret;
  573. }
  574. static int tegra_i2c_remove(struct platform_device *pdev)
  575. {
  576. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  577. i2c_del_adapter(&i2c_dev->adapter);
  578. free_irq(i2c_dev->irq, i2c_dev);
  579. clk_put(i2c_dev->i2c_clk);
  580. clk_put(i2c_dev->clk);
  581. release_mem_region(i2c_dev->iomem->start,
  582. resource_size(i2c_dev->iomem));
  583. iounmap(i2c_dev->base);
  584. kfree(i2c_dev);
  585. return 0;
  586. }
  587. #ifdef CONFIG_PM
  588. static int tegra_i2c_suspend(struct platform_device *pdev, pm_message_t state)
  589. {
  590. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  591. i2c_lock_adapter(&i2c_dev->adapter);
  592. i2c_dev->is_suspended = true;
  593. i2c_unlock_adapter(&i2c_dev->adapter);
  594. return 0;
  595. }
  596. static int tegra_i2c_resume(struct platform_device *pdev)
  597. {
  598. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  599. int ret;
  600. i2c_lock_adapter(&i2c_dev->adapter);
  601. ret = tegra_i2c_init(i2c_dev);
  602. if (ret) {
  603. i2c_unlock_adapter(&i2c_dev->adapter);
  604. return ret;
  605. }
  606. i2c_dev->is_suspended = false;
  607. i2c_unlock_adapter(&i2c_dev->adapter);
  608. return 0;
  609. }
  610. #endif
  611. static struct platform_driver tegra_i2c_driver = {
  612. .probe = tegra_i2c_probe,
  613. .remove = tegra_i2c_remove,
  614. #ifdef CONFIG_PM
  615. .suspend = tegra_i2c_suspend,
  616. .resume = tegra_i2c_resume,
  617. #endif
  618. .driver = {
  619. .name = "tegra-i2c",
  620. .owner = THIS_MODULE,
  621. },
  622. };
  623. static int __init tegra_i2c_init_driver(void)
  624. {
  625. return platform_driver_register(&tegra_i2c_driver);
  626. }
  627. static void __exit tegra_i2c_exit_driver(void)
  628. {
  629. platform_driver_unregister(&tegra_i2c_driver);
  630. }
  631. subsys_initcall(tegra_i2c_init_driver);
  632. module_exit(tegra_i2c_exit_driver);
  633. MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
  634. MODULE_AUTHOR("Colin Cross");
  635. MODULE_LICENSE("GPL v2");