w83627ehf.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481
  1. /*
  2. w83627ehf - Driver for the hardware monitoring functionality of
  3. the Winbond W83627EHF Super-I/O chip
  4. Copyright (C) 2005 Jean Delvare <khali@linux-fr.org>
  5. Copyright (C) 2006 Yuan Mu (Winbond),
  6. Rudolf Marek <r.marek@assembler.cz>
  7. David Hubbard <david.c.hubbard@gmail.com>
  8. Daniel J Blueman <daniel.blueman@gmail.com>
  9. Copyright (C) 2010 Sheng-Yuan Huang (Nuvoton) (PS00)
  10. Shamelessly ripped from the w83627hf driver
  11. Copyright (C) 2003 Mark Studebaker
  12. Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
  13. in testing and debugging this driver.
  14. This driver also supports the W83627EHG, which is the lead-free
  15. version of the W83627EHF.
  16. This program is free software; you can redistribute it and/or modify
  17. it under the terms of the GNU General Public License as published by
  18. the Free Software Foundation; either version 2 of the License, or
  19. (at your option) any later version.
  20. This program is distributed in the hope that it will be useful,
  21. but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. GNU General Public License for more details.
  24. You should have received a copy of the GNU General Public License
  25. along with this program; if not, write to the Free Software
  26. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  27. Supports the following chips:
  28. Chip #vin #fan #pwm #temp chip IDs man ID
  29. w83627ehf 10 5 4 3 0x8850 0x88 0x5ca3
  30. 0x8860 0xa1
  31. w83627dhg 9 5 4 3 0xa020 0xc1 0x5ca3
  32. w83627dhg-p 9 5 4 3 0xb070 0xc1 0x5ca3
  33. w83667hg 9 5 3 3 0xa510 0xc1 0x5ca3
  34. w83667hg-b 9 5 3 4 0xb350 0xc1 0x5ca3
  35. nct6775f 9 4 3 9 0xb470 0xc1 0x5ca3
  36. nct6776f 9 5 3 9 0xC330 0xc1 0x5ca3
  37. */
  38. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  39. #include <linux/module.h>
  40. #include <linux/init.h>
  41. #include <linux/slab.h>
  42. #include <linux/jiffies.h>
  43. #include <linux/platform_device.h>
  44. #include <linux/hwmon.h>
  45. #include <linux/hwmon-sysfs.h>
  46. #include <linux/hwmon-vid.h>
  47. #include <linux/err.h>
  48. #include <linux/mutex.h>
  49. #include <linux/acpi.h>
  50. #include <linux/io.h>
  51. #include "lm75.h"
  52. enum kinds { w83627ehf, w83627dhg, w83627dhg_p, w83667hg, w83667hg_b, nct6775,
  53. nct6776 };
  54. /* used to set data->name = w83627ehf_device_names[data->sio_kind] */
  55. static const char * const w83627ehf_device_names[] = {
  56. "w83627ehf",
  57. "w83627dhg",
  58. "w83627dhg",
  59. "w83667hg",
  60. "w83667hg",
  61. "nct6775",
  62. "nct6776",
  63. };
  64. static unsigned short force_id;
  65. module_param(force_id, ushort, 0);
  66. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  67. static unsigned short fan_debounce;
  68. module_param(fan_debounce, ushort, 0);
  69. MODULE_PARM_DESC(fan_debounce, "Enable debouncing for fan RPM signal");
  70. #define DRVNAME "w83627ehf"
  71. /*
  72. * Super-I/O constants and functions
  73. */
  74. #define W83627EHF_LD_HWM 0x0b
  75. #define W83667HG_LD_VID 0x0d
  76. #define SIO_REG_LDSEL 0x07 /* Logical device select */
  77. #define SIO_REG_DEVID 0x20 /* Device ID (2 bytes) */
  78. #define SIO_REG_EN_VRM10 0x2C /* GPIO3, GPIO4 selection */
  79. #define SIO_REG_ENABLE 0x30 /* Logical device enable */
  80. #define SIO_REG_ADDR 0x60 /* Logical device address (2 bytes) */
  81. #define SIO_REG_VID_CTRL 0xF0 /* VID control */
  82. #define SIO_REG_VID_DATA 0xF1 /* VID data */
  83. #define SIO_W83627EHF_ID 0x8850
  84. #define SIO_W83627EHG_ID 0x8860
  85. #define SIO_W83627DHG_ID 0xa020
  86. #define SIO_W83627DHG_P_ID 0xb070
  87. #define SIO_W83667HG_ID 0xa510
  88. #define SIO_W83667HG_B_ID 0xb350
  89. #define SIO_NCT6775_ID 0xb470
  90. #define SIO_NCT6776_ID 0xc330
  91. #define SIO_ID_MASK 0xFFF0
  92. static inline void
  93. superio_outb(int ioreg, int reg, int val)
  94. {
  95. outb(reg, ioreg);
  96. outb(val, ioreg + 1);
  97. }
  98. static inline int
  99. superio_inb(int ioreg, int reg)
  100. {
  101. outb(reg, ioreg);
  102. return inb(ioreg + 1);
  103. }
  104. static inline void
  105. superio_select(int ioreg, int ld)
  106. {
  107. outb(SIO_REG_LDSEL, ioreg);
  108. outb(ld, ioreg + 1);
  109. }
  110. static inline void
  111. superio_enter(int ioreg)
  112. {
  113. outb(0x87, ioreg);
  114. outb(0x87, ioreg);
  115. }
  116. static inline void
  117. superio_exit(int ioreg)
  118. {
  119. outb(0xaa, ioreg);
  120. outb(0x02, ioreg);
  121. outb(0x02, ioreg + 1);
  122. }
  123. /*
  124. * ISA constants
  125. */
  126. #define IOREGION_ALIGNMENT (~7)
  127. #define IOREGION_OFFSET 5
  128. #define IOREGION_LENGTH 2
  129. #define ADDR_REG_OFFSET 0
  130. #define DATA_REG_OFFSET 1
  131. #define W83627EHF_REG_BANK 0x4E
  132. #define W83627EHF_REG_CONFIG 0x40
  133. /* Not currently used:
  134. * REG_MAN_ID has the value 0x5ca3 for all supported chips.
  135. * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
  136. * REG_MAN_ID is at port 0x4f
  137. * REG_CHIP_ID is at port 0x58 */
  138. static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
  139. static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };
  140. /* The W83627EHF registers for nr=7,8,9 are in bank 5 */
  141. #define W83627EHF_REG_IN_MAX(nr) ((nr < 7) ? (0x2b + (nr) * 2) : \
  142. (0x554 + (((nr) - 7) * 2)))
  143. #define W83627EHF_REG_IN_MIN(nr) ((nr < 7) ? (0x2c + (nr) * 2) : \
  144. (0x555 + (((nr) - 7) * 2)))
  145. #define W83627EHF_REG_IN(nr) ((nr < 7) ? (0x20 + (nr)) : \
  146. (0x550 + (nr) - 7))
  147. static const u16 W83627EHF_REG_TEMP[] = { 0x27, 0x150, 0x250, 0x7e };
  148. static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x3a, 0x153, 0x253, 0 };
  149. static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x39, 0x155, 0x255, 0 };
  150. static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0, 0x152, 0x252, 0 };
  151. /* Fan clock dividers are spread over the following five registers */
  152. #define W83627EHF_REG_FANDIV1 0x47
  153. #define W83627EHF_REG_FANDIV2 0x4B
  154. #define W83627EHF_REG_VBAT 0x5D
  155. #define W83627EHF_REG_DIODE 0x59
  156. #define W83627EHF_REG_SMI_OVT 0x4C
  157. /* NCT6775F has its own fan divider registers */
  158. #define NCT6775_REG_FANDIV1 0x506
  159. #define NCT6775_REG_FANDIV2 0x507
  160. #define NCT6775_REG_FAN_DEBOUNCE 0xf0
  161. #define W83627EHF_REG_ALARM1 0x459
  162. #define W83627EHF_REG_ALARM2 0x45A
  163. #define W83627EHF_REG_ALARM3 0x45B
  164. /* SmartFan registers */
  165. #define W83627EHF_REG_FAN_STEPUP_TIME 0x0f
  166. #define W83627EHF_REG_FAN_STEPDOWN_TIME 0x0e
  167. /* DC or PWM output fan configuration */
  168. static const u8 W83627EHF_REG_PWM_ENABLE[] = {
  169. 0x04, /* SYS FAN0 output mode and PWM mode */
  170. 0x04, /* CPU FAN0 output mode and PWM mode */
  171. 0x12, /* AUX FAN mode */
  172. 0x62, /* CPU FAN1 mode */
  173. };
  174. static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
  175. static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };
  176. /* FAN Duty Cycle, be used to control */
  177. static const u16 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
  178. static const u16 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
  179. static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };
  180. /* Advanced Fan control, some values are common for all fans */
  181. static const u16 W83627EHF_REG_FAN_START_OUTPUT[] = { 0x0a, 0x0b, 0x16, 0x65 };
  182. static const u16 W83627EHF_REG_FAN_STOP_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
  183. static const u16 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0c, 0x0d, 0x17, 0x66 };
  184. static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_COMMON[]
  185. = { 0xff, 0x67, 0xff, 0x69 };
  186. static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_COMMON[]
  187. = { 0xff, 0x68, 0xff, 0x6a };
  188. static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B[] = { 0x67, 0x69, 0x6b };
  189. static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B[]
  190. = { 0x68, 0x6a, 0x6c };
  191. static const u16 NCT6775_REG_TARGET[] = { 0x101, 0x201, 0x301 };
  192. static const u16 NCT6775_REG_FAN_MODE[] = { 0x102, 0x202, 0x302 };
  193. static const u16 NCT6775_REG_FAN_STOP_OUTPUT[] = { 0x105, 0x205, 0x305 };
  194. static const u16 NCT6775_REG_FAN_START_OUTPUT[] = { 0x106, 0x206, 0x306 };
  195. static const u16 NCT6775_REG_FAN_STOP_TIME[] = { 0x107, 0x207, 0x307 };
  196. static const u16 NCT6775_REG_PWM[] = { 0x109, 0x209, 0x309 };
  197. static const u16 NCT6775_REG_FAN_MAX_OUTPUT[] = { 0x10a, 0x20a, 0x30a };
  198. static const u16 NCT6775_REG_FAN_STEP_OUTPUT[] = { 0x10b, 0x20b, 0x30b };
  199. static const u16 NCT6775_REG_FAN[] = { 0x630, 0x632, 0x634, 0x636, 0x638 };
  200. static const u16 NCT6776_REG_FAN_MIN[] = { 0x63a, 0x63c, 0x63e, 0x640, 0x642};
  201. static const u16 NCT6775_REG_TEMP[]
  202. = { 0x27, 0x150, 0x250, 0x73, 0x75, 0x77, 0x62b, 0x62c, 0x62d };
  203. static const u16 NCT6775_REG_TEMP_CONFIG[]
  204. = { 0, 0x152, 0x252, 0, 0, 0, 0x628, 0x629, 0x62A };
  205. static const u16 NCT6775_REG_TEMP_HYST[]
  206. = { 0x3a, 0x153, 0x253, 0, 0, 0, 0x673, 0x678, 0x67D };
  207. static const u16 NCT6775_REG_TEMP_OVER[]
  208. = { 0x39, 0x155, 0x255, 0, 0, 0, 0x672, 0x677, 0x67C };
  209. static const u16 NCT6775_REG_TEMP_SOURCE[]
  210. = { 0x621, 0x622, 0x623, 0x100, 0x200, 0x300, 0x624, 0x625, 0x626 };
  211. static const char *const w83667hg_b_temp_label[] = {
  212. "SYSTIN",
  213. "CPUTIN",
  214. "AUXTIN",
  215. "AMDTSI",
  216. "PECI Agent 1",
  217. "PECI Agent 2",
  218. "PECI Agent 3",
  219. "PECI Agent 4"
  220. };
  221. static const char *const nct6775_temp_label[] = {
  222. "",
  223. "SYSTIN",
  224. "CPUTIN",
  225. "AUXTIN",
  226. "AMD SB-TSI",
  227. "PECI Agent 0",
  228. "PECI Agent 1",
  229. "PECI Agent 2",
  230. "PECI Agent 3",
  231. "PECI Agent 4",
  232. "PECI Agent 5",
  233. "PECI Agent 6",
  234. "PECI Agent 7",
  235. "PCH_CHIP_CPU_MAX_TEMP",
  236. "PCH_CHIP_TEMP",
  237. "PCH_CPU_TEMP",
  238. "PCH_MCH_TEMP",
  239. "PCH_DIM0_TEMP",
  240. "PCH_DIM1_TEMP",
  241. "PCH_DIM2_TEMP",
  242. "PCH_DIM3_TEMP"
  243. };
  244. static const char *const nct6776_temp_label[] = {
  245. "",
  246. "SYSTIN",
  247. "CPUTIN",
  248. "AUXTIN",
  249. "SMBUSMASTER 0",
  250. "SMBUSMASTER 1",
  251. "SMBUSMASTER 2",
  252. "SMBUSMASTER 3",
  253. "SMBUSMASTER 4",
  254. "SMBUSMASTER 5",
  255. "SMBUSMASTER 6",
  256. "SMBUSMASTER 7",
  257. "PECI Agent 0",
  258. "PECI Agent 1",
  259. "PCH_CHIP_CPU_MAX_TEMP",
  260. "PCH_CHIP_TEMP",
  261. "PCH_CPU_TEMP",
  262. "PCH_MCH_TEMP",
  263. "PCH_DIM0_TEMP",
  264. "PCH_DIM1_TEMP",
  265. "PCH_DIM2_TEMP",
  266. "PCH_DIM3_TEMP",
  267. "BYTE_TEMP"
  268. };
  269. #define NUM_REG_TEMP ARRAY_SIZE(NCT6775_REG_TEMP)
  270. static inline int is_word_sized(u16 reg)
  271. {
  272. return ((((reg & 0xff00) == 0x100
  273. || (reg & 0xff00) == 0x200)
  274. && ((reg & 0x00ff) == 0x50
  275. || (reg & 0x00ff) == 0x53
  276. || (reg & 0x00ff) == 0x55))
  277. || (reg & 0xfff0) == 0x630
  278. || reg == 0x640 || reg == 0x642
  279. || ((reg & 0xfff0) == 0x650
  280. && (reg & 0x000f) >= 0x06)
  281. || reg == 0x73 || reg == 0x75 || reg == 0x77
  282. );
  283. }
  284. /*
  285. * Conversions
  286. */
  287. /* 1 is PWM mode, output in ms */
  288. static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
  289. {
  290. return mode ? 100 * reg : 400 * reg;
  291. }
  292. static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
  293. {
  294. return SENSORS_LIMIT((mode ? (msec + 50) / 100 :
  295. (msec + 200) / 400), 1, 255);
  296. }
  297. static unsigned int fan_from_reg8(u16 reg, unsigned int divreg)
  298. {
  299. if (reg == 0 || reg == 255)
  300. return 0;
  301. return 1350000U / (reg << divreg);
  302. }
  303. static unsigned int fan_from_reg13(u16 reg, unsigned int divreg)
  304. {
  305. if ((reg & 0xff1f) == 0xff1f)
  306. return 0;
  307. reg = (reg & 0x1f) | ((reg & 0xff00) >> 3);
  308. if (reg == 0)
  309. return 0;
  310. return 1350000U / reg;
  311. }
  312. static unsigned int fan_from_reg16(u16 reg, unsigned int divreg)
  313. {
  314. if (reg == 0 || reg == 0xffff)
  315. return 0;
  316. /*
  317. * Even though the registers are 16 bit wide, the fan divisor
  318. * still applies.
  319. */
  320. return 1350000U / (reg << divreg);
  321. }
  322. static inline unsigned int
  323. div_from_reg(u8 reg)
  324. {
  325. return 1 << reg;
  326. }
  327. static inline int
  328. temp_from_reg(u16 reg, s16 regval)
  329. {
  330. if (is_word_sized(reg))
  331. return LM75_TEMP_FROM_REG(regval);
  332. return regval * 1000;
  333. }
  334. static inline u16
  335. temp_to_reg(u16 reg, long temp)
  336. {
  337. if (is_word_sized(reg))
  338. return LM75_TEMP_TO_REG(temp);
  339. return DIV_ROUND_CLOSEST(SENSORS_LIMIT(temp, -127000, 128000), 1000);
  340. }
  341. /* Some of analog inputs have internal scaling (2x), 8mV is ADC LSB */
  342. static u8 scale_in[10] = { 8, 8, 16, 16, 8, 8, 8, 16, 16, 8 };
  343. static inline long in_from_reg(u8 reg, u8 nr)
  344. {
  345. return reg * scale_in[nr];
  346. }
  347. static inline u8 in_to_reg(u32 val, u8 nr)
  348. {
  349. return SENSORS_LIMIT(((val + (scale_in[nr] / 2)) / scale_in[nr]), 0,
  350. 255);
  351. }
  352. /*
  353. * Data structures and manipulation thereof
  354. */
  355. struct w83627ehf_data {
  356. int addr; /* IO base of hw monitor block */
  357. const char *name;
  358. struct device *hwmon_dev;
  359. struct mutex lock;
  360. u16 reg_temp[NUM_REG_TEMP];
  361. u16 reg_temp_over[NUM_REG_TEMP];
  362. u16 reg_temp_hyst[NUM_REG_TEMP];
  363. u16 reg_temp_config[NUM_REG_TEMP];
  364. u8 temp_src[NUM_REG_TEMP];
  365. const char * const *temp_label;
  366. const u16 *REG_PWM;
  367. const u16 *REG_TARGET;
  368. const u16 *REG_FAN;
  369. const u16 *REG_FAN_MIN;
  370. const u16 *REG_FAN_START_OUTPUT;
  371. const u16 *REG_FAN_STOP_OUTPUT;
  372. const u16 *REG_FAN_STOP_TIME;
  373. const u16 *REG_FAN_MAX_OUTPUT;
  374. const u16 *REG_FAN_STEP_OUTPUT;
  375. unsigned int (*fan_from_reg)(u16 reg, unsigned int divreg);
  376. unsigned int (*fan_from_reg_min)(u16 reg, unsigned int divreg);
  377. struct mutex update_lock;
  378. char valid; /* !=0 if following fields are valid */
  379. unsigned long last_updated; /* In jiffies */
  380. /* Register values */
  381. u8 bank; /* current register bank */
  382. u8 in_num; /* number of in inputs we have */
  383. u8 in[10]; /* Register value */
  384. u8 in_max[10]; /* Register value */
  385. u8 in_min[10]; /* Register value */
  386. unsigned int rpm[5];
  387. u16 fan_min[5];
  388. u8 fan_div[5];
  389. u8 has_fan; /* some fan inputs can be disabled */
  390. u8 has_fan_min; /* some fans don't have min register */
  391. bool has_fan_div;
  392. u8 temp_type[3];
  393. s16 temp[9];
  394. s16 temp_max[9];
  395. s16 temp_max_hyst[9];
  396. u32 alarms;
  397. u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
  398. u8 pwm_enable[4]; /* 1->manual
  399. 2->thermal cruise mode (also called SmartFan I)
  400. 3->fan speed cruise mode
  401. 4->variable thermal cruise (also called
  402. SmartFan III)
  403. 5->enhanced variable thermal cruise (also called
  404. SmartFan IV) */
  405. u8 pwm_enable_orig[4]; /* original value of pwm_enable */
  406. u8 pwm_num; /* number of pwm */
  407. u8 pwm[4];
  408. u8 target_temp[4];
  409. u8 tolerance[4];
  410. u8 fan_start_output[4]; /* minimum fan speed when spinning up */
  411. u8 fan_stop_output[4]; /* minimum fan speed when spinning down */
  412. u8 fan_stop_time[4]; /* time at minimum before disabling fan */
  413. u8 fan_max_output[4]; /* maximum fan speed */
  414. u8 fan_step_output[4]; /* rate of change output value */
  415. u8 vid;
  416. u8 vrm;
  417. u16 have_temp;
  418. u8 in6_skip;
  419. };
  420. struct w83627ehf_sio_data {
  421. int sioreg;
  422. enum kinds kind;
  423. };
  424. /*
  425. * On older chips, only registers 0x50-0x5f are banked.
  426. * On more recent chips, all registers are banked.
  427. * Assume that is the case and set the bank number for each access.
  428. * Cache the bank number so it only needs to be set if it changes.
  429. */
  430. static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
  431. {
  432. u8 bank = reg >> 8;
  433. if (data->bank != bank) {
  434. outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
  435. outb_p(bank, data->addr + DATA_REG_OFFSET);
  436. data->bank = bank;
  437. }
  438. }
  439. static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
  440. {
  441. int res, word_sized = is_word_sized(reg);
  442. mutex_lock(&data->lock);
  443. w83627ehf_set_bank(data, reg);
  444. outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
  445. res = inb_p(data->addr + DATA_REG_OFFSET);
  446. if (word_sized) {
  447. outb_p((reg & 0xff) + 1,
  448. data->addr + ADDR_REG_OFFSET);
  449. res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
  450. }
  451. mutex_unlock(&data->lock);
  452. return res;
  453. }
  454. static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg,
  455. u16 value)
  456. {
  457. int word_sized = is_word_sized(reg);
  458. mutex_lock(&data->lock);
  459. w83627ehf_set_bank(data, reg);
  460. outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
  461. if (word_sized) {
  462. outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
  463. outb_p((reg & 0xff) + 1,
  464. data->addr + ADDR_REG_OFFSET);
  465. }
  466. outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
  467. mutex_unlock(&data->lock);
  468. return 0;
  469. }
  470. /* This function assumes that the caller holds data->update_lock */
  471. static void nct6775_write_fan_div(struct w83627ehf_data *data, int nr)
  472. {
  473. u8 reg;
  474. switch (nr) {
  475. case 0:
  476. reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x70)
  477. | (data->fan_div[0] & 0x7);
  478. w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
  479. break;
  480. case 1:
  481. reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x7)
  482. | ((data->fan_div[1] << 4) & 0x70);
  483. w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
  484. case 2:
  485. reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x70)
  486. | (data->fan_div[2] & 0x7);
  487. w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
  488. break;
  489. case 3:
  490. reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x7)
  491. | ((data->fan_div[3] << 4) & 0x70);
  492. w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
  493. break;
  494. }
  495. }
  496. /* This function assumes that the caller holds data->update_lock */
  497. static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
  498. {
  499. u8 reg;
  500. switch (nr) {
  501. case 0:
  502. reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
  503. | ((data->fan_div[0] & 0x03) << 4);
  504. /* fan5 input control bit is write only, compute the value */
  505. reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
  506. w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
  507. reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
  508. | ((data->fan_div[0] & 0x04) << 3);
  509. w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
  510. break;
  511. case 1:
  512. reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
  513. | ((data->fan_div[1] & 0x03) << 6);
  514. /* fan5 input control bit is write only, compute the value */
  515. reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
  516. w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
  517. reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
  518. | ((data->fan_div[1] & 0x04) << 4);
  519. w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
  520. break;
  521. case 2:
  522. reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
  523. | ((data->fan_div[2] & 0x03) << 6);
  524. w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
  525. reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
  526. | ((data->fan_div[2] & 0x04) << 5);
  527. w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
  528. break;
  529. case 3:
  530. reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
  531. | (data->fan_div[3] & 0x03);
  532. w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
  533. reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
  534. | ((data->fan_div[3] & 0x04) << 5);
  535. w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
  536. break;
  537. case 4:
  538. reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
  539. | ((data->fan_div[4] & 0x03) << 2)
  540. | ((data->fan_div[4] & 0x04) << 5);
  541. w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
  542. break;
  543. }
  544. }
  545. static void w83627ehf_write_fan_div_common(struct device *dev,
  546. struct w83627ehf_data *data, int nr)
  547. {
  548. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  549. if (sio_data->kind == nct6776)
  550. ; /* no dividers, do nothing */
  551. else if (sio_data->kind == nct6775)
  552. nct6775_write_fan_div(data, nr);
  553. else
  554. w83627ehf_write_fan_div(data, nr);
  555. }
  556. static void nct6775_update_fan_div(struct w83627ehf_data *data)
  557. {
  558. u8 i;
  559. i = w83627ehf_read_value(data, NCT6775_REG_FANDIV1);
  560. data->fan_div[0] = i & 0x7;
  561. data->fan_div[1] = (i & 0x70) >> 4;
  562. i = w83627ehf_read_value(data, NCT6775_REG_FANDIV2);
  563. data->fan_div[2] = i & 0x7;
  564. if (data->has_fan & (1<<3))
  565. data->fan_div[3] = (i & 0x70) >> 4;
  566. }
  567. static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
  568. {
  569. int i;
  570. i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
  571. data->fan_div[0] = (i >> 4) & 0x03;
  572. data->fan_div[1] = (i >> 6) & 0x03;
  573. i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
  574. data->fan_div[2] = (i >> 6) & 0x03;
  575. i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
  576. data->fan_div[0] |= (i >> 3) & 0x04;
  577. data->fan_div[1] |= (i >> 4) & 0x04;
  578. data->fan_div[2] |= (i >> 5) & 0x04;
  579. if (data->has_fan & ((1 << 3) | (1 << 4))) {
  580. i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
  581. data->fan_div[3] = i & 0x03;
  582. data->fan_div[4] = ((i >> 2) & 0x03)
  583. | ((i >> 5) & 0x04);
  584. }
  585. if (data->has_fan & (1 << 3)) {
  586. i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
  587. data->fan_div[3] |= (i >> 5) & 0x04;
  588. }
  589. }
  590. static void w83627ehf_update_fan_div_common(struct device *dev,
  591. struct w83627ehf_data *data)
  592. {
  593. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  594. if (sio_data->kind == nct6776)
  595. ; /* no dividers, do nothing */
  596. else if (sio_data->kind == nct6775)
  597. nct6775_update_fan_div(data);
  598. else
  599. w83627ehf_update_fan_div(data);
  600. }
  601. static void nct6775_update_pwm(struct w83627ehf_data *data)
  602. {
  603. int i;
  604. int pwmcfg, fanmodecfg;
  605. for (i = 0; i < data->pwm_num; i++) {
  606. pwmcfg = w83627ehf_read_value(data,
  607. W83627EHF_REG_PWM_ENABLE[i]);
  608. fanmodecfg = w83627ehf_read_value(data,
  609. NCT6775_REG_FAN_MODE[i]);
  610. data->pwm_mode[i] =
  611. ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
  612. data->pwm_enable[i] = ((fanmodecfg >> 4) & 7) + 1;
  613. data->tolerance[i] = fanmodecfg & 0x0f;
  614. data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);
  615. }
  616. }
  617. static void w83627ehf_update_pwm(struct w83627ehf_data *data)
  618. {
  619. int i;
  620. int pwmcfg = 0, tolerance = 0; /* shut up the compiler */
  621. for (i = 0; i < data->pwm_num; i++) {
  622. if (!(data->has_fan & (1 << i)))
  623. continue;
  624. /* pwmcfg, tolerance mapped for i=0, i=1 to same reg */
  625. if (i != 1) {
  626. pwmcfg = w83627ehf_read_value(data,
  627. W83627EHF_REG_PWM_ENABLE[i]);
  628. tolerance = w83627ehf_read_value(data,
  629. W83627EHF_REG_TOLERANCE[i]);
  630. }
  631. data->pwm_mode[i] =
  632. ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
  633. data->pwm_enable[i] = ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
  634. & 3) + 1;
  635. data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);
  636. data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0)) & 0x0f;
  637. }
  638. }
  639. static void w83627ehf_update_pwm_common(struct device *dev,
  640. struct w83627ehf_data *data)
  641. {
  642. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  643. if (sio_data->kind == nct6775 || sio_data->kind == nct6776)
  644. nct6775_update_pwm(data);
  645. else
  646. w83627ehf_update_pwm(data);
  647. }
  648. static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
  649. {
  650. struct w83627ehf_data *data = dev_get_drvdata(dev);
  651. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  652. int i;
  653. mutex_lock(&data->update_lock);
  654. if (time_after(jiffies, data->last_updated + HZ + HZ/2)
  655. || !data->valid) {
  656. /* Fan clock dividers */
  657. w83627ehf_update_fan_div_common(dev, data);
  658. /* Measured voltages and limits */
  659. for (i = 0; i < data->in_num; i++) {
  660. data->in[i] = w83627ehf_read_value(data,
  661. W83627EHF_REG_IN(i));
  662. data->in_min[i] = w83627ehf_read_value(data,
  663. W83627EHF_REG_IN_MIN(i));
  664. data->in_max[i] = w83627ehf_read_value(data,
  665. W83627EHF_REG_IN_MAX(i));
  666. }
  667. /* Measured fan speeds and limits */
  668. for (i = 0; i < 5; i++) {
  669. u16 reg;
  670. if (!(data->has_fan & (1 << i)))
  671. continue;
  672. reg = w83627ehf_read_value(data, data->REG_FAN[i]);
  673. data->rpm[i] = data->fan_from_reg(reg,
  674. data->fan_div[i]);
  675. if (data->has_fan_min & (1 << i))
  676. data->fan_min[i] = w83627ehf_read_value(data,
  677. data->REG_FAN_MIN[i]);
  678. /* If we failed to measure the fan speed and clock
  679. divider can be increased, let's try that for next
  680. time */
  681. if (data->has_fan_div
  682. && (reg >= 0xff || (sio_data->kind == nct6775
  683. && reg == 0x00))
  684. && data->fan_div[i] < 0x07) {
  685. dev_dbg(dev, "Increasing fan%d "
  686. "clock divider from %u to %u\n",
  687. i + 1, div_from_reg(data->fan_div[i]),
  688. div_from_reg(data->fan_div[i] + 1));
  689. data->fan_div[i]++;
  690. w83627ehf_write_fan_div_common(dev, data, i);
  691. /* Preserve min limit if possible */
  692. if ((data->has_fan_min & (1 << i))
  693. && data->fan_min[i] >= 2
  694. && data->fan_min[i] != 255)
  695. w83627ehf_write_value(data,
  696. data->REG_FAN_MIN[i],
  697. (data->fan_min[i] /= 2));
  698. }
  699. }
  700. w83627ehf_update_pwm_common(dev, data);
  701. for (i = 0; i < data->pwm_num; i++) {
  702. if (!(data->has_fan & (1 << i)))
  703. continue;
  704. data->fan_start_output[i] =
  705. w83627ehf_read_value(data,
  706. data->REG_FAN_START_OUTPUT[i]);
  707. data->fan_stop_output[i] =
  708. w83627ehf_read_value(data,
  709. data->REG_FAN_STOP_OUTPUT[i]);
  710. data->fan_stop_time[i] =
  711. w83627ehf_read_value(data,
  712. data->REG_FAN_STOP_TIME[i]);
  713. if (data->REG_FAN_MAX_OUTPUT &&
  714. data->REG_FAN_MAX_OUTPUT[i] != 0xff)
  715. data->fan_max_output[i] =
  716. w83627ehf_read_value(data,
  717. data->REG_FAN_MAX_OUTPUT[i]);
  718. if (data->REG_FAN_STEP_OUTPUT &&
  719. data->REG_FAN_STEP_OUTPUT[i] != 0xff)
  720. data->fan_step_output[i] =
  721. w83627ehf_read_value(data,
  722. data->REG_FAN_STEP_OUTPUT[i]);
  723. data->target_temp[i] =
  724. w83627ehf_read_value(data,
  725. data->REG_TARGET[i]) &
  726. (data->pwm_mode[i] == 1 ? 0x7f : 0xff);
  727. }
  728. /* Measured temperatures and limits */
  729. for (i = 0; i < NUM_REG_TEMP; i++) {
  730. if (!(data->have_temp & (1 << i)))
  731. continue;
  732. data->temp[i] = w83627ehf_read_value(data,
  733. data->reg_temp[i]);
  734. if (data->reg_temp_over[i])
  735. data->temp_max[i]
  736. = w83627ehf_read_value(data,
  737. data->reg_temp_over[i]);
  738. if (data->reg_temp_hyst[i])
  739. data->temp_max_hyst[i]
  740. = w83627ehf_read_value(data,
  741. data->reg_temp_hyst[i]);
  742. }
  743. data->alarms = w83627ehf_read_value(data,
  744. W83627EHF_REG_ALARM1) |
  745. (w83627ehf_read_value(data,
  746. W83627EHF_REG_ALARM2) << 8) |
  747. (w83627ehf_read_value(data,
  748. W83627EHF_REG_ALARM3) << 16);
  749. data->last_updated = jiffies;
  750. data->valid = 1;
  751. }
  752. mutex_unlock(&data->update_lock);
  753. return data;
  754. }
  755. /*
  756. * Sysfs callback functions
  757. */
  758. #define show_in_reg(reg) \
  759. static ssize_t \
  760. show_##reg(struct device *dev, struct device_attribute *attr, \
  761. char *buf) \
  762. { \
  763. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  764. struct sensor_device_attribute *sensor_attr = \
  765. to_sensor_dev_attr(attr); \
  766. int nr = sensor_attr->index; \
  767. return sprintf(buf, "%ld\n", in_from_reg(data->reg[nr], nr)); \
  768. }
  769. show_in_reg(in)
  770. show_in_reg(in_min)
  771. show_in_reg(in_max)
  772. #define store_in_reg(REG, reg) \
  773. static ssize_t \
  774. store_in_##reg(struct device *dev, struct device_attribute *attr, \
  775. const char *buf, size_t count) \
  776. { \
  777. struct w83627ehf_data *data = dev_get_drvdata(dev); \
  778. struct sensor_device_attribute *sensor_attr = \
  779. to_sensor_dev_attr(attr); \
  780. int nr = sensor_attr->index; \
  781. unsigned long val; \
  782. int err; \
  783. err = strict_strtoul(buf, 10, &val); \
  784. if (err < 0) \
  785. return err; \
  786. mutex_lock(&data->update_lock); \
  787. data->in_##reg[nr] = in_to_reg(val, nr); \
  788. w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(nr), \
  789. data->in_##reg[nr]); \
  790. mutex_unlock(&data->update_lock); \
  791. return count; \
  792. }
  793. store_in_reg(MIN, min)
  794. store_in_reg(MAX, max)
  795. static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
  796. char *buf)
  797. {
  798. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  799. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  800. int nr = sensor_attr->index;
  801. return sprintf(buf, "%u\n", (data->alarms >> nr) & 0x01);
  802. }
  803. static struct sensor_device_attribute sda_in_input[] = {
  804. SENSOR_ATTR(in0_input, S_IRUGO, show_in, NULL, 0),
  805. SENSOR_ATTR(in1_input, S_IRUGO, show_in, NULL, 1),
  806. SENSOR_ATTR(in2_input, S_IRUGO, show_in, NULL, 2),
  807. SENSOR_ATTR(in3_input, S_IRUGO, show_in, NULL, 3),
  808. SENSOR_ATTR(in4_input, S_IRUGO, show_in, NULL, 4),
  809. SENSOR_ATTR(in5_input, S_IRUGO, show_in, NULL, 5),
  810. SENSOR_ATTR(in6_input, S_IRUGO, show_in, NULL, 6),
  811. SENSOR_ATTR(in7_input, S_IRUGO, show_in, NULL, 7),
  812. SENSOR_ATTR(in8_input, S_IRUGO, show_in, NULL, 8),
  813. SENSOR_ATTR(in9_input, S_IRUGO, show_in, NULL, 9),
  814. };
  815. static struct sensor_device_attribute sda_in_alarm[] = {
  816. SENSOR_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 0),
  817. SENSOR_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 1),
  818. SENSOR_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 2),
  819. SENSOR_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 3),
  820. SENSOR_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 8),
  821. SENSOR_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 21),
  822. SENSOR_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 20),
  823. SENSOR_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 16),
  824. SENSOR_ATTR(in8_alarm, S_IRUGO, show_alarm, NULL, 17),
  825. SENSOR_ATTR(in9_alarm, S_IRUGO, show_alarm, NULL, 19),
  826. };
  827. static struct sensor_device_attribute sda_in_min[] = {
  828. SENSOR_ATTR(in0_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 0),
  829. SENSOR_ATTR(in1_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 1),
  830. SENSOR_ATTR(in2_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 2),
  831. SENSOR_ATTR(in3_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 3),
  832. SENSOR_ATTR(in4_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 4),
  833. SENSOR_ATTR(in5_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 5),
  834. SENSOR_ATTR(in6_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 6),
  835. SENSOR_ATTR(in7_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 7),
  836. SENSOR_ATTR(in8_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 8),
  837. SENSOR_ATTR(in9_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 9),
  838. };
  839. static struct sensor_device_attribute sda_in_max[] = {
  840. SENSOR_ATTR(in0_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 0),
  841. SENSOR_ATTR(in1_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 1),
  842. SENSOR_ATTR(in2_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 2),
  843. SENSOR_ATTR(in3_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 3),
  844. SENSOR_ATTR(in4_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 4),
  845. SENSOR_ATTR(in5_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 5),
  846. SENSOR_ATTR(in6_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 6),
  847. SENSOR_ATTR(in7_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 7),
  848. SENSOR_ATTR(in8_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 8),
  849. SENSOR_ATTR(in9_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 9),
  850. };
  851. static ssize_t
  852. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  853. {
  854. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  855. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  856. int nr = sensor_attr->index;
  857. return sprintf(buf, "%d\n", data->rpm[nr]);
  858. }
  859. static ssize_t
  860. show_fan_min(struct device *dev, struct device_attribute *attr, char *buf)
  861. {
  862. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  863. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  864. int nr = sensor_attr->index;
  865. return sprintf(buf, "%d\n",
  866. data->fan_from_reg_min(data->fan_min[nr],
  867. data->fan_div[nr]));
  868. }
  869. static ssize_t
  870. show_fan_div(struct device *dev, struct device_attribute *attr,
  871. char *buf)
  872. {
  873. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  874. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  875. int nr = sensor_attr->index;
  876. return sprintf(buf, "%u\n", div_from_reg(data->fan_div[nr]));
  877. }
  878. static ssize_t
  879. store_fan_min(struct device *dev, struct device_attribute *attr,
  880. const char *buf, size_t count)
  881. {
  882. struct w83627ehf_data *data = dev_get_drvdata(dev);
  883. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  884. int nr = sensor_attr->index;
  885. unsigned long val;
  886. int err;
  887. unsigned int reg;
  888. u8 new_div;
  889. err = strict_strtoul(buf, 10, &val);
  890. if (err < 0)
  891. return err;
  892. mutex_lock(&data->update_lock);
  893. if (!data->has_fan_div) {
  894. /*
  895. * Only NCT6776F for now, so we know that this is a 13 bit
  896. * register
  897. */
  898. if (!val) {
  899. val = 0xff1f;
  900. } else {
  901. if (val > 1350000U)
  902. val = 135000U;
  903. val = 1350000U / val;
  904. val = (val & 0x1f) | ((val << 3) & 0xff00);
  905. }
  906. data->fan_min[nr] = val;
  907. goto done; /* Leave fan divider alone */
  908. }
  909. if (!val) {
  910. /* No min limit, alarm disabled */
  911. data->fan_min[nr] = 255;
  912. new_div = data->fan_div[nr]; /* No change */
  913. dev_info(dev, "fan%u low limit and alarm disabled\n", nr + 1);
  914. } else if ((reg = 1350000U / val) >= 128 * 255) {
  915. /* Speed below this value cannot possibly be represented,
  916. even with the highest divider (128) */
  917. data->fan_min[nr] = 254;
  918. new_div = 7; /* 128 == (1 << 7) */
  919. dev_warn(dev, "fan%u low limit %lu below minimum %u, set to "
  920. "minimum\n", nr + 1, val,
  921. data->fan_from_reg_min(254, 7));
  922. } else if (!reg) {
  923. /* Speed above this value cannot possibly be represented,
  924. even with the lowest divider (1) */
  925. data->fan_min[nr] = 1;
  926. new_div = 0; /* 1 == (1 << 0) */
  927. dev_warn(dev, "fan%u low limit %lu above maximum %u, set to "
  928. "maximum\n", nr + 1, val,
  929. data->fan_from_reg_min(1, 0));
  930. } else {
  931. /* Automatically pick the best divider, i.e. the one such
  932. that the min limit will correspond to a register value
  933. in the 96..192 range */
  934. new_div = 0;
  935. while (reg > 192 && new_div < 7) {
  936. reg >>= 1;
  937. new_div++;
  938. }
  939. data->fan_min[nr] = reg;
  940. }
  941. /* Write both the fan clock divider (if it changed) and the new
  942. fan min (unconditionally) */
  943. if (new_div != data->fan_div[nr]) {
  944. dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
  945. nr + 1, div_from_reg(data->fan_div[nr]),
  946. div_from_reg(new_div));
  947. data->fan_div[nr] = new_div;
  948. w83627ehf_write_fan_div_common(dev, data, nr);
  949. /* Give the chip time to sample a new speed value */
  950. data->last_updated = jiffies;
  951. }
  952. done:
  953. w83627ehf_write_value(data, data->REG_FAN_MIN[nr],
  954. data->fan_min[nr]);
  955. mutex_unlock(&data->update_lock);
  956. return count;
  957. }
  958. static struct sensor_device_attribute sda_fan_input[] = {
  959. SENSOR_ATTR(fan1_input, S_IRUGO, show_fan, NULL, 0),
  960. SENSOR_ATTR(fan2_input, S_IRUGO, show_fan, NULL, 1),
  961. SENSOR_ATTR(fan3_input, S_IRUGO, show_fan, NULL, 2),
  962. SENSOR_ATTR(fan4_input, S_IRUGO, show_fan, NULL, 3),
  963. SENSOR_ATTR(fan5_input, S_IRUGO, show_fan, NULL, 4),
  964. };
  965. static struct sensor_device_attribute sda_fan_alarm[] = {
  966. SENSOR_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 6),
  967. SENSOR_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 7),
  968. SENSOR_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 11),
  969. SENSOR_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 10),
  970. SENSOR_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 23),
  971. };
  972. static struct sensor_device_attribute sda_fan_min[] = {
  973. SENSOR_ATTR(fan1_min, S_IWUSR | S_IRUGO, show_fan_min,
  974. store_fan_min, 0),
  975. SENSOR_ATTR(fan2_min, S_IWUSR | S_IRUGO, show_fan_min,
  976. store_fan_min, 1),
  977. SENSOR_ATTR(fan3_min, S_IWUSR | S_IRUGO, show_fan_min,
  978. store_fan_min, 2),
  979. SENSOR_ATTR(fan4_min, S_IWUSR | S_IRUGO, show_fan_min,
  980. store_fan_min, 3),
  981. SENSOR_ATTR(fan5_min, S_IWUSR | S_IRUGO, show_fan_min,
  982. store_fan_min, 4),
  983. };
  984. static struct sensor_device_attribute sda_fan_div[] = {
  985. SENSOR_ATTR(fan1_div, S_IRUGO, show_fan_div, NULL, 0),
  986. SENSOR_ATTR(fan2_div, S_IRUGO, show_fan_div, NULL, 1),
  987. SENSOR_ATTR(fan3_div, S_IRUGO, show_fan_div, NULL, 2),
  988. SENSOR_ATTR(fan4_div, S_IRUGO, show_fan_div, NULL, 3),
  989. SENSOR_ATTR(fan5_div, S_IRUGO, show_fan_div, NULL, 4),
  990. };
  991. static ssize_t
  992. show_temp_label(struct device *dev, struct device_attribute *attr, char *buf)
  993. {
  994. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  995. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  996. int nr = sensor_attr->index;
  997. return sprintf(buf, "%s\n", data->temp_label[data->temp_src[nr]]);
  998. }
  999. #define show_temp_reg(addr, reg) \
  1000. static ssize_t \
  1001. show_##reg(struct device *dev, struct device_attribute *attr, \
  1002. char *buf) \
  1003. { \
  1004. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  1005. struct sensor_device_attribute *sensor_attr = \
  1006. to_sensor_dev_attr(attr); \
  1007. int nr = sensor_attr->index; \
  1008. return sprintf(buf, "%d\n", \
  1009. temp_from_reg(data->addr[nr], data->reg[nr])); \
  1010. }
  1011. show_temp_reg(reg_temp, temp);
  1012. show_temp_reg(reg_temp_over, temp_max);
  1013. show_temp_reg(reg_temp_hyst, temp_max_hyst);
  1014. #define store_temp_reg(addr, reg) \
  1015. static ssize_t \
  1016. store_##reg(struct device *dev, struct device_attribute *attr, \
  1017. const char *buf, size_t count) \
  1018. { \
  1019. struct w83627ehf_data *data = dev_get_drvdata(dev); \
  1020. struct sensor_device_attribute *sensor_attr = \
  1021. to_sensor_dev_attr(attr); \
  1022. int nr = sensor_attr->index; \
  1023. int err; \
  1024. long val; \
  1025. err = strict_strtol(buf, 10, &val); \
  1026. if (err < 0) \
  1027. return err; \
  1028. mutex_lock(&data->update_lock); \
  1029. data->reg[nr] = temp_to_reg(data->addr[nr], val); \
  1030. w83627ehf_write_value(data, data->addr[nr], \
  1031. data->reg[nr]); \
  1032. mutex_unlock(&data->update_lock); \
  1033. return count; \
  1034. }
  1035. store_temp_reg(reg_temp_over, temp_max);
  1036. store_temp_reg(reg_temp_hyst, temp_max_hyst);
  1037. static ssize_t
  1038. show_temp_type(struct device *dev, struct device_attribute *attr, char *buf)
  1039. {
  1040. struct w83627ehf_data *data = w83627ehf_update_device(dev);
  1041. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1042. int nr = sensor_attr->index;
  1043. return sprintf(buf, "%d\n", (int)data->temp_type[nr]);
  1044. }
  1045. static struct sensor_device_attribute sda_temp_input[] = {
  1046. SENSOR_ATTR(temp1_input, S_IRUGO, show_temp, NULL, 0),
  1047. SENSOR_ATTR(temp2_input, S_IRUGO, show_temp, NULL, 1),
  1048. SENSOR_ATTR(temp3_input, S_IRUGO, show_temp, NULL, 2),
  1049. SENSOR_ATTR(temp4_input, S_IRUGO, show_temp, NULL, 3),
  1050. SENSOR_ATTR(temp5_input, S_IRUGO, show_temp, NULL, 4),
  1051. SENSOR_ATTR(temp6_input, S_IRUGO, show_temp, NULL, 5),
  1052. SENSOR_ATTR(temp7_input, S_IRUGO, show_temp, NULL, 6),
  1053. SENSOR_ATTR(temp8_input, S_IRUGO, show_temp, NULL, 7),
  1054. SENSOR_ATTR(temp9_input, S_IRUGO, show_temp, NULL, 8),
  1055. };
  1056. static struct sensor_device_attribute sda_temp_label[] = {
  1057. SENSOR_ATTR(temp1_label, S_IRUGO, show_temp_label, NULL, 0),
  1058. SENSOR_ATTR(temp2_label, S_IRUGO, show_temp_label, NULL, 1),
  1059. SENSOR_ATTR(temp3_label, S_IRUGO, show_temp_label, NULL, 2),
  1060. SENSOR_ATTR(temp4_label, S_IRUGO, show_temp_label, NULL, 3),
  1061. SENSOR_ATTR(temp5_label, S_IRUGO, show_temp_label, NULL, 4),
  1062. SENSOR_ATTR(temp6_label, S_IRUGO, show_temp_label, NULL, 5),
  1063. SENSOR_ATTR(temp7_label, S_IRUGO, show_temp_label, NULL, 6),
  1064. SENSOR_ATTR(temp8_label, S_IRUGO, show_temp_label, NULL, 7),
  1065. SENSOR_ATTR(temp9_label, S_IRUGO, show_temp_label, NULL, 8),
  1066. };
  1067. static struct sensor_device_attribute sda_temp_max[] = {
  1068. SENSOR_ATTR(temp1_max, S_IRUGO | S_IWUSR, show_temp_max,
  1069. store_temp_max, 0),
  1070. SENSOR_ATTR(temp2_max, S_IRUGO | S_IWUSR, show_temp_max,
  1071. store_temp_max, 1),
  1072. SENSOR_ATTR(temp3_max, S_IRUGO | S_IWUSR, show_temp_max,
  1073. store_temp_max, 2),
  1074. SENSOR_ATTR(temp4_max, S_IRUGO | S_IWUSR, show_temp_max,
  1075. store_temp_max, 3),
  1076. SENSOR_ATTR(temp5_max, S_IRUGO | S_IWUSR, show_temp_max,
  1077. store_temp_max, 4),
  1078. SENSOR_ATTR(temp6_max, S_IRUGO | S_IWUSR, show_temp_max,
  1079. store_temp_max, 5),
  1080. SENSOR_ATTR(temp7_max, S_IRUGO | S_IWUSR, show_temp_max,
  1081. store_temp_max, 6),
  1082. SENSOR_ATTR(temp8_max, S_IRUGO | S_IWUSR, show_temp_max,
  1083. store_temp_max, 7),
  1084. SENSOR_ATTR(temp9_max, S_IRUGO | S_IWUSR, show_temp_max,
  1085. store_temp_max, 8),
  1086. };
  1087. static struct sensor_device_attribute sda_temp_max_hyst[] = {
  1088. SENSOR_ATTR(temp1_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1089. store_temp_max_hyst, 0),
  1090. SENSOR_ATTR(temp2_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1091. store_temp_max_hyst, 1),
  1092. SENSOR_ATTR(temp3_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1093. store_temp_max_hyst, 2),
  1094. SENSOR_ATTR(temp4_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1095. store_temp_max_hyst, 3),
  1096. SENSOR_ATTR(temp5_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1097. store_temp_max_hyst, 4),
  1098. SENSOR_ATTR(temp6_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1099. store_temp_max_hyst, 5),
  1100. SENSOR_ATTR(temp7_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1101. store_temp_max_hyst, 6),
  1102. SENSOR_ATTR(temp8_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1103. store_temp_max_hyst, 7),
  1104. SENSOR_ATTR(temp9_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
  1105. store_temp_max_hyst, 8),
  1106. };
  1107. static struct sensor_device_attribute sda_temp_alarm[] = {
  1108. SENSOR_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 4),
  1109. SENSOR_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 5),
  1110. SENSOR_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 13),
  1111. };
  1112. static struct sensor_device_attribute sda_temp_type[] = {
  1113. SENSOR_ATTR(temp1_type, S_IRUGO, show_temp_type, NULL, 0),
  1114. SENSOR_ATTR(temp2_type, S_IRUGO, show_temp_type, NULL, 1),
  1115. SENSOR_ATTR(temp3_type, S_IRUGO, show_temp_type, NULL, 2),
  1116. };
  1117. #define show_pwm_reg(reg) \
  1118. static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
  1119. char *buf) \
  1120. { \
  1121. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  1122. struct sensor_device_attribute *sensor_attr = \
  1123. to_sensor_dev_attr(attr); \
  1124. int nr = sensor_attr->index; \
  1125. return sprintf(buf, "%d\n", data->reg[nr]); \
  1126. }
  1127. show_pwm_reg(pwm_mode)
  1128. show_pwm_reg(pwm_enable)
  1129. show_pwm_reg(pwm)
  1130. static ssize_t
  1131. store_pwm_mode(struct device *dev, struct device_attribute *attr,
  1132. const char *buf, size_t count)
  1133. {
  1134. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1135. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1136. int nr = sensor_attr->index;
  1137. unsigned long val;
  1138. int err;
  1139. u16 reg;
  1140. err = strict_strtoul(buf, 10, &val);
  1141. if (err < 0)
  1142. return err;
  1143. if (val > 1)
  1144. return -EINVAL;
  1145. mutex_lock(&data->update_lock);
  1146. reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
  1147. data->pwm_mode[nr] = val;
  1148. reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[nr]);
  1149. if (!val)
  1150. reg |= 1 << W83627EHF_PWM_MODE_SHIFT[nr];
  1151. w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
  1152. mutex_unlock(&data->update_lock);
  1153. return count;
  1154. }
  1155. static ssize_t
  1156. store_pwm(struct device *dev, struct device_attribute *attr,
  1157. const char *buf, size_t count)
  1158. {
  1159. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1160. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1161. int nr = sensor_attr->index;
  1162. unsigned long val;
  1163. int err;
  1164. err = strict_strtoul(buf, 10, &val);
  1165. if (err < 0)
  1166. return err;
  1167. val = SENSORS_LIMIT(val, 0, 255);
  1168. mutex_lock(&data->update_lock);
  1169. data->pwm[nr] = val;
  1170. w83627ehf_write_value(data, data->REG_PWM[nr], val);
  1171. mutex_unlock(&data->update_lock);
  1172. return count;
  1173. }
  1174. static ssize_t
  1175. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  1176. const char *buf, size_t count)
  1177. {
  1178. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1179. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  1180. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1181. int nr = sensor_attr->index;
  1182. unsigned long val;
  1183. int err;
  1184. u16 reg;
  1185. err = strict_strtoul(buf, 10, &val);
  1186. if (err < 0)
  1187. return err;
  1188. if (!val || (val > 4 && val != data->pwm_enable_orig[nr]))
  1189. return -EINVAL;
  1190. /* SmartFan III mode is not supported on NCT6776F */
  1191. if (sio_data->kind == nct6776 && val == 4)
  1192. return -EINVAL;
  1193. mutex_lock(&data->update_lock);
  1194. data->pwm_enable[nr] = val;
  1195. if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
  1196. reg = w83627ehf_read_value(data,
  1197. NCT6775_REG_FAN_MODE[nr]);
  1198. reg &= 0x0f;
  1199. reg |= (val - 1) << 4;
  1200. w83627ehf_write_value(data,
  1201. NCT6775_REG_FAN_MODE[nr], reg);
  1202. } else {
  1203. reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
  1204. reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[nr]);
  1205. reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[nr];
  1206. w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
  1207. }
  1208. mutex_unlock(&data->update_lock);
  1209. return count;
  1210. }
  1211. #define show_tol_temp(reg) \
  1212. static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
  1213. char *buf) \
  1214. { \
  1215. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  1216. struct sensor_device_attribute *sensor_attr = \
  1217. to_sensor_dev_attr(attr); \
  1218. int nr = sensor_attr->index; \
  1219. return sprintf(buf, "%d\n", data->reg[nr] * 1000); \
  1220. }
  1221. show_tol_temp(tolerance)
  1222. show_tol_temp(target_temp)
  1223. static ssize_t
  1224. store_target_temp(struct device *dev, struct device_attribute *attr,
  1225. const char *buf, size_t count)
  1226. {
  1227. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1228. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1229. int nr = sensor_attr->index;
  1230. long val;
  1231. int err;
  1232. err = strict_strtol(buf, 10, &val);
  1233. if (err < 0)
  1234. return err;
  1235. val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 127);
  1236. mutex_lock(&data->update_lock);
  1237. data->target_temp[nr] = val;
  1238. w83627ehf_write_value(data, data->REG_TARGET[nr], val);
  1239. mutex_unlock(&data->update_lock);
  1240. return count;
  1241. }
  1242. static ssize_t
  1243. store_tolerance(struct device *dev, struct device_attribute *attr,
  1244. const char *buf, size_t count)
  1245. {
  1246. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1247. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  1248. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  1249. int nr = sensor_attr->index;
  1250. u16 reg;
  1251. long val;
  1252. int err;
  1253. err = strict_strtol(buf, 10, &val);
  1254. if (err < 0)
  1255. return err;
  1256. /* Limit the temp to 0C - 15C */
  1257. val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 15);
  1258. mutex_lock(&data->update_lock);
  1259. if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
  1260. /* Limit tolerance further for NCT6776F */
  1261. if (sio_data->kind == nct6776 && val > 7)
  1262. val = 7;
  1263. reg = w83627ehf_read_value(data, NCT6775_REG_FAN_MODE[nr]);
  1264. reg = (reg & 0xf0) | val;
  1265. w83627ehf_write_value(data, NCT6775_REG_FAN_MODE[nr], reg);
  1266. } else {
  1267. reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
  1268. if (nr == 1)
  1269. reg = (reg & 0x0f) | (val << 4);
  1270. else
  1271. reg = (reg & 0xf0) | val;
  1272. w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
  1273. }
  1274. data->tolerance[nr] = val;
  1275. mutex_unlock(&data->update_lock);
  1276. return count;
  1277. }
  1278. static struct sensor_device_attribute sda_pwm[] = {
  1279. SENSOR_ATTR(pwm1, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 0),
  1280. SENSOR_ATTR(pwm2, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 1),
  1281. SENSOR_ATTR(pwm3, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 2),
  1282. SENSOR_ATTR(pwm4, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 3),
  1283. };
  1284. static struct sensor_device_attribute sda_pwm_mode[] = {
  1285. SENSOR_ATTR(pwm1_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
  1286. store_pwm_mode, 0),
  1287. SENSOR_ATTR(pwm2_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
  1288. store_pwm_mode, 1),
  1289. SENSOR_ATTR(pwm3_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
  1290. store_pwm_mode, 2),
  1291. SENSOR_ATTR(pwm4_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
  1292. store_pwm_mode, 3),
  1293. };
  1294. static struct sensor_device_attribute sda_pwm_enable[] = {
  1295. SENSOR_ATTR(pwm1_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
  1296. store_pwm_enable, 0),
  1297. SENSOR_ATTR(pwm2_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
  1298. store_pwm_enable, 1),
  1299. SENSOR_ATTR(pwm3_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
  1300. store_pwm_enable, 2),
  1301. SENSOR_ATTR(pwm4_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
  1302. store_pwm_enable, 3),
  1303. };
  1304. static struct sensor_device_attribute sda_target_temp[] = {
  1305. SENSOR_ATTR(pwm1_target, S_IWUSR | S_IRUGO, show_target_temp,
  1306. store_target_temp, 0),
  1307. SENSOR_ATTR(pwm2_target, S_IWUSR | S_IRUGO, show_target_temp,
  1308. store_target_temp, 1),
  1309. SENSOR_ATTR(pwm3_target, S_IWUSR | S_IRUGO, show_target_temp,
  1310. store_target_temp, 2),
  1311. SENSOR_ATTR(pwm4_target, S_IWUSR | S_IRUGO, show_target_temp,
  1312. store_target_temp, 3),
  1313. };
  1314. static struct sensor_device_attribute sda_tolerance[] = {
  1315. SENSOR_ATTR(pwm1_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
  1316. store_tolerance, 0),
  1317. SENSOR_ATTR(pwm2_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
  1318. store_tolerance, 1),
  1319. SENSOR_ATTR(pwm3_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
  1320. store_tolerance, 2),
  1321. SENSOR_ATTR(pwm4_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
  1322. store_tolerance, 3),
  1323. };
  1324. /* Smart Fan registers */
  1325. #define fan_functions(reg, REG) \
  1326. static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
  1327. char *buf) \
  1328. { \
  1329. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  1330. struct sensor_device_attribute *sensor_attr = \
  1331. to_sensor_dev_attr(attr); \
  1332. int nr = sensor_attr->index; \
  1333. return sprintf(buf, "%d\n", data->reg[nr]); \
  1334. } \
  1335. static ssize_t \
  1336. store_##reg(struct device *dev, struct device_attribute *attr, \
  1337. const char *buf, size_t count) \
  1338. { \
  1339. struct w83627ehf_data *data = dev_get_drvdata(dev); \
  1340. struct sensor_device_attribute *sensor_attr = \
  1341. to_sensor_dev_attr(attr); \
  1342. int nr = sensor_attr->index; \
  1343. unsigned long val; \
  1344. int err; \
  1345. err = strict_strtoul(buf, 10, &val); \
  1346. if (err < 0) \
  1347. return err; \
  1348. val = SENSORS_LIMIT(val, 1, 255); \
  1349. mutex_lock(&data->update_lock); \
  1350. data->reg[nr] = val; \
  1351. w83627ehf_write_value(data, data->REG_##REG[nr], val); \
  1352. mutex_unlock(&data->update_lock); \
  1353. return count; \
  1354. }
  1355. fan_functions(fan_start_output, FAN_START_OUTPUT)
  1356. fan_functions(fan_stop_output, FAN_STOP_OUTPUT)
  1357. fan_functions(fan_max_output, FAN_MAX_OUTPUT)
  1358. fan_functions(fan_step_output, FAN_STEP_OUTPUT)
  1359. #define fan_time_functions(reg, REG) \
  1360. static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
  1361. char *buf) \
  1362. { \
  1363. struct w83627ehf_data *data = w83627ehf_update_device(dev); \
  1364. struct sensor_device_attribute *sensor_attr = \
  1365. to_sensor_dev_attr(attr); \
  1366. int nr = sensor_attr->index; \
  1367. return sprintf(buf, "%d\n", \
  1368. step_time_from_reg(data->reg[nr], \
  1369. data->pwm_mode[nr])); \
  1370. } \
  1371. \
  1372. static ssize_t \
  1373. store_##reg(struct device *dev, struct device_attribute *attr, \
  1374. const char *buf, size_t count) \
  1375. { \
  1376. struct w83627ehf_data *data = dev_get_drvdata(dev); \
  1377. struct sensor_device_attribute *sensor_attr = \
  1378. to_sensor_dev_attr(attr); \
  1379. int nr = sensor_attr->index; \
  1380. unsigned long val; \
  1381. int err; \
  1382. err = strict_strtoul(buf, 10, &val); \
  1383. if (err < 0) \
  1384. return err; \
  1385. val = step_time_to_reg(val, data->pwm_mode[nr]); \
  1386. mutex_lock(&data->update_lock); \
  1387. data->reg[nr] = val; \
  1388. w83627ehf_write_value(data, W83627EHF_REG_##REG[nr], val); \
  1389. mutex_unlock(&data->update_lock); \
  1390. return count; \
  1391. } \
  1392. fan_time_functions(fan_stop_time, FAN_STOP_TIME)
  1393. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1394. char *buf)
  1395. {
  1396. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1397. return sprintf(buf, "%s\n", data->name);
  1398. }
  1399. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
  1400. static struct sensor_device_attribute sda_sf3_arrays_fan4[] = {
  1401. SENSOR_ATTR(pwm4_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
  1402. store_fan_stop_time, 3),
  1403. SENSOR_ATTR(pwm4_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
  1404. store_fan_start_output, 3),
  1405. SENSOR_ATTR(pwm4_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
  1406. store_fan_stop_output, 3),
  1407. SENSOR_ATTR(pwm4_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
  1408. store_fan_max_output, 3),
  1409. SENSOR_ATTR(pwm4_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
  1410. store_fan_step_output, 3),
  1411. };
  1412. static struct sensor_device_attribute sda_sf3_arrays[] = {
  1413. SENSOR_ATTR(pwm1_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
  1414. store_fan_stop_time, 0),
  1415. SENSOR_ATTR(pwm2_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
  1416. store_fan_stop_time, 1),
  1417. SENSOR_ATTR(pwm3_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
  1418. store_fan_stop_time, 2),
  1419. SENSOR_ATTR(pwm1_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
  1420. store_fan_start_output, 0),
  1421. SENSOR_ATTR(pwm2_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
  1422. store_fan_start_output, 1),
  1423. SENSOR_ATTR(pwm3_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
  1424. store_fan_start_output, 2),
  1425. SENSOR_ATTR(pwm1_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
  1426. store_fan_stop_output, 0),
  1427. SENSOR_ATTR(pwm2_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
  1428. store_fan_stop_output, 1),
  1429. SENSOR_ATTR(pwm3_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
  1430. store_fan_stop_output, 2),
  1431. };
  1432. /*
  1433. * pwm1 and pwm3 don't support max and step settings on all chips.
  1434. * Need to check support while generating/removing attribute files.
  1435. */
  1436. static struct sensor_device_attribute sda_sf3_max_step_arrays[] = {
  1437. SENSOR_ATTR(pwm1_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
  1438. store_fan_max_output, 0),
  1439. SENSOR_ATTR(pwm1_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
  1440. store_fan_step_output, 0),
  1441. SENSOR_ATTR(pwm2_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
  1442. store_fan_max_output, 1),
  1443. SENSOR_ATTR(pwm2_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
  1444. store_fan_step_output, 1),
  1445. SENSOR_ATTR(pwm3_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
  1446. store_fan_max_output, 2),
  1447. SENSOR_ATTR(pwm3_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
  1448. store_fan_step_output, 2),
  1449. };
  1450. static ssize_t
  1451. show_vid(struct device *dev, struct device_attribute *attr, char *buf)
  1452. {
  1453. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1454. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1455. }
  1456. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1457. /*
  1458. * Driver and device management
  1459. */
  1460. static void w83627ehf_device_remove_files(struct device *dev)
  1461. {
  1462. /* some entries in the following arrays may not have been used in
  1463. * device_create_file(), but device_remove_file() will ignore them */
  1464. int i;
  1465. struct w83627ehf_data *data = dev_get_drvdata(dev);
  1466. for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
  1467. device_remove_file(dev, &sda_sf3_arrays[i].dev_attr);
  1468. for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
  1469. struct sensor_device_attribute *attr =
  1470. &sda_sf3_max_step_arrays[i];
  1471. if (data->REG_FAN_STEP_OUTPUT &&
  1472. data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff)
  1473. device_remove_file(dev, &attr->dev_attr);
  1474. }
  1475. for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++)
  1476. device_remove_file(dev, &sda_sf3_arrays_fan4[i].dev_attr);
  1477. for (i = 0; i < data->in_num; i++) {
  1478. if ((i == 6) && data->in6_skip)
  1479. continue;
  1480. device_remove_file(dev, &sda_in_input[i].dev_attr);
  1481. device_remove_file(dev, &sda_in_alarm[i].dev_attr);
  1482. device_remove_file(dev, &sda_in_min[i].dev_attr);
  1483. device_remove_file(dev, &sda_in_max[i].dev_attr);
  1484. }
  1485. for (i = 0; i < 5; i++) {
  1486. device_remove_file(dev, &sda_fan_input[i].dev_attr);
  1487. device_remove_file(dev, &sda_fan_alarm[i].dev_attr);
  1488. device_remove_file(dev, &sda_fan_div[i].dev_attr);
  1489. device_remove_file(dev, &sda_fan_min[i].dev_attr);
  1490. }
  1491. for (i = 0; i < data->pwm_num; i++) {
  1492. device_remove_file(dev, &sda_pwm[i].dev_attr);
  1493. device_remove_file(dev, &sda_pwm_mode[i].dev_attr);
  1494. device_remove_file(dev, &sda_pwm_enable[i].dev_attr);
  1495. device_remove_file(dev, &sda_target_temp[i].dev_attr);
  1496. device_remove_file(dev, &sda_tolerance[i].dev_attr);
  1497. }
  1498. for (i = 0; i < NUM_REG_TEMP; i++) {
  1499. if (!(data->have_temp & (1 << i)))
  1500. continue;
  1501. device_remove_file(dev, &sda_temp_input[i].dev_attr);
  1502. device_remove_file(dev, &sda_temp_label[i].dev_attr);
  1503. device_remove_file(dev, &sda_temp_max[i].dev_attr);
  1504. device_remove_file(dev, &sda_temp_max_hyst[i].dev_attr);
  1505. if (i > 2)
  1506. continue;
  1507. device_remove_file(dev, &sda_temp_alarm[i].dev_attr);
  1508. device_remove_file(dev, &sda_temp_type[i].dev_attr);
  1509. }
  1510. device_remove_file(dev, &dev_attr_name);
  1511. device_remove_file(dev, &dev_attr_cpu0_vid);
  1512. }
  1513. /* Get the monitoring functions started */
  1514. static inline void __devinit w83627ehf_init_device(struct w83627ehf_data *data)
  1515. {
  1516. int i;
  1517. u8 tmp, diode;
  1518. /* Start monitoring is needed */
  1519. tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
  1520. if (!(tmp & 0x01))
  1521. w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
  1522. tmp | 0x01);
  1523. /* Enable temperature sensors if needed */
  1524. for (i = 0; i < NUM_REG_TEMP; i++) {
  1525. if (!(data->have_temp & (1 << i)))
  1526. continue;
  1527. if (!data->reg_temp_config[i])
  1528. continue;
  1529. tmp = w83627ehf_read_value(data,
  1530. data->reg_temp_config[i]);
  1531. if (tmp & 0x01)
  1532. w83627ehf_write_value(data,
  1533. data->reg_temp_config[i],
  1534. tmp & 0xfe);
  1535. }
  1536. /* Enable VBAT monitoring if needed */
  1537. tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
  1538. if (!(tmp & 0x01))
  1539. w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
  1540. /* Get thermal sensor types */
  1541. diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
  1542. for (i = 0; i < 3; i++) {
  1543. if ((tmp & (0x02 << i)))
  1544. data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 2;
  1545. else
  1546. data->temp_type[i] = 4; /* thermistor */
  1547. }
  1548. }
  1549. static void w82627ehf_swap_tempreg(struct w83627ehf_data *data,
  1550. int r1, int r2)
  1551. {
  1552. u16 tmp;
  1553. tmp = data->temp_src[r1];
  1554. data->temp_src[r1] = data->temp_src[r2];
  1555. data->temp_src[r2] = tmp;
  1556. tmp = data->reg_temp[r1];
  1557. data->reg_temp[r1] = data->reg_temp[r2];
  1558. data->reg_temp[r2] = tmp;
  1559. tmp = data->reg_temp_over[r1];
  1560. data->reg_temp_over[r1] = data->reg_temp_over[r2];
  1561. data->reg_temp_over[r2] = tmp;
  1562. tmp = data->reg_temp_hyst[r1];
  1563. data->reg_temp_hyst[r1] = data->reg_temp_hyst[r2];
  1564. data->reg_temp_hyst[r2] = tmp;
  1565. tmp = data->reg_temp_config[r1];
  1566. data->reg_temp_config[r1] = data->reg_temp_config[r2];
  1567. data->reg_temp_config[r2] = tmp;
  1568. }
  1569. static int __devinit w83627ehf_probe(struct platform_device *pdev)
  1570. {
  1571. struct device *dev = &pdev->dev;
  1572. struct w83627ehf_sio_data *sio_data = dev->platform_data;
  1573. struct w83627ehf_data *data;
  1574. struct resource *res;
  1575. u8 fan3pin, fan4pin, fan4min, fan5pin, en_vrm10;
  1576. int i, err = 0;
  1577. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  1578. if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
  1579. err = -EBUSY;
  1580. dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
  1581. (unsigned long)res->start,
  1582. (unsigned long)res->start + IOREGION_LENGTH - 1);
  1583. goto exit;
  1584. }
  1585. data = kzalloc(sizeof(struct w83627ehf_data), GFP_KERNEL);
  1586. if (!data) {
  1587. err = -ENOMEM;
  1588. goto exit_release;
  1589. }
  1590. data->addr = res->start;
  1591. mutex_init(&data->lock);
  1592. mutex_init(&data->update_lock);
  1593. data->name = w83627ehf_device_names[sio_data->kind];
  1594. platform_set_drvdata(pdev, data);
  1595. /* 627EHG and 627EHF have 10 voltage inputs; 627DHG and 667HG have 9 */
  1596. data->in_num = (sio_data->kind == w83627ehf) ? 10 : 9;
  1597. /* 667HG, NCT6775F, and NCT6776F have 3 pwms */
  1598. data->pwm_num = (sio_data->kind == w83667hg
  1599. || sio_data->kind == w83667hg_b
  1600. || sio_data->kind == nct6775
  1601. || sio_data->kind == nct6776) ? 3 : 4;
  1602. data->have_temp = 0x07;
  1603. /* Check temp3 configuration bit for 667HG */
  1604. if (sio_data->kind == w83667hg) {
  1605. u8 reg;
  1606. reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
  1607. if (reg & 0x01)
  1608. data->have_temp &= ~(1 << 2);
  1609. else
  1610. data->in6_skip = 1; /* either temp3 or in6 */
  1611. }
  1612. /* Deal with temperature register setup first. */
  1613. if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
  1614. int mask = 0;
  1615. /*
  1616. * Display temperature sensor output only if it monitors
  1617. * a source other than one already reported. Always display
  1618. * first three temperature registers, though.
  1619. */
  1620. for (i = 0; i < NUM_REG_TEMP; i++) {
  1621. u8 src;
  1622. data->reg_temp[i] = NCT6775_REG_TEMP[i];
  1623. data->reg_temp_over[i] = NCT6775_REG_TEMP_OVER[i];
  1624. data->reg_temp_hyst[i] = NCT6775_REG_TEMP_HYST[i];
  1625. data->reg_temp_config[i] = NCT6775_REG_TEMP_CONFIG[i];
  1626. src = w83627ehf_read_value(data,
  1627. NCT6775_REG_TEMP_SOURCE[i]);
  1628. src &= 0x1f;
  1629. if (src && !(mask & (1 << src))) {
  1630. data->have_temp |= 1 << i;
  1631. mask |= 1 << src;
  1632. }
  1633. data->temp_src[i] = src;
  1634. /*
  1635. * Now do some register swapping if index 0..2 don't
  1636. * point to SYSTIN(1), CPUIN(2), and AUXIN(3).
  1637. * Idea is to have the first three attributes
  1638. * report SYSTIN, CPUIN, and AUXIN if possible
  1639. * without overriding the basic system configuration.
  1640. */
  1641. if (i > 0 && data->temp_src[0] != 1
  1642. && data->temp_src[i] == 1)
  1643. w82627ehf_swap_tempreg(data, 0, i);
  1644. if (i > 1 && data->temp_src[1] != 2
  1645. && data->temp_src[i] == 2)
  1646. w82627ehf_swap_tempreg(data, 1, i);
  1647. if (i > 2 && data->temp_src[2] != 3
  1648. && data->temp_src[i] == 3)
  1649. w82627ehf_swap_tempreg(data, 2, i);
  1650. }
  1651. if (sio_data->kind == nct6776) {
  1652. /*
  1653. * On NCT6776, AUXTIN and VIN3 pins are shared.
  1654. * Only way to detect it is to check if AUXTIN is used
  1655. * as a temperature source, and if that source is
  1656. * enabled.
  1657. *
  1658. * If that is the case, disable in6, which reports VIN3.
  1659. * Otherwise disable temp3.
  1660. */
  1661. if (data->temp_src[2] == 3) {
  1662. u8 reg;
  1663. if (data->reg_temp_config[2])
  1664. reg = w83627ehf_read_value(data,
  1665. data->reg_temp_config[2]);
  1666. else
  1667. reg = 0; /* Assume AUXTIN is used */
  1668. if (reg & 0x01)
  1669. data->have_temp &= ~(1 << 2);
  1670. else
  1671. data->in6_skip = 1;
  1672. }
  1673. data->temp_label = nct6776_temp_label;
  1674. } else {
  1675. data->temp_label = nct6775_temp_label;
  1676. }
  1677. } else if (sio_data->kind == w83667hg_b) {
  1678. u8 reg;
  1679. /*
  1680. * Temperature sources are selected with bank 0, registers 0x49
  1681. * and 0x4a.
  1682. */
  1683. for (i = 0; i < ARRAY_SIZE(W83627EHF_REG_TEMP); i++) {
  1684. data->reg_temp[i] = W83627EHF_REG_TEMP[i];
  1685. data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
  1686. data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
  1687. data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
  1688. }
  1689. reg = w83627ehf_read_value(data, 0x4a);
  1690. data->temp_src[0] = reg >> 5;
  1691. reg = w83627ehf_read_value(data, 0x49);
  1692. data->temp_src[1] = reg & 0x07;
  1693. data->temp_src[2] = (reg >> 4) & 0x07;
  1694. /*
  1695. * W83667HG-B has another temperature register at 0x7e.
  1696. * The temperature source is selected with register 0x7d.
  1697. * Support it if the source differs from already reported
  1698. * sources.
  1699. */
  1700. reg = w83627ehf_read_value(data, 0x7d);
  1701. reg &= 0x07;
  1702. if (reg != data->temp_src[0] && reg != data->temp_src[1]
  1703. && reg != data->temp_src[2]) {
  1704. data->temp_src[3] = reg;
  1705. data->have_temp |= 1 << 3;
  1706. }
  1707. /*
  1708. * Chip supports either AUXTIN or VIN3. Try to find out which
  1709. * one.
  1710. */
  1711. reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
  1712. if (data->temp_src[2] == 2 && (reg & 0x01))
  1713. data->have_temp &= ~(1 << 2);
  1714. if ((data->temp_src[2] == 2 && (data->have_temp & (1 << 2)))
  1715. || (data->temp_src[3] == 2 && (data->have_temp & (1 << 3))))
  1716. data->in6_skip = 1;
  1717. data->temp_label = w83667hg_b_temp_label;
  1718. } else {
  1719. /* Temperature sources are fixed */
  1720. for (i = 0; i < 3; i++) {
  1721. data->reg_temp[i] = W83627EHF_REG_TEMP[i];
  1722. data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
  1723. data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
  1724. data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
  1725. }
  1726. }
  1727. if (sio_data->kind == nct6775) {
  1728. data->has_fan_div = true;
  1729. data->fan_from_reg = fan_from_reg16;
  1730. data->fan_from_reg_min = fan_from_reg8;
  1731. data->REG_PWM = NCT6775_REG_PWM;
  1732. data->REG_TARGET = NCT6775_REG_TARGET;
  1733. data->REG_FAN = NCT6775_REG_FAN;
  1734. data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
  1735. data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
  1736. data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
  1737. data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
  1738. data->REG_FAN_MAX_OUTPUT = NCT6775_REG_FAN_MAX_OUTPUT;
  1739. data->REG_FAN_STEP_OUTPUT = NCT6775_REG_FAN_STEP_OUTPUT;
  1740. } else if (sio_data->kind == nct6776) {
  1741. data->has_fan_div = false;
  1742. data->fan_from_reg = fan_from_reg13;
  1743. data->fan_from_reg_min = fan_from_reg13;
  1744. data->REG_PWM = NCT6775_REG_PWM;
  1745. data->REG_TARGET = NCT6775_REG_TARGET;
  1746. data->REG_FAN = NCT6775_REG_FAN;
  1747. data->REG_FAN_MIN = NCT6776_REG_FAN_MIN;
  1748. data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
  1749. data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
  1750. data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
  1751. } else if (sio_data->kind == w83667hg_b) {
  1752. data->has_fan_div = true;
  1753. data->fan_from_reg = fan_from_reg8;
  1754. data->fan_from_reg_min = fan_from_reg8;
  1755. data->REG_PWM = W83627EHF_REG_PWM;
  1756. data->REG_TARGET = W83627EHF_REG_TARGET;
  1757. data->REG_FAN = W83627EHF_REG_FAN;
  1758. data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
  1759. data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
  1760. data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
  1761. data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
  1762. data->REG_FAN_MAX_OUTPUT =
  1763. W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B;
  1764. data->REG_FAN_STEP_OUTPUT =
  1765. W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B;
  1766. } else {
  1767. data->has_fan_div = true;
  1768. data->fan_from_reg = fan_from_reg8;
  1769. data->fan_from_reg_min = fan_from_reg8;
  1770. data->REG_PWM = W83627EHF_REG_PWM;
  1771. data->REG_TARGET = W83627EHF_REG_TARGET;
  1772. data->REG_FAN = W83627EHF_REG_FAN;
  1773. data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
  1774. data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
  1775. data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
  1776. data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
  1777. data->REG_FAN_MAX_OUTPUT =
  1778. W83627EHF_REG_FAN_MAX_OUTPUT_COMMON;
  1779. data->REG_FAN_STEP_OUTPUT =
  1780. W83627EHF_REG_FAN_STEP_OUTPUT_COMMON;
  1781. }
  1782. /* Initialize the chip */
  1783. w83627ehf_init_device(data);
  1784. data->vrm = vid_which_vrm();
  1785. superio_enter(sio_data->sioreg);
  1786. /* Read VID value */
  1787. if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b ||
  1788. sio_data->kind == nct6775 || sio_data->kind == nct6776) {
  1789. /* W83667HG has different pins for VID input and output, so
  1790. we can get the VID input values directly at logical device D
  1791. 0xe3. */
  1792. superio_select(sio_data->sioreg, W83667HG_LD_VID);
  1793. data->vid = superio_inb(sio_data->sioreg, 0xe3);
  1794. err = device_create_file(dev, &dev_attr_cpu0_vid);
  1795. if (err)
  1796. goto exit_release;
  1797. } else {
  1798. superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
  1799. if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
  1800. /* Set VID input sensibility if needed. In theory the
  1801. BIOS should have set it, but in practice it's not
  1802. always the case. We only do it for the W83627EHF/EHG
  1803. because the W83627DHG is more complex in this
  1804. respect. */
  1805. if (sio_data->kind == w83627ehf) {
  1806. en_vrm10 = superio_inb(sio_data->sioreg,
  1807. SIO_REG_EN_VRM10);
  1808. if ((en_vrm10 & 0x08) && data->vrm == 90) {
  1809. dev_warn(dev, "Setting VID input "
  1810. "voltage to TTL\n");
  1811. superio_outb(sio_data->sioreg,
  1812. SIO_REG_EN_VRM10,
  1813. en_vrm10 & ~0x08);
  1814. } else if (!(en_vrm10 & 0x08)
  1815. && data->vrm == 100) {
  1816. dev_warn(dev, "Setting VID input "
  1817. "voltage to VRM10\n");
  1818. superio_outb(sio_data->sioreg,
  1819. SIO_REG_EN_VRM10,
  1820. en_vrm10 | 0x08);
  1821. }
  1822. }
  1823. data->vid = superio_inb(sio_data->sioreg,
  1824. SIO_REG_VID_DATA);
  1825. if (sio_data->kind == w83627ehf) /* 6 VID pins only */
  1826. data->vid &= 0x3f;
  1827. err = device_create_file(dev, &dev_attr_cpu0_vid);
  1828. if (err)
  1829. goto exit_release;
  1830. } else {
  1831. dev_info(dev, "VID pins in output mode, CPU VID not "
  1832. "available\n");
  1833. }
  1834. }
  1835. /* fan4 and fan5 share some pins with the GPIO and serial flash */
  1836. if (sio_data->kind == nct6775) {
  1837. /* On NCT6775, fan4 shares pins with the fdc interface */
  1838. fan3pin = 1;
  1839. fan4pin = !(superio_inb(sio_data->sioreg, 0x2A) & 0x80);
  1840. fan4min = 0;
  1841. fan5pin = 0;
  1842. } else if (sio_data->kind == nct6776) {
  1843. fan3pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x40);
  1844. fan4pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x01);
  1845. fan5pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x02);
  1846. fan4min = fan4pin;
  1847. } else if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
  1848. fan3pin = 1;
  1849. fan4pin = superio_inb(sio_data->sioreg, 0x27) & 0x40;
  1850. fan5pin = superio_inb(sio_data->sioreg, 0x27) & 0x20;
  1851. fan4min = fan4pin;
  1852. } else {
  1853. fan3pin = 1;
  1854. fan4pin = !(superio_inb(sio_data->sioreg, 0x29) & 0x06);
  1855. fan5pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x02);
  1856. fan4min = fan4pin;
  1857. }
  1858. if (fan_debounce &&
  1859. (sio_data->kind == nct6775 || sio_data->kind == nct6776)) {
  1860. u8 tmp;
  1861. superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
  1862. tmp = superio_inb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE);
  1863. if (sio_data->kind == nct6776)
  1864. superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
  1865. 0x3e | tmp);
  1866. else
  1867. superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
  1868. 0x1e | tmp);
  1869. pr_info("Enabled fan debounce for chip %s\n", data->name);
  1870. }
  1871. superio_exit(sio_data->sioreg);
  1872. /* It looks like fan4 and fan5 pins can be alternatively used
  1873. as fan on/off switches, but fan5 control is write only :/
  1874. We assume that if the serial interface is disabled, designers
  1875. connected fan5 as input unless they are emitting log 1, which
  1876. is not the default. */
  1877. data->has_fan = data->has_fan_min = 0x03; /* fan1 and fan2 */
  1878. data->has_fan |= (fan3pin << 2);
  1879. data->has_fan_min |= (fan3pin << 2);
  1880. /*
  1881. * NCT6775F and NCT6776F don't have the W83627EHF_REG_FANDIV1 register
  1882. */
  1883. if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
  1884. data->has_fan |= (fan4pin << 3) | (fan5pin << 4);
  1885. data->has_fan_min |= (fan4min << 3) | (fan5pin << 4);
  1886. } else {
  1887. i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
  1888. if ((i & (1 << 2)) && fan4pin) {
  1889. data->has_fan |= (1 << 3);
  1890. data->has_fan_min |= (1 << 3);
  1891. }
  1892. if (!(i & (1 << 1)) && fan5pin) {
  1893. data->has_fan |= (1 << 4);
  1894. data->has_fan_min |= (1 << 4);
  1895. }
  1896. }
  1897. /* Read fan clock dividers immediately */
  1898. w83627ehf_update_fan_div_common(dev, data);
  1899. /* Read pwm data to save original values */
  1900. w83627ehf_update_pwm_common(dev, data);
  1901. for (i = 0; i < data->pwm_num; i++)
  1902. data->pwm_enable_orig[i] = data->pwm_enable[i];
  1903. /* Read pwm data to save original values */
  1904. w83627ehf_update_pwm_common(dev, data);
  1905. for (i = 0; i < data->pwm_num; i++)
  1906. data->pwm_enable_orig[i] = data->pwm_enable[i];
  1907. /* Register sysfs hooks */
  1908. for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++) {
  1909. err = device_create_file(dev, &sda_sf3_arrays[i].dev_attr);
  1910. if (err)
  1911. goto exit_remove;
  1912. }
  1913. for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
  1914. struct sensor_device_attribute *attr =
  1915. &sda_sf3_max_step_arrays[i];
  1916. if (data->REG_FAN_STEP_OUTPUT &&
  1917. data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff) {
  1918. err = device_create_file(dev, &attr->dev_attr);
  1919. if (err)
  1920. goto exit_remove;
  1921. }
  1922. }
  1923. /* if fan4 is enabled create the sf3 files for it */
  1924. if ((data->has_fan & (1 << 3)) && data->pwm_num >= 4)
  1925. for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++) {
  1926. err = device_create_file(dev,
  1927. &sda_sf3_arrays_fan4[i].dev_attr);
  1928. if (err)
  1929. goto exit_remove;
  1930. }
  1931. for (i = 0; i < data->in_num; i++) {
  1932. if ((i == 6) && data->in6_skip)
  1933. continue;
  1934. if ((err = device_create_file(dev, &sda_in_input[i].dev_attr))
  1935. || (err = device_create_file(dev,
  1936. &sda_in_alarm[i].dev_attr))
  1937. || (err = device_create_file(dev,
  1938. &sda_in_min[i].dev_attr))
  1939. || (err = device_create_file(dev,
  1940. &sda_in_max[i].dev_attr)))
  1941. goto exit_remove;
  1942. }
  1943. for (i = 0; i < 5; i++) {
  1944. if (data->has_fan & (1 << i)) {
  1945. if ((err = device_create_file(dev,
  1946. &sda_fan_input[i].dev_attr))
  1947. || (err = device_create_file(dev,
  1948. &sda_fan_alarm[i].dev_attr)))
  1949. goto exit_remove;
  1950. if (sio_data->kind != nct6776) {
  1951. err = device_create_file(dev,
  1952. &sda_fan_div[i].dev_attr);
  1953. if (err)
  1954. goto exit_remove;
  1955. }
  1956. if (data->has_fan_min & (1 << i)) {
  1957. err = device_create_file(dev,
  1958. &sda_fan_min[i].dev_attr);
  1959. if (err)
  1960. goto exit_remove;
  1961. }
  1962. if (i < data->pwm_num &&
  1963. ((err = device_create_file(dev,
  1964. &sda_pwm[i].dev_attr))
  1965. || (err = device_create_file(dev,
  1966. &sda_pwm_mode[i].dev_attr))
  1967. || (err = device_create_file(dev,
  1968. &sda_pwm_enable[i].dev_attr))
  1969. || (err = device_create_file(dev,
  1970. &sda_target_temp[i].dev_attr))
  1971. || (err = device_create_file(dev,
  1972. &sda_tolerance[i].dev_attr))))
  1973. goto exit_remove;
  1974. }
  1975. }
  1976. for (i = 0; i < NUM_REG_TEMP; i++) {
  1977. if (!(data->have_temp & (1 << i)))
  1978. continue;
  1979. err = device_create_file(dev, &sda_temp_input[i].dev_attr);
  1980. if (err)
  1981. goto exit_remove;
  1982. if (data->temp_label) {
  1983. err = device_create_file(dev,
  1984. &sda_temp_label[i].dev_attr);
  1985. if (err)
  1986. goto exit_remove;
  1987. }
  1988. if (data->reg_temp_over[i]) {
  1989. err = device_create_file(dev,
  1990. &sda_temp_max[i].dev_attr);
  1991. if (err)
  1992. goto exit_remove;
  1993. }
  1994. if (data->reg_temp_hyst[i]) {
  1995. err = device_create_file(dev,
  1996. &sda_temp_max_hyst[i].dev_attr);
  1997. if (err)
  1998. goto exit_remove;
  1999. }
  2000. if (i > 2)
  2001. continue;
  2002. if ((err = device_create_file(dev,
  2003. &sda_temp_alarm[i].dev_attr))
  2004. || (err = device_create_file(dev,
  2005. &sda_temp_type[i].dev_attr)))
  2006. goto exit_remove;
  2007. }
  2008. err = device_create_file(dev, &dev_attr_name);
  2009. if (err)
  2010. goto exit_remove;
  2011. data->hwmon_dev = hwmon_device_register(dev);
  2012. if (IS_ERR(data->hwmon_dev)) {
  2013. err = PTR_ERR(data->hwmon_dev);
  2014. goto exit_remove;
  2015. }
  2016. return 0;
  2017. exit_remove:
  2018. w83627ehf_device_remove_files(dev);
  2019. kfree(data);
  2020. platform_set_drvdata(pdev, NULL);
  2021. exit_release:
  2022. release_region(res->start, IOREGION_LENGTH);
  2023. exit:
  2024. return err;
  2025. }
  2026. static int __devexit w83627ehf_remove(struct platform_device *pdev)
  2027. {
  2028. struct w83627ehf_data *data = platform_get_drvdata(pdev);
  2029. hwmon_device_unregister(data->hwmon_dev);
  2030. w83627ehf_device_remove_files(&pdev->dev);
  2031. release_region(data->addr, IOREGION_LENGTH);
  2032. platform_set_drvdata(pdev, NULL);
  2033. kfree(data);
  2034. return 0;
  2035. }
  2036. static struct platform_driver w83627ehf_driver = {
  2037. .driver = {
  2038. .owner = THIS_MODULE,
  2039. .name = DRVNAME,
  2040. },
  2041. .probe = w83627ehf_probe,
  2042. .remove = __devexit_p(w83627ehf_remove),
  2043. };
  2044. /* w83627ehf_find() looks for a '627 in the Super-I/O config space */
  2045. static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
  2046. struct w83627ehf_sio_data *sio_data)
  2047. {
  2048. static const char __initdata sio_name_W83627EHF[] = "W83627EHF";
  2049. static const char __initdata sio_name_W83627EHG[] = "W83627EHG";
  2050. static const char __initdata sio_name_W83627DHG[] = "W83627DHG";
  2051. static const char __initdata sio_name_W83627DHG_P[] = "W83627DHG-P";
  2052. static const char __initdata sio_name_W83667HG[] = "W83667HG";
  2053. static const char __initdata sio_name_W83667HG_B[] = "W83667HG-B";
  2054. static const char __initdata sio_name_NCT6775[] = "NCT6775F";
  2055. static const char __initdata sio_name_NCT6776[] = "NCT6776F";
  2056. u16 val;
  2057. const char *sio_name;
  2058. superio_enter(sioaddr);
  2059. if (force_id)
  2060. val = force_id;
  2061. else
  2062. val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
  2063. | superio_inb(sioaddr, SIO_REG_DEVID + 1);
  2064. switch (val & SIO_ID_MASK) {
  2065. case SIO_W83627EHF_ID:
  2066. sio_data->kind = w83627ehf;
  2067. sio_name = sio_name_W83627EHF;
  2068. break;
  2069. case SIO_W83627EHG_ID:
  2070. sio_data->kind = w83627ehf;
  2071. sio_name = sio_name_W83627EHG;
  2072. break;
  2073. case SIO_W83627DHG_ID:
  2074. sio_data->kind = w83627dhg;
  2075. sio_name = sio_name_W83627DHG;
  2076. break;
  2077. case SIO_W83627DHG_P_ID:
  2078. sio_data->kind = w83627dhg_p;
  2079. sio_name = sio_name_W83627DHG_P;
  2080. break;
  2081. case SIO_W83667HG_ID:
  2082. sio_data->kind = w83667hg;
  2083. sio_name = sio_name_W83667HG;
  2084. break;
  2085. case SIO_W83667HG_B_ID:
  2086. sio_data->kind = w83667hg_b;
  2087. sio_name = sio_name_W83667HG_B;
  2088. break;
  2089. case SIO_NCT6775_ID:
  2090. sio_data->kind = nct6775;
  2091. sio_name = sio_name_NCT6775;
  2092. break;
  2093. case SIO_NCT6776_ID:
  2094. sio_data->kind = nct6776;
  2095. sio_name = sio_name_NCT6776;
  2096. break;
  2097. default:
  2098. if (val != 0xffff)
  2099. pr_debug("unsupported chip ID: 0x%04x\n", val);
  2100. superio_exit(sioaddr);
  2101. return -ENODEV;
  2102. }
  2103. /* We have a known chip, find the HWM I/O address */
  2104. superio_select(sioaddr, W83627EHF_LD_HWM);
  2105. val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
  2106. | superio_inb(sioaddr, SIO_REG_ADDR + 1);
  2107. *addr = val & IOREGION_ALIGNMENT;
  2108. if (*addr == 0) {
  2109. pr_err("Refusing to enable a Super-I/O device with a base I/O port 0\n");
  2110. superio_exit(sioaddr);
  2111. return -ENODEV;
  2112. }
  2113. /* Activate logical device if needed */
  2114. val = superio_inb(sioaddr, SIO_REG_ENABLE);
  2115. if (!(val & 0x01)) {
  2116. pr_warn("Forcibly enabling Super-I/O. "
  2117. "Sensor is probably unusable.\n");
  2118. superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
  2119. }
  2120. superio_exit(sioaddr);
  2121. pr_info("Found %s chip at %#x\n", sio_name, *addr);
  2122. sio_data->sioreg = sioaddr;
  2123. return 0;
  2124. }
  2125. /* when Super-I/O functions move to a separate file, the Super-I/O
  2126. * bus will manage the lifetime of the device and this module will only keep
  2127. * track of the w83627ehf driver. But since we platform_device_alloc(), we
  2128. * must keep track of the device */
  2129. static struct platform_device *pdev;
  2130. static int __init sensors_w83627ehf_init(void)
  2131. {
  2132. int err;
  2133. unsigned short address;
  2134. struct resource res;
  2135. struct w83627ehf_sio_data sio_data;
  2136. /* initialize sio_data->kind and sio_data->sioreg.
  2137. *
  2138. * when Super-I/O functions move to a separate file, the Super-I/O
  2139. * driver will probe 0x2e and 0x4e and auto-detect the presence of a
  2140. * w83627ehf hardware monitor, and call probe() */
  2141. if (w83627ehf_find(0x2e, &address, &sio_data) &&
  2142. w83627ehf_find(0x4e, &address, &sio_data))
  2143. return -ENODEV;
  2144. err = platform_driver_register(&w83627ehf_driver);
  2145. if (err)
  2146. goto exit;
  2147. pdev = platform_device_alloc(DRVNAME, address);
  2148. if (!pdev) {
  2149. err = -ENOMEM;
  2150. pr_err("Device allocation failed\n");
  2151. goto exit_unregister;
  2152. }
  2153. err = platform_device_add_data(pdev, &sio_data,
  2154. sizeof(struct w83627ehf_sio_data));
  2155. if (err) {
  2156. pr_err("Platform data allocation failed\n");
  2157. goto exit_device_put;
  2158. }
  2159. memset(&res, 0, sizeof(res));
  2160. res.name = DRVNAME;
  2161. res.start = address + IOREGION_OFFSET;
  2162. res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
  2163. res.flags = IORESOURCE_IO;
  2164. err = acpi_check_resource_conflict(&res);
  2165. if (err)
  2166. goto exit_device_put;
  2167. err = platform_device_add_resources(pdev, &res, 1);
  2168. if (err) {
  2169. pr_err("Device resource addition failed (%d)\n", err);
  2170. goto exit_device_put;
  2171. }
  2172. /* platform_device_add calls probe() */
  2173. err = platform_device_add(pdev);
  2174. if (err) {
  2175. pr_err("Device addition failed (%d)\n", err);
  2176. goto exit_device_put;
  2177. }
  2178. return 0;
  2179. exit_device_put:
  2180. platform_device_put(pdev);
  2181. exit_unregister:
  2182. platform_driver_unregister(&w83627ehf_driver);
  2183. exit:
  2184. return err;
  2185. }
  2186. static void __exit sensors_w83627ehf_exit(void)
  2187. {
  2188. platform_device_unregister(pdev);
  2189. platform_driver_unregister(&w83627ehf_driver);
  2190. }
  2191. MODULE_AUTHOR("Jean Delvare <khali@linux-fr.org>");
  2192. MODULE_DESCRIPTION("W83627EHF driver");
  2193. MODULE_LICENSE("GPL");
  2194. module_init(sensors_w83627ehf_init);
  2195. module_exit(sensors_w83627ehf_exit);