vmwgfx_irq.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #define VMW_FENCE_WRAP (1 << 24)
  30. irqreturn_t vmw_irq_handler(DRM_IRQ_ARGS)
  31. {
  32. struct drm_device *dev = (struct drm_device *)arg;
  33. struct vmw_private *dev_priv = vmw_priv(dev);
  34. uint32_t status;
  35. spin_lock(&dev_priv->irq_lock);
  36. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  37. spin_unlock(&dev_priv->irq_lock);
  38. if (status & SVGA_IRQFLAG_ANY_FENCE)
  39. wake_up_all(&dev_priv->fence_queue);
  40. if (status & SVGA_IRQFLAG_FIFO_PROGRESS)
  41. wake_up_all(&dev_priv->fifo_queue);
  42. if (likely(status)) {
  43. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  44. return IRQ_HANDLED;
  45. }
  46. return IRQ_NONE;
  47. }
  48. static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t sequence)
  49. {
  50. uint32_t busy;
  51. mutex_lock(&dev_priv->hw_mutex);
  52. busy = vmw_read(dev_priv, SVGA_REG_BUSY);
  53. mutex_unlock(&dev_priv->hw_mutex);
  54. return (busy == 0);
  55. }
  56. void vmw_update_sequence(struct vmw_private *dev_priv,
  57. struct vmw_fifo_state *fifo_state)
  58. {
  59. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  60. uint32_t sequence = ioread32(fifo_mem + SVGA_FIFO_FENCE);
  61. if (dev_priv->last_read_sequence != sequence) {
  62. dev_priv->last_read_sequence = sequence;
  63. vmw_fence_pull(&fifo_state->fence_queue, sequence);
  64. }
  65. }
  66. bool vmw_fence_signaled(struct vmw_private *dev_priv,
  67. uint32_t sequence)
  68. {
  69. struct vmw_fifo_state *fifo_state;
  70. bool ret;
  71. if (likely(dev_priv->last_read_sequence - sequence < VMW_FENCE_WRAP))
  72. return true;
  73. fifo_state = &dev_priv->fifo;
  74. vmw_update_sequence(dev_priv, fifo_state);
  75. if (likely(dev_priv->last_read_sequence - sequence < VMW_FENCE_WRAP))
  76. return true;
  77. if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
  78. vmw_fifo_idle(dev_priv, sequence))
  79. return true;
  80. /**
  81. * Then check if the sequence is higher than what we've actually
  82. * emitted. Then the fence is stale and signaled.
  83. */
  84. ret = ((atomic_read(&dev_priv->fence_seq) - sequence)
  85. > VMW_FENCE_WRAP);
  86. return ret;
  87. }
  88. int vmw_fallback_wait(struct vmw_private *dev_priv,
  89. bool lazy,
  90. bool fifo_idle,
  91. uint32_t sequence,
  92. bool interruptible,
  93. unsigned long timeout)
  94. {
  95. struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
  96. uint32_t count = 0;
  97. uint32_t signal_seq;
  98. int ret;
  99. unsigned long end_jiffies = jiffies + timeout;
  100. bool (*wait_condition)(struct vmw_private *, uint32_t);
  101. DEFINE_WAIT(__wait);
  102. wait_condition = (fifo_idle) ? &vmw_fifo_idle :
  103. &vmw_fence_signaled;
  104. /**
  105. * Block command submission while waiting for idle.
  106. */
  107. if (fifo_idle)
  108. down_read(&fifo_state->rwsem);
  109. signal_seq = atomic_read(&dev_priv->fence_seq);
  110. ret = 0;
  111. for (;;) {
  112. prepare_to_wait(&dev_priv->fence_queue, &__wait,
  113. (interruptible) ?
  114. TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
  115. if (wait_condition(dev_priv, sequence))
  116. break;
  117. if (time_after_eq(jiffies, end_jiffies)) {
  118. DRM_ERROR("SVGA device lockup.\n");
  119. break;
  120. }
  121. if (lazy)
  122. schedule_timeout(1);
  123. else if ((++count & 0x0F) == 0) {
  124. /**
  125. * FIXME: Use schedule_hr_timeout here for
  126. * newer kernels and lower CPU utilization.
  127. */
  128. __set_current_state(TASK_RUNNING);
  129. schedule();
  130. __set_current_state((interruptible) ?
  131. TASK_INTERRUPTIBLE :
  132. TASK_UNINTERRUPTIBLE);
  133. }
  134. if (interruptible && signal_pending(current)) {
  135. ret = -ERESTARTSYS;
  136. break;
  137. }
  138. }
  139. finish_wait(&dev_priv->fence_queue, &__wait);
  140. if (ret == 0 && fifo_idle) {
  141. __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
  142. iowrite32(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
  143. }
  144. wake_up_all(&dev_priv->fence_queue);
  145. if (fifo_idle)
  146. up_read(&fifo_state->rwsem);
  147. return ret;
  148. }
  149. int vmw_wait_fence(struct vmw_private *dev_priv,
  150. bool lazy, uint32_t sequence,
  151. bool interruptible, unsigned long timeout)
  152. {
  153. long ret;
  154. unsigned long irq_flags;
  155. struct vmw_fifo_state *fifo = &dev_priv->fifo;
  156. if (likely(dev_priv->last_read_sequence - sequence < VMW_FENCE_WRAP))
  157. return 0;
  158. if (likely(vmw_fence_signaled(dev_priv, sequence)))
  159. return 0;
  160. vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
  161. if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
  162. return vmw_fallback_wait(dev_priv, lazy, true, sequence,
  163. interruptible, timeout);
  164. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  165. return vmw_fallback_wait(dev_priv, lazy, false, sequence,
  166. interruptible, timeout);
  167. mutex_lock(&dev_priv->hw_mutex);
  168. if (atomic_add_return(1, &dev_priv->fence_queue_waiters) > 0) {
  169. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  170. outl(SVGA_IRQFLAG_ANY_FENCE,
  171. dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  172. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  173. vmw_read(dev_priv, SVGA_REG_IRQMASK) |
  174. SVGA_IRQFLAG_ANY_FENCE);
  175. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  176. }
  177. mutex_unlock(&dev_priv->hw_mutex);
  178. if (interruptible)
  179. ret = wait_event_interruptible_timeout
  180. (dev_priv->fence_queue,
  181. vmw_fence_signaled(dev_priv, sequence),
  182. timeout);
  183. else
  184. ret = wait_event_timeout
  185. (dev_priv->fence_queue,
  186. vmw_fence_signaled(dev_priv, sequence),
  187. timeout);
  188. if (unlikely(ret == 0))
  189. ret = -EBUSY;
  190. else if (likely(ret > 0))
  191. ret = 0;
  192. mutex_lock(&dev_priv->hw_mutex);
  193. if (atomic_dec_and_test(&dev_priv->fence_queue_waiters)) {
  194. spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
  195. vmw_write(dev_priv, SVGA_REG_IRQMASK,
  196. vmw_read(dev_priv, SVGA_REG_IRQMASK) &
  197. ~SVGA_IRQFLAG_ANY_FENCE);
  198. spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
  199. }
  200. mutex_unlock(&dev_priv->hw_mutex);
  201. return ret;
  202. }
  203. void vmw_irq_preinstall(struct drm_device *dev)
  204. {
  205. struct vmw_private *dev_priv = vmw_priv(dev);
  206. uint32_t status;
  207. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  208. return;
  209. spin_lock_init(&dev_priv->irq_lock);
  210. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  211. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  212. }
  213. int vmw_irq_postinstall(struct drm_device *dev)
  214. {
  215. return 0;
  216. }
  217. void vmw_irq_uninstall(struct drm_device *dev)
  218. {
  219. struct vmw_private *dev_priv = vmw_priv(dev);
  220. uint32_t status;
  221. if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
  222. return;
  223. mutex_lock(&dev_priv->hw_mutex);
  224. vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);
  225. mutex_unlock(&dev_priv->hw_mutex);
  226. status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  227. outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
  228. }
  229. #define VMW_FENCE_WAIT_TIMEOUT 3*HZ;
  230. int vmw_fence_wait_ioctl(struct drm_device *dev, void *data,
  231. struct drm_file *file_priv)
  232. {
  233. struct drm_vmw_fence_wait_arg *arg =
  234. (struct drm_vmw_fence_wait_arg *)data;
  235. unsigned long timeout;
  236. if (!arg->cookie_valid) {
  237. arg->cookie_valid = 1;
  238. arg->kernel_cookie = jiffies + VMW_FENCE_WAIT_TIMEOUT;
  239. }
  240. timeout = jiffies;
  241. if (time_after_eq(timeout, (unsigned long)arg->kernel_cookie))
  242. return -EBUSY;
  243. timeout = (unsigned long)arg->kernel_cookie - timeout;
  244. return vmw_wait_fence(vmw_priv(dev), true, arg->sequence, true, timeout);
  245. }