vmwgfx_drv.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FIFO_DEBUG \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FIFO_DEBUG, \
  81. struct drm_vmw_fifo_debug_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  87. struct drm_vmw_update_layout_arg)
  88. /**
  89. * The core DRM version of this macro doesn't account for
  90. * DRM_COMMAND_BASE.
  91. */
  92. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  93. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  94. /**
  95. * Ioctl definitions.
  96. */
  97. static struct drm_ioctl_desc vmw_ioctls[] = {
  98. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  99. DRM_AUTH | DRM_UNLOCKED),
  100. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  101. DRM_AUTH | DRM_UNLOCKED),
  102. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  103. DRM_AUTH | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  105. vmw_kms_cursor_bypass_ioctl,
  106. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  107. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  108. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  110. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  112. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  124. DRM_AUTH | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_FIFO_DEBUG, vmw_fifo_debug_ioctl,
  126. DRM_AUTH | DRM_ROOT_ONLY | DRM_MASTER | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  128. DRM_AUTH | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT, vmw_kms_update_layout_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED)
  131. };
  132. static struct pci_device_id vmw_pci_id_list[] = {
  133. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  134. {0, 0, 0}
  135. };
  136. static int enable_fbdev;
  137. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  138. static void vmw_master_init(struct vmw_master *);
  139. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  140. void *ptr);
  141. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  142. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  143. static void vmw_print_capabilities(uint32_t capabilities)
  144. {
  145. DRM_INFO("Capabilities:\n");
  146. if (capabilities & SVGA_CAP_RECT_COPY)
  147. DRM_INFO(" Rect copy.\n");
  148. if (capabilities & SVGA_CAP_CURSOR)
  149. DRM_INFO(" Cursor.\n");
  150. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  151. DRM_INFO(" Cursor bypass.\n");
  152. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  153. DRM_INFO(" Cursor bypass 2.\n");
  154. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  155. DRM_INFO(" 8bit emulation.\n");
  156. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  157. DRM_INFO(" Alpha cursor.\n");
  158. if (capabilities & SVGA_CAP_3D)
  159. DRM_INFO(" 3D.\n");
  160. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  161. DRM_INFO(" Extended Fifo.\n");
  162. if (capabilities & SVGA_CAP_MULTIMON)
  163. DRM_INFO(" Multimon.\n");
  164. if (capabilities & SVGA_CAP_PITCHLOCK)
  165. DRM_INFO(" Pitchlock.\n");
  166. if (capabilities & SVGA_CAP_IRQMASK)
  167. DRM_INFO(" Irq mask.\n");
  168. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  169. DRM_INFO(" Display Topology.\n");
  170. if (capabilities & SVGA_CAP_GMR)
  171. DRM_INFO(" GMR.\n");
  172. if (capabilities & SVGA_CAP_TRACES)
  173. DRM_INFO(" Traces.\n");
  174. }
  175. static int vmw_request_device(struct vmw_private *dev_priv)
  176. {
  177. int ret;
  178. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  179. if (unlikely(ret != 0)) {
  180. DRM_ERROR("Unable to initialize FIFO.\n");
  181. return ret;
  182. }
  183. return 0;
  184. }
  185. static void vmw_release_device(struct vmw_private *dev_priv)
  186. {
  187. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  188. }
  189. int vmw_3d_resource_inc(struct vmw_private *dev_priv)
  190. {
  191. int ret = 0;
  192. mutex_lock(&dev_priv->release_mutex);
  193. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  194. ret = vmw_request_device(dev_priv);
  195. if (unlikely(ret != 0))
  196. --dev_priv->num_3d_resources;
  197. }
  198. mutex_unlock(&dev_priv->release_mutex);
  199. return ret;
  200. }
  201. void vmw_3d_resource_dec(struct vmw_private *dev_priv)
  202. {
  203. int32_t n3d;
  204. mutex_lock(&dev_priv->release_mutex);
  205. if (unlikely(--dev_priv->num_3d_resources == 0))
  206. vmw_release_device(dev_priv);
  207. n3d = (int32_t) dev_priv->num_3d_resources;
  208. mutex_unlock(&dev_priv->release_mutex);
  209. BUG_ON(n3d < 0);
  210. }
  211. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  212. {
  213. struct vmw_private *dev_priv;
  214. int ret;
  215. uint32_t svga_id;
  216. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  217. if (unlikely(dev_priv == NULL)) {
  218. DRM_ERROR("Failed allocating a device private struct.\n");
  219. return -ENOMEM;
  220. }
  221. memset(dev_priv, 0, sizeof(*dev_priv));
  222. dev_priv->dev = dev;
  223. dev_priv->vmw_chipset = chipset;
  224. dev_priv->last_read_sequence = (uint32_t) -100;
  225. mutex_init(&dev_priv->hw_mutex);
  226. mutex_init(&dev_priv->cmdbuf_mutex);
  227. mutex_init(&dev_priv->release_mutex);
  228. rwlock_init(&dev_priv->resource_lock);
  229. idr_init(&dev_priv->context_idr);
  230. idr_init(&dev_priv->surface_idr);
  231. idr_init(&dev_priv->stream_idr);
  232. mutex_init(&dev_priv->init_mutex);
  233. init_waitqueue_head(&dev_priv->fence_queue);
  234. init_waitqueue_head(&dev_priv->fifo_queue);
  235. atomic_set(&dev_priv->fence_queue_waiters, 0);
  236. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  237. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  238. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  239. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  240. dev_priv->enable_fb = enable_fbdev;
  241. mutex_lock(&dev_priv->hw_mutex);
  242. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  243. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  244. if (svga_id != SVGA_ID_2) {
  245. ret = -ENOSYS;
  246. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  247. mutex_unlock(&dev_priv->hw_mutex);
  248. goto out_err0;
  249. }
  250. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  251. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  252. dev_priv->max_gmr_descriptors =
  253. vmw_read(dev_priv,
  254. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  255. dev_priv->max_gmr_ids =
  256. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  257. }
  258. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  259. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  260. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  261. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  262. mutex_unlock(&dev_priv->hw_mutex);
  263. vmw_print_capabilities(dev_priv->capabilities);
  264. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  265. DRM_INFO("Max GMR ids is %u\n",
  266. (unsigned)dev_priv->max_gmr_ids);
  267. DRM_INFO("Max GMR descriptors is %u\n",
  268. (unsigned)dev_priv->max_gmr_descriptors);
  269. }
  270. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  271. dev_priv->vram_start, dev_priv->vram_size / 1024);
  272. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  273. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  274. ret = vmw_ttm_global_init(dev_priv);
  275. if (unlikely(ret != 0))
  276. goto out_err0;
  277. vmw_master_init(&dev_priv->fbdev_master);
  278. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  279. dev_priv->active_master = &dev_priv->fbdev_master;
  280. ret = ttm_bo_device_init(&dev_priv->bdev,
  281. dev_priv->bo_global_ref.ref.object,
  282. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  283. false);
  284. if (unlikely(ret != 0)) {
  285. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  286. goto out_err1;
  287. }
  288. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  289. (dev_priv->vram_size >> PAGE_SHIFT));
  290. if (unlikely(ret != 0)) {
  291. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  292. goto out_err2;
  293. }
  294. dev_priv->has_gmr = true;
  295. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  296. dev_priv->max_gmr_ids) != 0) {
  297. DRM_INFO("No GMR memory available. "
  298. "Graphics memory resources are very limited.\n");
  299. dev_priv->has_gmr = false;
  300. }
  301. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  302. dev_priv->mmio_size, DRM_MTRR_WC);
  303. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  304. dev_priv->mmio_size);
  305. if (unlikely(dev_priv->mmio_virt == NULL)) {
  306. ret = -ENOMEM;
  307. DRM_ERROR("Failed mapping MMIO.\n");
  308. goto out_err3;
  309. }
  310. /* Need mmio memory to check for fifo pitchlock cap. */
  311. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  312. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  313. !vmw_fifo_have_pitchlock(dev_priv)) {
  314. ret = -ENOSYS;
  315. DRM_ERROR("Hardware has no pitchlock\n");
  316. goto out_err4;
  317. }
  318. dev_priv->tdev = ttm_object_device_init
  319. (dev_priv->mem_global_ref.object, 12);
  320. if (unlikely(dev_priv->tdev == NULL)) {
  321. DRM_ERROR("Unable to initialize TTM object management.\n");
  322. ret = -ENOMEM;
  323. goto out_err4;
  324. }
  325. dev->dev_private = dev_priv;
  326. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  327. dev_priv->stealth = (ret != 0);
  328. if (dev_priv->stealth) {
  329. /**
  330. * Request at least the mmio PCI resource.
  331. */
  332. DRM_INFO("It appears like vesafb is loaded. "
  333. "Ignore above error if any.\n");
  334. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  335. if (unlikely(ret != 0)) {
  336. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  337. goto out_no_device;
  338. }
  339. }
  340. ret = vmw_kms_init(dev_priv);
  341. if (unlikely(ret != 0))
  342. goto out_no_kms;
  343. vmw_overlay_init(dev_priv);
  344. if (dev_priv->enable_fb) {
  345. ret = vmw_3d_resource_inc(dev_priv);
  346. if (unlikely(ret != 0))
  347. goto out_no_fifo;
  348. vmw_kms_save_vga(dev_priv);
  349. vmw_fb_init(dev_priv);
  350. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  351. "Detected device 3D availability.\n" :
  352. "Detected no device 3D availability.\n");
  353. } else {
  354. DRM_INFO("Delayed 3D detection since we're not "
  355. "running the device in SVGA mode yet.\n");
  356. }
  357. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  358. ret = drm_irq_install(dev);
  359. if (unlikely(ret != 0)) {
  360. DRM_ERROR("Failed installing irq: %d\n", ret);
  361. goto out_no_irq;
  362. }
  363. }
  364. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  365. register_pm_notifier(&dev_priv->pm_nb);
  366. return 0;
  367. out_no_irq:
  368. if (dev_priv->enable_fb) {
  369. vmw_fb_close(dev_priv);
  370. vmw_kms_restore_vga(dev_priv);
  371. vmw_3d_resource_dec(dev_priv);
  372. }
  373. out_no_fifo:
  374. vmw_overlay_close(dev_priv);
  375. vmw_kms_close(dev_priv);
  376. out_no_kms:
  377. if (dev_priv->stealth)
  378. pci_release_region(dev->pdev, 2);
  379. else
  380. pci_release_regions(dev->pdev);
  381. out_no_device:
  382. ttm_object_device_release(&dev_priv->tdev);
  383. out_err4:
  384. iounmap(dev_priv->mmio_virt);
  385. out_err3:
  386. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  387. dev_priv->mmio_size, DRM_MTRR_WC);
  388. if (dev_priv->has_gmr)
  389. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  390. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  391. out_err2:
  392. (void)ttm_bo_device_release(&dev_priv->bdev);
  393. out_err1:
  394. vmw_ttm_global_release(dev_priv);
  395. out_err0:
  396. idr_destroy(&dev_priv->surface_idr);
  397. idr_destroy(&dev_priv->context_idr);
  398. idr_destroy(&dev_priv->stream_idr);
  399. kfree(dev_priv);
  400. return ret;
  401. }
  402. static int vmw_driver_unload(struct drm_device *dev)
  403. {
  404. struct vmw_private *dev_priv = vmw_priv(dev);
  405. unregister_pm_notifier(&dev_priv->pm_nb);
  406. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  407. drm_irq_uninstall(dev_priv->dev);
  408. if (dev_priv->enable_fb) {
  409. vmw_fb_close(dev_priv);
  410. vmw_kms_restore_vga(dev_priv);
  411. vmw_3d_resource_dec(dev_priv);
  412. }
  413. vmw_kms_close(dev_priv);
  414. vmw_overlay_close(dev_priv);
  415. if (dev_priv->stealth)
  416. pci_release_region(dev->pdev, 2);
  417. else
  418. pci_release_regions(dev->pdev);
  419. ttm_object_device_release(&dev_priv->tdev);
  420. iounmap(dev_priv->mmio_virt);
  421. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  422. dev_priv->mmio_size, DRM_MTRR_WC);
  423. if (dev_priv->has_gmr)
  424. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  425. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  426. (void)ttm_bo_device_release(&dev_priv->bdev);
  427. vmw_ttm_global_release(dev_priv);
  428. idr_destroy(&dev_priv->surface_idr);
  429. idr_destroy(&dev_priv->context_idr);
  430. idr_destroy(&dev_priv->stream_idr);
  431. kfree(dev_priv);
  432. return 0;
  433. }
  434. static void vmw_postclose(struct drm_device *dev,
  435. struct drm_file *file_priv)
  436. {
  437. struct vmw_fpriv *vmw_fp;
  438. vmw_fp = vmw_fpriv(file_priv);
  439. ttm_object_file_release(&vmw_fp->tfile);
  440. if (vmw_fp->locked_master)
  441. drm_master_put(&vmw_fp->locked_master);
  442. kfree(vmw_fp);
  443. }
  444. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  445. {
  446. struct vmw_private *dev_priv = vmw_priv(dev);
  447. struct vmw_fpriv *vmw_fp;
  448. int ret = -ENOMEM;
  449. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  450. if (unlikely(vmw_fp == NULL))
  451. return ret;
  452. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  453. if (unlikely(vmw_fp->tfile == NULL))
  454. goto out_no_tfile;
  455. file_priv->driver_priv = vmw_fp;
  456. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  457. dev_priv->bdev.dev_mapping =
  458. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  459. return 0;
  460. out_no_tfile:
  461. kfree(vmw_fp);
  462. return ret;
  463. }
  464. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  465. unsigned long arg)
  466. {
  467. struct drm_file *file_priv = filp->private_data;
  468. struct drm_device *dev = file_priv->minor->dev;
  469. unsigned int nr = DRM_IOCTL_NR(cmd);
  470. /*
  471. * Do extra checking on driver private ioctls.
  472. */
  473. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  474. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  475. struct drm_ioctl_desc *ioctl =
  476. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  477. if (unlikely(ioctl->cmd_drv != cmd)) {
  478. DRM_ERROR("Invalid command format, ioctl %d\n",
  479. nr - DRM_COMMAND_BASE);
  480. return -EINVAL;
  481. }
  482. }
  483. return drm_ioctl(filp, cmd, arg);
  484. }
  485. static int vmw_firstopen(struct drm_device *dev)
  486. {
  487. struct vmw_private *dev_priv = vmw_priv(dev);
  488. dev_priv->is_opened = true;
  489. return 0;
  490. }
  491. static void vmw_lastclose(struct drm_device *dev)
  492. {
  493. struct vmw_private *dev_priv = vmw_priv(dev);
  494. struct drm_crtc *crtc;
  495. struct drm_mode_set set;
  496. int ret;
  497. /**
  498. * Do nothing on the lastclose call from drm_unload.
  499. */
  500. if (!dev_priv->is_opened)
  501. return;
  502. dev_priv->is_opened = false;
  503. set.x = 0;
  504. set.y = 0;
  505. set.fb = NULL;
  506. set.mode = NULL;
  507. set.connectors = NULL;
  508. set.num_connectors = 0;
  509. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  510. set.crtc = crtc;
  511. ret = crtc->funcs->set_config(&set);
  512. WARN_ON(ret != 0);
  513. }
  514. }
  515. static void vmw_master_init(struct vmw_master *vmaster)
  516. {
  517. ttm_lock_init(&vmaster->lock);
  518. INIT_LIST_HEAD(&vmaster->fb_surf);
  519. mutex_init(&vmaster->fb_surf_mutex);
  520. }
  521. static int vmw_master_create(struct drm_device *dev,
  522. struct drm_master *master)
  523. {
  524. struct vmw_master *vmaster;
  525. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  526. if (unlikely(vmaster == NULL))
  527. return -ENOMEM;
  528. vmw_master_init(vmaster);
  529. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  530. master->driver_priv = vmaster;
  531. return 0;
  532. }
  533. static void vmw_master_destroy(struct drm_device *dev,
  534. struct drm_master *master)
  535. {
  536. struct vmw_master *vmaster = vmw_master(master);
  537. master->driver_priv = NULL;
  538. kfree(vmaster);
  539. }
  540. static int vmw_master_set(struct drm_device *dev,
  541. struct drm_file *file_priv,
  542. bool from_open)
  543. {
  544. struct vmw_private *dev_priv = vmw_priv(dev);
  545. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  546. struct vmw_master *active = dev_priv->active_master;
  547. struct vmw_master *vmaster = vmw_master(file_priv->master);
  548. int ret = 0;
  549. if (!dev_priv->enable_fb) {
  550. ret = vmw_3d_resource_inc(dev_priv);
  551. if (unlikely(ret != 0))
  552. return ret;
  553. vmw_kms_save_vga(dev_priv);
  554. mutex_lock(&dev_priv->hw_mutex);
  555. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  556. mutex_unlock(&dev_priv->hw_mutex);
  557. }
  558. if (active) {
  559. BUG_ON(active != &dev_priv->fbdev_master);
  560. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  561. if (unlikely(ret != 0))
  562. goto out_no_active_lock;
  563. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  564. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  565. if (unlikely(ret != 0)) {
  566. DRM_ERROR("Unable to clean VRAM on "
  567. "master drop.\n");
  568. }
  569. dev_priv->active_master = NULL;
  570. }
  571. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  572. if (!from_open) {
  573. ttm_vt_unlock(&vmaster->lock);
  574. BUG_ON(vmw_fp->locked_master != file_priv->master);
  575. drm_master_put(&vmw_fp->locked_master);
  576. }
  577. dev_priv->active_master = vmaster;
  578. return 0;
  579. out_no_active_lock:
  580. if (!dev_priv->enable_fb) {
  581. mutex_lock(&dev_priv->hw_mutex);
  582. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  583. mutex_unlock(&dev_priv->hw_mutex);
  584. vmw_kms_restore_vga(dev_priv);
  585. vmw_3d_resource_dec(dev_priv);
  586. }
  587. return ret;
  588. }
  589. static void vmw_master_drop(struct drm_device *dev,
  590. struct drm_file *file_priv,
  591. bool from_release)
  592. {
  593. struct vmw_private *dev_priv = vmw_priv(dev);
  594. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  595. struct vmw_master *vmaster = vmw_master(file_priv->master);
  596. int ret;
  597. /**
  598. * Make sure the master doesn't disappear while we have
  599. * it locked.
  600. */
  601. vmw_fp->locked_master = drm_master_get(file_priv->master);
  602. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  603. vmw_kms_idle_workqueues(vmaster);
  604. if (unlikely((ret != 0))) {
  605. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  606. drm_master_put(&vmw_fp->locked_master);
  607. }
  608. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  609. if (!dev_priv->enable_fb) {
  610. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  611. if (unlikely(ret != 0))
  612. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  613. mutex_lock(&dev_priv->hw_mutex);
  614. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  615. mutex_unlock(&dev_priv->hw_mutex);
  616. vmw_kms_restore_vga(dev_priv);
  617. vmw_3d_resource_dec(dev_priv);
  618. }
  619. dev_priv->active_master = &dev_priv->fbdev_master;
  620. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  621. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  622. if (dev_priv->enable_fb)
  623. vmw_fb_on(dev_priv);
  624. }
  625. static void vmw_remove(struct pci_dev *pdev)
  626. {
  627. struct drm_device *dev = pci_get_drvdata(pdev);
  628. drm_put_dev(dev);
  629. }
  630. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  631. void *ptr)
  632. {
  633. struct vmw_private *dev_priv =
  634. container_of(nb, struct vmw_private, pm_nb);
  635. struct vmw_master *vmaster = dev_priv->active_master;
  636. switch (val) {
  637. case PM_HIBERNATION_PREPARE:
  638. case PM_SUSPEND_PREPARE:
  639. ttm_suspend_lock(&vmaster->lock);
  640. /**
  641. * This empties VRAM and unbinds all GMR bindings.
  642. * Buffer contents is moved to swappable memory.
  643. */
  644. ttm_bo_swapout_all(&dev_priv->bdev);
  645. break;
  646. case PM_POST_HIBERNATION:
  647. case PM_POST_SUSPEND:
  648. case PM_POST_RESTORE:
  649. ttm_suspend_unlock(&vmaster->lock);
  650. break;
  651. case PM_RESTORE_PREPARE:
  652. break;
  653. default:
  654. break;
  655. }
  656. return 0;
  657. }
  658. /**
  659. * These might not be needed with the virtual SVGA device.
  660. */
  661. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  662. {
  663. struct drm_device *dev = pci_get_drvdata(pdev);
  664. struct vmw_private *dev_priv = vmw_priv(dev);
  665. if (dev_priv->num_3d_resources != 0) {
  666. DRM_INFO("Can't suspend or hibernate "
  667. "while 3D resources are active.\n");
  668. return -EBUSY;
  669. }
  670. pci_save_state(pdev);
  671. pci_disable_device(pdev);
  672. pci_set_power_state(pdev, PCI_D3hot);
  673. return 0;
  674. }
  675. static int vmw_pci_resume(struct pci_dev *pdev)
  676. {
  677. pci_set_power_state(pdev, PCI_D0);
  678. pci_restore_state(pdev);
  679. return pci_enable_device(pdev);
  680. }
  681. static int vmw_pm_suspend(struct device *kdev)
  682. {
  683. struct pci_dev *pdev = to_pci_dev(kdev);
  684. struct pm_message dummy;
  685. dummy.event = 0;
  686. return vmw_pci_suspend(pdev, dummy);
  687. }
  688. static int vmw_pm_resume(struct device *kdev)
  689. {
  690. struct pci_dev *pdev = to_pci_dev(kdev);
  691. return vmw_pci_resume(pdev);
  692. }
  693. static int vmw_pm_prepare(struct device *kdev)
  694. {
  695. struct pci_dev *pdev = to_pci_dev(kdev);
  696. struct drm_device *dev = pci_get_drvdata(pdev);
  697. struct vmw_private *dev_priv = vmw_priv(dev);
  698. /**
  699. * Release 3d reference held by fbdev and potentially
  700. * stop fifo.
  701. */
  702. dev_priv->suspended = true;
  703. if (dev_priv->enable_fb)
  704. vmw_3d_resource_dec(dev_priv);
  705. if (dev_priv->num_3d_resources != 0) {
  706. DRM_INFO("Can't suspend or hibernate "
  707. "while 3D resources are active.\n");
  708. if (dev_priv->enable_fb)
  709. vmw_3d_resource_inc(dev_priv);
  710. dev_priv->suspended = false;
  711. return -EBUSY;
  712. }
  713. return 0;
  714. }
  715. static void vmw_pm_complete(struct device *kdev)
  716. {
  717. struct pci_dev *pdev = to_pci_dev(kdev);
  718. struct drm_device *dev = pci_get_drvdata(pdev);
  719. struct vmw_private *dev_priv = vmw_priv(dev);
  720. /**
  721. * Reclaim 3d reference held by fbdev and potentially
  722. * start fifo.
  723. */
  724. if (dev_priv->enable_fb)
  725. vmw_3d_resource_inc(dev_priv);
  726. dev_priv->suspended = false;
  727. }
  728. static const struct dev_pm_ops vmw_pm_ops = {
  729. .prepare = vmw_pm_prepare,
  730. .complete = vmw_pm_complete,
  731. .suspend = vmw_pm_suspend,
  732. .resume = vmw_pm_resume,
  733. };
  734. static struct drm_driver driver = {
  735. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  736. DRIVER_MODESET,
  737. .load = vmw_driver_load,
  738. .unload = vmw_driver_unload,
  739. .firstopen = vmw_firstopen,
  740. .lastclose = vmw_lastclose,
  741. .irq_preinstall = vmw_irq_preinstall,
  742. .irq_postinstall = vmw_irq_postinstall,
  743. .irq_uninstall = vmw_irq_uninstall,
  744. .irq_handler = vmw_irq_handler,
  745. .get_vblank_counter = vmw_get_vblank_counter,
  746. .reclaim_buffers_locked = NULL,
  747. .ioctls = vmw_ioctls,
  748. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  749. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  750. .master_create = vmw_master_create,
  751. .master_destroy = vmw_master_destroy,
  752. .master_set = vmw_master_set,
  753. .master_drop = vmw_master_drop,
  754. .open = vmw_driver_open,
  755. .postclose = vmw_postclose,
  756. .fops = {
  757. .owner = THIS_MODULE,
  758. .open = drm_open,
  759. .release = drm_release,
  760. .unlocked_ioctl = vmw_unlocked_ioctl,
  761. .mmap = vmw_mmap,
  762. .poll = drm_poll,
  763. .fasync = drm_fasync,
  764. #if defined(CONFIG_COMPAT)
  765. .compat_ioctl = drm_compat_ioctl,
  766. #endif
  767. .llseek = noop_llseek,
  768. },
  769. .name = VMWGFX_DRIVER_NAME,
  770. .desc = VMWGFX_DRIVER_DESC,
  771. .date = VMWGFX_DRIVER_DATE,
  772. .major = VMWGFX_DRIVER_MAJOR,
  773. .minor = VMWGFX_DRIVER_MINOR,
  774. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  775. };
  776. static struct pci_driver vmw_pci_driver = {
  777. .name = VMWGFX_DRIVER_NAME,
  778. .id_table = vmw_pci_id_list,
  779. .probe = vmw_probe,
  780. .remove = vmw_remove,
  781. .driver = {
  782. .pm = &vmw_pm_ops
  783. }
  784. };
  785. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  786. {
  787. return drm_get_pci_dev(pdev, ent, &driver);
  788. }
  789. static int __init vmwgfx_init(void)
  790. {
  791. int ret;
  792. ret = drm_pci_init(&driver, &vmw_pci_driver);
  793. if (ret)
  794. DRM_ERROR("Failed initializing DRM.\n");
  795. return ret;
  796. }
  797. static void __exit vmwgfx_exit(void)
  798. {
  799. drm_pci_exit(&driver, &vmw_pci_driver);
  800. }
  801. module_init(vmwgfx_init);
  802. module_exit(vmwgfx_exit);
  803. MODULE_AUTHOR("VMware Inc. and others");
  804. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  805. MODULE_LICENSE("GPL and additional rights");
  806. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  807. __stringify(VMWGFX_DRIVER_MINOR) "."
  808. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  809. "0");