radeon_mode.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm_crtc.h>
  32. #include <drm_mode.h>
  33. #include <drm_edid.h>
  34. #include <drm_dp_helper.h>
  35. #include <drm_fixed.h>
  36. #include <drm_crtc_helper.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. struct radeon_bo;
  40. struct radeon_device;
  41. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  42. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  43. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  44. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  45. enum radeon_rmx_type {
  46. RMX_OFF,
  47. RMX_FULL,
  48. RMX_CENTER,
  49. RMX_ASPECT
  50. };
  51. enum radeon_tv_std {
  52. TV_STD_NTSC,
  53. TV_STD_PAL,
  54. TV_STD_PAL_M,
  55. TV_STD_PAL_60,
  56. TV_STD_NTSC_J,
  57. TV_STD_SCART_PAL,
  58. TV_STD_SECAM,
  59. TV_STD_PAL_CN,
  60. TV_STD_PAL_N,
  61. };
  62. enum radeon_underscan_type {
  63. UNDERSCAN_OFF,
  64. UNDERSCAN_ON,
  65. UNDERSCAN_AUTO,
  66. };
  67. enum radeon_hpd_id {
  68. RADEON_HPD_1 = 0,
  69. RADEON_HPD_2,
  70. RADEON_HPD_3,
  71. RADEON_HPD_4,
  72. RADEON_HPD_5,
  73. RADEON_HPD_6,
  74. RADEON_HPD_NONE = 0xff,
  75. };
  76. #define RADEON_MAX_I2C_BUS 16
  77. /* radeon gpio-based i2c
  78. * 1. "mask" reg and bits
  79. * grabs the gpio pins for software use
  80. * 0=not held 1=held
  81. * 2. "a" reg and bits
  82. * output pin value
  83. * 0=low 1=high
  84. * 3. "en" reg and bits
  85. * sets the pin direction
  86. * 0=input 1=output
  87. * 4. "y" reg and bits
  88. * input pin value
  89. * 0=low 1=high
  90. */
  91. struct radeon_i2c_bus_rec {
  92. bool valid;
  93. /* id used by atom */
  94. uint8_t i2c_id;
  95. /* id used by atom */
  96. enum radeon_hpd_id hpd;
  97. /* can be used with hw i2c engine */
  98. bool hw_capable;
  99. /* uses multi-media i2c engine */
  100. bool mm_i2c;
  101. /* regs and bits */
  102. uint32_t mask_clk_reg;
  103. uint32_t mask_data_reg;
  104. uint32_t a_clk_reg;
  105. uint32_t a_data_reg;
  106. uint32_t en_clk_reg;
  107. uint32_t en_data_reg;
  108. uint32_t y_clk_reg;
  109. uint32_t y_data_reg;
  110. uint32_t mask_clk_mask;
  111. uint32_t mask_data_mask;
  112. uint32_t a_clk_mask;
  113. uint32_t a_data_mask;
  114. uint32_t en_clk_mask;
  115. uint32_t en_data_mask;
  116. uint32_t y_clk_mask;
  117. uint32_t y_data_mask;
  118. };
  119. struct radeon_tmds_pll {
  120. uint32_t freq;
  121. uint32_t value;
  122. };
  123. #define RADEON_MAX_BIOS_CONNECTOR 16
  124. /* pll flags */
  125. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  126. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  127. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  128. #define RADEON_PLL_LEGACY (1 << 3)
  129. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  130. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  131. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  132. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  133. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  134. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  135. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  136. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  137. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  138. #define RADEON_PLL_IS_LCD (1 << 13)
  139. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  140. struct radeon_pll {
  141. /* reference frequency */
  142. uint32_t reference_freq;
  143. /* fixed dividers */
  144. uint32_t reference_div;
  145. uint32_t post_div;
  146. /* pll in/out limits */
  147. uint32_t pll_in_min;
  148. uint32_t pll_in_max;
  149. uint32_t pll_out_min;
  150. uint32_t pll_out_max;
  151. uint32_t lcd_pll_out_min;
  152. uint32_t lcd_pll_out_max;
  153. uint32_t best_vco;
  154. /* divider limits */
  155. uint32_t min_ref_div;
  156. uint32_t max_ref_div;
  157. uint32_t min_post_div;
  158. uint32_t max_post_div;
  159. uint32_t min_feedback_div;
  160. uint32_t max_feedback_div;
  161. uint32_t min_frac_feedback_div;
  162. uint32_t max_frac_feedback_div;
  163. /* flags for the current clock */
  164. uint32_t flags;
  165. /* pll id */
  166. uint32_t id;
  167. };
  168. struct radeon_i2c_chan {
  169. struct i2c_adapter adapter;
  170. struct drm_device *dev;
  171. union {
  172. struct i2c_algo_bit_data bit;
  173. struct i2c_algo_dp_aux_data dp;
  174. } algo;
  175. struct radeon_i2c_bus_rec rec;
  176. };
  177. /* mostly for macs, but really any system without connector tables */
  178. enum radeon_connector_table {
  179. CT_NONE = 0,
  180. CT_GENERIC,
  181. CT_IBOOK,
  182. CT_POWERBOOK_EXTERNAL,
  183. CT_POWERBOOK_INTERNAL,
  184. CT_POWERBOOK_VGA,
  185. CT_MINI_EXTERNAL,
  186. CT_MINI_INTERNAL,
  187. CT_IMAC_G5_ISIGHT,
  188. CT_EMAC,
  189. CT_RN50_POWER,
  190. CT_MAC_X800,
  191. CT_MAC_G5_9600,
  192. };
  193. enum radeon_dvo_chip {
  194. DVO_SIL164,
  195. DVO_SIL1178,
  196. };
  197. struct radeon_fbdev;
  198. struct radeon_mode_info {
  199. struct atom_context *atom_context;
  200. struct card_info *atom_card_info;
  201. enum radeon_connector_table connector_table;
  202. bool mode_config_initialized;
  203. struct radeon_crtc *crtcs[6];
  204. /* DVI-I properties */
  205. struct drm_property *coherent_mode_property;
  206. /* DAC enable load detect */
  207. struct drm_property *load_detect_property;
  208. /* TV standard */
  209. struct drm_property *tv_std_property;
  210. /* legacy TMDS PLL detect */
  211. struct drm_property *tmds_pll_property;
  212. /* underscan */
  213. struct drm_property *underscan_property;
  214. struct drm_property *underscan_hborder_property;
  215. struct drm_property *underscan_vborder_property;
  216. /* hardcoded DFP edid from BIOS */
  217. struct edid *bios_hardcoded_edid;
  218. int bios_hardcoded_edid_size;
  219. /* pointer to fbdev info structure */
  220. struct radeon_fbdev *rfbdev;
  221. };
  222. #define MAX_H_CODE_TIMING_LEN 32
  223. #define MAX_V_CODE_TIMING_LEN 32
  224. /* need to store these as reading
  225. back code tables is excessive */
  226. struct radeon_tv_regs {
  227. uint32_t tv_uv_adr;
  228. uint32_t timing_cntl;
  229. uint32_t hrestart;
  230. uint32_t vrestart;
  231. uint32_t frestart;
  232. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  233. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  234. };
  235. struct radeon_crtc {
  236. struct drm_crtc base;
  237. int crtc_id;
  238. u16 lut_r[256], lut_g[256], lut_b[256];
  239. bool enabled;
  240. bool can_tile;
  241. uint32_t crtc_offset;
  242. struct drm_gem_object *cursor_bo;
  243. uint64_t cursor_addr;
  244. int cursor_width;
  245. int cursor_height;
  246. uint32_t legacy_display_base_addr;
  247. uint32_t legacy_cursor_offset;
  248. enum radeon_rmx_type rmx_type;
  249. u8 h_border;
  250. u8 v_border;
  251. fixed20_12 vsc;
  252. fixed20_12 hsc;
  253. struct drm_display_mode native_mode;
  254. int pll_id;
  255. /* page flipping */
  256. struct radeon_unpin_work *unpin_work;
  257. int deferred_flip_completion;
  258. };
  259. struct radeon_encoder_primary_dac {
  260. /* legacy primary dac */
  261. uint32_t ps2_pdac_adj;
  262. };
  263. struct radeon_encoder_lvds {
  264. /* legacy lvds */
  265. uint16_t panel_vcc_delay;
  266. uint8_t panel_pwr_delay;
  267. uint8_t panel_digon_delay;
  268. uint8_t panel_blon_delay;
  269. uint16_t panel_ref_divider;
  270. uint8_t panel_post_divider;
  271. uint16_t panel_fb_divider;
  272. bool use_bios_dividers;
  273. uint32_t lvds_gen_cntl;
  274. /* panel mode */
  275. struct drm_display_mode native_mode;
  276. struct backlight_device *bl_dev;
  277. int dpms_mode;
  278. uint8_t backlight_level;
  279. };
  280. struct radeon_encoder_tv_dac {
  281. /* legacy tv dac */
  282. uint32_t ps2_tvdac_adj;
  283. uint32_t ntsc_tvdac_adj;
  284. uint32_t pal_tvdac_adj;
  285. int h_pos;
  286. int v_pos;
  287. int h_size;
  288. int supported_tv_stds;
  289. bool tv_on;
  290. enum radeon_tv_std tv_std;
  291. struct radeon_tv_regs tv;
  292. };
  293. struct radeon_encoder_int_tmds {
  294. /* legacy int tmds */
  295. struct radeon_tmds_pll tmds_pll[4];
  296. };
  297. struct radeon_encoder_ext_tmds {
  298. /* tmds over dvo */
  299. struct radeon_i2c_chan *i2c_bus;
  300. uint8_t slave_addr;
  301. enum radeon_dvo_chip dvo_chip;
  302. };
  303. /* spread spectrum */
  304. struct radeon_atom_ss {
  305. uint16_t percentage;
  306. uint8_t type;
  307. uint16_t step;
  308. uint8_t delay;
  309. uint8_t range;
  310. uint8_t refdiv;
  311. /* asic_ss */
  312. uint16_t rate;
  313. uint16_t amount;
  314. };
  315. struct radeon_encoder_atom_dig {
  316. bool linkb;
  317. /* atom dig */
  318. bool coherent_mode;
  319. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  320. /* atom lvds/edp */
  321. uint32_t lcd_misc;
  322. uint16_t panel_pwr_delay;
  323. uint32_t lcd_ss_id;
  324. /* panel mode */
  325. struct drm_display_mode native_mode;
  326. struct backlight_device *bl_dev;
  327. int dpms_mode;
  328. uint8_t backlight_level;
  329. };
  330. struct radeon_encoder_atom_dac {
  331. enum radeon_tv_std tv_std;
  332. };
  333. struct radeon_encoder {
  334. struct drm_encoder base;
  335. uint32_t encoder_enum;
  336. uint32_t encoder_id;
  337. uint32_t devices;
  338. uint32_t active_device;
  339. uint32_t flags;
  340. uint32_t pixel_clock;
  341. enum radeon_rmx_type rmx_type;
  342. enum radeon_underscan_type underscan_type;
  343. uint32_t underscan_hborder;
  344. uint32_t underscan_vborder;
  345. struct drm_display_mode native_mode;
  346. void *enc_priv;
  347. int audio_polling_active;
  348. int hdmi_offset;
  349. int hdmi_config_offset;
  350. int hdmi_audio_workaround;
  351. int hdmi_buffer_status;
  352. bool is_ext_encoder;
  353. u16 caps;
  354. };
  355. struct radeon_connector_atom_dig {
  356. uint32_t igp_lane_info;
  357. /* displayport */
  358. struct radeon_i2c_chan *dp_i2c_bus;
  359. u8 dpcd[8];
  360. u8 dp_sink_type;
  361. int dp_clock;
  362. int dp_lane_count;
  363. bool edp_on;
  364. };
  365. struct radeon_gpio_rec {
  366. bool valid;
  367. u8 id;
  368. u32 reg;
  369. u32 mask;
  370. };
  371. struct radeon_hpd {
  372. enum radeon_hpd_id hpd;
  373. u8 plugged_state;
  374. struct radeon_gpio_rec gpio;
  375. };
  376. struct radeon_router {
  377. u32 router_id;
  378. struct radeon_i2c_bus_rec i2c_info;
  379. u8 i2c_addr;
  380. /* i2c mux */
  381. bool ddc_valid;
  382. u8 ddc_mux_type;
  383. u8 ddc_mux_control_pin;
  384. u8 ddc_mux_state;
  385. /* clock/data mux */
  386. bool cd_valid;
  387. u8 cd_mux_type;
  388. u8 cd_mux_control_pin;
  389. u8 cd_mux_state;
  390. };
  391. struct radeon_connector {
  392. struct drm_connector base;
  393. uint32_t connector_id;
  394. uint32_t devices;
  395. struct radeon_i2c_chan *ddc_bus;
  396. /* some systems have an hdmi and vga port with a shared ddc line */
  397. bool shared_ddc;
  398. /* for some Radeon chip families we apply an additional EDID header
  399. check as part of the DDC probe */
  400. bool requires_extended_probe;
  401. bool use_digital;
  402. /* we need to mind the EDID between detect
  403. and get modes due to analog/digital/tvencoder */
  404. struct edid *edid;
  405. void *con_priv;
  406. bool dac_load_detect;
  407. uint16_t connector_object_id;
  408. struct radeon_hpd hpd;
  409. struct radeon_router router;
  410. struct radeon_i2c_chan *router_bus;
  411. };
  412. struct radeon_framebuffer {
  413. struct drm_framebuffer base;
  414. struct drm_gem_object *obj;
  415. };
  416. extern enum radeon_tv_std
  417. radeon_combios_get_tv_info(struct radeon_device *rdev);
  418. extern enum radeon_tv_std
  419. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  420. extern struct drm_connector *
  421. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  422. extern bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder);
  423. extern bool radeon_connector_encoder_is_dp_bridge(struct drm_connector *connector);
  424. extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
  425. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  426. extern void radeon_connector_hotplug(struct drm_connector *connector);
  427. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  428. struct drm_display_mode *mode);
  429. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  430. struct drm_display_mode *mode);
  431. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  432. struct drm_connector *connector);
  433. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  434. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  435. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  436. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  437. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  438. int action, uint8_t lane_num,
  439. uint8_t lane_set);
  440. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  441. extern struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder);
  442. extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  443. u8 write_byte, u8 *read_byte);
  444. extern void radeon_i2c_init(struct radeon_device *rdev);
  445. extern void radeon_i2c_fini(struct radeon_device *rdev);
  446. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  447. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  448. extern void radeon_i2c_add(struct radeon_device *rdev,
  449. struct radeon_i2c_bus_rec *rec,
  450. const char *name);
  451. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  452. struct radeon_i2c_bus_rec *i2c_bus);
  453. extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
  454. struct radeon_i2c_bus_rec *rec,
  455. const char *name);
  456. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  457. struct radeon_i2c_bus_rec *rec,
  458. const char *name);
  459. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  460. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  461. u8 slave_addr,
  462. u8 addr,
  463. u8 *val);
  464. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  465. u8 slave_addr,
  466. u8 addr,
  467. u8 val);
  468. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  469. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  470. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector,
  471. bool requires_extended_probe);
  472. extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
  473. extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
  474. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  475. struct radeon_atom_ss *ss,
  476. int id);
  477. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  478. struct radeon_atom_ss *ss,
  479. int id, u32 clock);
  480. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  481. uint64_t freq,
  482. uint32_t *dot_clock_p,
  483. uint32_t *fb_div_p,
  484. uint32_t *frac_fb_div_p,
  485. uint32_t *ref_div_p,
  486. uint32_t *post_div_p);
  487. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  488. u32 freq,
  489. u32 *dot_clock_p,
  490. u32 *fb_div_p,
  491. u32 *frac_fb_div_p,
  492. u32 *ref_div_p,
  493. u32 *post_div_p);
  494. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  495. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  496. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  497. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  498. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  499. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  500. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  501. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  502. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  503. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  504. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  505. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  506. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  507. struct drm_framebuffer *old_fb);
  508. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  509. struct drm_framebuffer *fb,
  510. int x, int y,
  511. enum mode_set_atomic state);
  512. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  513. struct drm_display_mode *mode,
  514. struct drm_display_mode *adjusted_mode,
  515. int x, int y,
  516. struct drm_framebuffer *old_fb);
  517. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  518. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  519. struct drm_framebuffer *old_fb);
  520. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  521. struct drm_framebuffer *fb,
  522. int x, int y,
  523. enum mode_set_atomic state);
  524. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  525. struct drm_framebuffer *fb,
  526. int x, int y, int atomic);
  527. extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
  528. struct drm_file *file_priv,
  529. uint32_t handle,
  530. uint32_t width,
  531. uint32_t height);
  532. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  533. int x, int y);
  534. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  535. int *vpos, int *hpos);
  536. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  537. extern struct edid *
  538. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  539. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  540. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  541. extern struct radeon_encoder_atom_dig *
  542. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  543. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  544. struct radeon_encoder_int_tmds *tmds);
  545. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  546. struct radeon_encoder_int_tmds *tmds);
  547. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  548. struct radeon_encoder_int_tmds *tmds);
  549. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  550. struct radeon_encoder_ext_tmds *tmds);
  551. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  552. struct radeon_encoder_ext_tmds *tmds);
  553. extern struct radeon_encoder_primary_dac *
  554. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  555. extern struct radeon_encoder_tv_dac *
  556. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  557. extern struct radeon_encoder_lvds *
  558. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  559. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  560. extern struct radeon_encoder_tv_dac *
  561. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  562. extern struct radeon_encoder_primary_dac *
  563. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  564. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  565. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  566. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  567. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  568. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  569. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  570. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  571. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  572. extern void
  573. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  574. extern void
  575. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  576. extern void
  577. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  578. extern void
  579. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  580. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  581. u16 blue, int regno);
  582. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  583. u16 *blue, int regno);
  584. void radeon_framebuffer_init(struct drm_device *dev,
  585. struct radeon_framebuffer *rfb,
  586. struct drm_mode_fb_cmd *mode_cmd,
  587. struct drm_gem_object *obj);
  588. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  589. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  590. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  591. void radeon_atombios_init_crtc(struct drm_device *dev,
  592. struct radeon_crtc *radeon_crtc);
  593. void radeon_legacy_init_crtc(struct drm_device *dev,
  594. struct radeon_crtc *radeon_crtc);
  595. void radeon_get_clock_info(struct drm_device *dev);
  596. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  597. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  598. void radeon_enc_destroy(struct drm_encoder *encoder);
  599. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  600. void radeon_combios_asic_init(struct drm_device *dev);
  601. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  602. struct drm_display_mode *mode,
  603. struct drm_display_mode *adjusted_mode);
  604. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  605. struct drm_display_mode *adjusted_mode);
  606. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  607. /* legacy tv */
  608. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  609. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  610. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  611. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  612. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  613. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  614. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  615. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  616. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  617. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  618. struct drm_display_mode *mode,
  619. struct drm_display_mode *adjusted_mode);
  620. /* fbdev layer */
  621. int radeon_fbdev_init(struct radeon_device *rdev);
  622. void radeon_fbdev_fini(struct radeon_device *rdev);
  623. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  624. int radeon_fbdev_total_size(struct radeon_device *rdev);
  625. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  626. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  627. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  628. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  629. #endif