radeon_encoders.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. static struct drm_connector *
  214. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder)
  215. {
  216. struct drm_device *dev = encoder->dev;
  217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  218. struct drm_connector *connector;
  219. struct radeon_connector *radeon_connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. radeon_connector = to_radeon_connector(connector);
  222. if (radeon_encoder->devices & radeon_connector->devices)
  223. return connector;
  224. }
  225. return NULL;
  226. }
  227. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  228. {
  229. struct drm_device *dev = encoder->dev;
  230. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  231. struct drm_encoder *other_encoder;
  232. struct radeon_encoder *other_radeon_encoder;
  233. if (radeon_encoder->is_ext_encoder)
  234. return NULL;
  235. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  236. if (other_encoder == encoder)
  237. continue;
  238. other_radeon_encoder = to_radeon_encoder(other_encoder);
  239. if (other_radeon_encoder->is_ext_encoder &&
  240. (radeon_encoder->devices & other_radeon_encoder->devices))
  241. return other_encoder;
  242. }
  243. return NULL;
  244. }
  245. bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder)
  246. {
  247. struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder);
  248. if (other_encoder) {
  249. struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder);
  250. switch (radeon_encoder->encoder_id) {
  251. case ENCODER_OBJECT_ID_TRAVIS:
  252. case ENCODER_OBJECT_ID_NUTMEG:
  253. return true;
  254. default:
  255. return false;
  256. }
  257. }
  258. return false;
  259. }
  260. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  261. struct drm_display_mode *adjusted_mode)
  262. {
  263. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  264. struct drm_device *dev = encoder->dev;
  265. struct radeon_device *rdev = dev->dev_private;
  266. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  267. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  268. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  269. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  270. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  271. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  272. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  273. adjusted_mode->clock = native_mode->clock;
  274. adjusted_mode->flags = native_mode->flags;
  275. if (ASIC_IS_AVIVO(rdev)) {
  276. adjusted_mode->hdisplay = native_mode->hdisplay;
  277. adjusted_mode->vdisplay = native_mode->vdisplay;
  278. }
  279. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  280. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  281. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  282. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  283. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  284. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  285. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  286. if (ASIC_IS_AVIVO(rdev)) {
  287. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  288. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  289. }
  290. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  291. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  292. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  293. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  294. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  295. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  296. }
  297. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  298. struct drm_display_mode *mode,
  299. struct drm_display_mode *adjusted_mode)
  300. {
  301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  302. struct drm_device *dev = encoder->dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. /* set the active encoder to connector routing */
  305. radeon_encoder_set_active_device(encoder);
  306. drm_mode_set_crtcinfo(adjusted_mode, 0);
  307. /* hw bug */
  308. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  310. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  311. /* get the native mode for LVDS */
  312. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  313. radeon_panel_mode_fixup(encoder, adjusted_mode);
  314. /* get the native mode for TV */
  315. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  316. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  317. if (tv_dac) {
  318. if (tv_dac->tv_std == TV_STD_NTSC ||
  319. tv_dac->tv_std == TV_STD_NTSC_J ||
  320. tv_dac->tv_std == TV_STD_PAL_M)
  321. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  322. else
  323. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  324. }
  325. }
  326. if (ASIC_IS_DCE3(rdev) &&
  327. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  328. radeon_encoder_is_dp_bridge(encoder))) {
  329. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  330. radeon_dp_set_link_config(connector, mode);
  331. }
  332. return true;
  333. }
  334. static void
  335. atombios_dac_setup(struct drm_encoder *encoder, int action)
  336. {
  337. struct drm_device *dev = encoder->dev;
  338. struct radeon_device *rdev = dev->dev_private;
  339. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  340. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  341. int index = 0;
  342. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  343. memset(&args, 0, sizeof(args));
  344. switch (radeon_encoder->encoder_id) {
  345. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  346. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  347. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  348. break;
  349. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  350. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  351. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  352. break;
  353. }
  354. args.ucAction = action;
  355. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  356. args.ucDacStandard = ATOM_DAC1_PS2;
  357. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  358. args.ucDacStandard = ATOM_DAC1_CV;
  359. else {
  360. switch (dac_info->tv_std) {
  361. case TV_STD_PAL:
  362. case TV_STD_PAL_M:
  363. case TV_STD_SCART_PAL:
  364. case TV_STD_SECAM:
  365. case TV_STD_PAL_CN:
  366. args.ucDacStandard = ATOM_DAC1_PAL;
  367. break;
  368. case TV_STD_NTSC:
  369. case TV_STD_NTSC_J:
  370. case TV_STD_PAL_60:
  371. default:
  372. args.ucDacStandard = ATOM_DAC1_NTSC;
  373. break;
  374. }
  375. }
  376. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. static void
  380. atombios_tv_setup(struct drm_encoder *encoder, int action)
  381. {
  382. struct drm_device *dev = encoder->dev;
  383. struct radeon_device *rdev = dev->dev_private;
  384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  385. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  386. int index = 0;
  387. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  388. memset(&args, 0, sizeof(args));
  389. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  390. args.sTVEncoder.ucAction = action;
  391. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  392. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  393. else {
  394. switch (dac_info->tv_std) {
  395. case TV_STD_NTSC:
  396. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  397. break;
  398. case TV_STD_PAL:
  399. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  400. break;
  401. case TV_STD_PAL_M:
  402. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  403. break;
  404. case TV_STD_PAL_60:
  405. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  406. break;
  407. case TV_STD_NTSC_J:
  408. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  409. break;
  410. case TV_STD_SCART_PAL:
  411. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  412. break;
  413. case TV_STD_SECAM:
  414. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  415. break;
  416. case TV_STD_PAL_CN:
  417. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  418. break;
  419. default:
  420. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  421. break;
  422. }
  423. }
  424. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  425. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  426. }
  427. union dvo_encoder_control {
  428. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  429. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  430. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  431. };
  432. void
  433. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  434. {
  435. struct drm_device *dev = encoder->dev;
  436. struct radeon_device *rdev = dev->dev_private;
  437. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  438. union dvo_encoder_control args;
  439. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  440. memset(&args, 0, sizeof(args));
  441. if (ASIC_IS_DCE3(rdev)) {
  442. /* DCE3+ */
  443. args.dvo_v3.ucAction = action;
  444. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  446. } else if (ASIC_IS_DCE2(rdev)) {
  447. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  448. args.dvo.sDVOEncoder.ucAction = action;
  449. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  450. /* DFP1, CRT1, TV1 depending on the type of port */
  451. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  452. if (radeon_encoder->pixel_clock > 165000)
  453. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  454. } else {
  455. /* R4xx, R5xx */
  456. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  457. if (radeon_encoder->pixel_clock > 165000)
  458. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  459. /*if (pScrn->rgbBits == 8)*/
  460. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  461. }
  462. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  463. }
  464. union lvds_encoder_control {
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  466. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  467. };
  468. void
  469. atombios_digital_setup(struct drm_encoder *encoder, int action)
  470. {
  471. struct drm_device *dev = encoder->dev;
  472. struct radeon_device *rdev = dev->dev_private;
  473. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  474. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  475. union lvds_encoder_control args;
  476. int index = 0;
  477. int hdmi_detected = 0;
  478. uint8_t frev, crev;
  479. if (!dig)
  480. return;
  481. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  482. hdmi_detected = 1;
  483. memset(&args, 0, sizeof(args));
  484. switch (radeon_encoder->encoder_id) {
  485. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  486. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  487. break;
  488. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  489. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  490. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  491. break;
  492. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  493. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  494. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  495. else
  496. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  497. break;
  498. }
  499. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  500. return;
  501. switch (frev) {
  502. case 1:
  503. case 2:
  504. switch (crev) {
  505. case 1:
  506. args.v1.ucMisc = 0;
  507. args.v1.ucAction = action;
  508. if (hdmi_detected)
  509. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  510. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  511. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  512. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  513. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  514. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  515. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  516. } else {
  517. if (dig->linkb)
  518. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  519. if (radeon_encoder->pixel_clock > 165000)
  520. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  521. /*if (pScrn->rgbBits == 8) */
  522. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  523. }
  524. break;
  525. case 2:
  526. case 3:
  527. args.v2.ucMisc = 0;
  528. args.v2.ucAction = action;
  529. if (crev == 3) {
  530. if (dig->coherent_mode)
  531. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  532. }
  533. if (hdmi_detected)
  534. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  535. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  536. args.v2.ucTruncate = 0;
  537. args.v2.ucSpatial = 0;
  538. args.v2.ucTemporal = 0;
  539. args.v2.ucFRC = 0;
  540. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  541. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  542. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  543. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  544. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  545. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  546. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  547. }
  548. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  549. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  550. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  551. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  552. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  553. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  554. }
  555. } else {
  556. if (dig->linkb)
  557. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  558. if (radeon_encoder->pixel_clock > 165000)
  559. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  560. }
  561. break;
  562. default:
  563. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  564. break;
  565. }
  566. break;
  567. default:
  568. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  569. break;
  570. }
  571. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  572. }
  573. int
  574. atombios_get_encoder_mode(struct drm_encoder *encoder)
  575. {
  576. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  577. struct drm_device *dev = encoder->dev;
  578. struct radeon_device *rdev = dev->dev_private;
  579. struct drm_connector *connector;
  580. struct radeon_connector *radeon_connector;
  581. struct radeon_connector_atom_dig *dig_connector;
  582. /* dp bridges are always DP */
  583. if (radeon_encoder_is_dp_bridge(encoder))
  584. return ATOM_ENCODER_MODE_DP;
  585. /* DVO is always DVO */
  586. if (radeon_encoder->encoder_id == ATOM_ENCODER_MODE_DVO)
  587. return ATOM_ENCODER_MODE_DVO;
  588. connector = radeon_get_connector_for_encoder(encoder);
  589. /* if we don't have an active device yet, just use one of
  590. * the connectors tied to the encoder.
  591. */
  592. if (!connector)
  593. connector = radeon_get_connector_for_encoder_init(encoder);
  594. radeon_connector = to_radeon_connector(connector);
  595. switch (connector->connector_type) {
  596. case DRM_MODE_CONNECTOR_DVII:
  597. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  598. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  599. /* fix me */
  600. if (ASIC_IS_DCE4(rdev))
  601. return ATOM_ENCODER_MODE_DVI;
  602. else
  603. return ATOM_ENCODER_MODE_HDMI;
  604. } else if (radeon_connector->use_digital)
  605. return ATOM_ENCODER_MODE_DVI;
  606. else
  607. return ATOM_ENCODER_MODE_CRT;
  608. break;
  609. case DRM_MODE_CONNECTOR_DVID:
  610. case DRM_MODE_CONNECTOR_HDMIA:
  611. default:
  612. if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  613. /* fix me */
  614. if (ASIC_IS_DCE4(rdev))
  615. return ATOM_ENCODER_MODE_DVI;
  616. else
  617. return ATOM_ENCODER_MODE_HDMI;
  618. } else
  619. return ATOM_ENCODER_MODE_DVI;
  620. break;
  621. case DRM_MODE_CONNECTOR_LVDS:
  622. return ATOM_ENCODER_MODE_LVDS;
  623. break;
  624. case DRM_MODE_CONNECTOR_DisplayPort:
  625. dig_connector = radeon_connector->con_priv;
  626. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  627. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  628. return ATOM_ENCODER_MODE_DP;
  629. else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) {
  630. /* fix me */
  631. if (ASIC_IS_DCE4(rdev))
  632. return ATOM_ENCODER_MODE_DVI;
  633. else
  634. return ATOM_ENCODER_MODE_HDMI;
  635. } else
  636. return ATOM_ENCODER_MODE_DVI;
  637. break;
  638. case DRM_MODE_CONNECTOR_eDP:
  639. return ATOM_ENCODER_MODE_DP;
  640. case DRM_MODE_CONNECTOR_DVIA:
  641. case DRM_MODE_CONNECTOR_VGA:
  642. return ATOM_ENCODER_MODE_CRT;
  643. break;
  644. case DRM_MODE_CONNECTOR_Composite:
  645. case DRM_MODE_CONNECTOR_SVIDEO:
  646. case DRM_MODE_CONNECTOR_9PinDIN:
  647. /* fix me */
  648. return ATOM_ENCODER_MODE_TV;
  649. /*return ATOM_ENCODER_MODE_CV;*/
  650. break;
  651. }
  652. }
  653. /*
  654. * DIG Encoder/Transmitter Setup
  655. *
  656. * DCE 3.0/3.1
  657. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  658. * Supports up to 3 digital outputs
  659. * - 2 DIG encoder blocks.
  660. * DIG1 can drive UNIPHY link A or link B
  661. * DIG2 can drive UNIPHY link B or LVTMA
  662. *
  663. * DCE 3.2
  664. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  665. * Supports up to 5 digital outputs
  666. * - 2 DIG encoder blocks.
  667. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  668. *
  669. * DCE 4.0/5.0
  670. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  671. * Supports up to 6 digital outputs
  672. * - 6 DIG encoder blocks.
  673. * - DIG to PHY mapping is hardcoded
  674. * DIG1 drives UNIPHY0 link A, A+B
  675. * DIG2 drives UNIPHY0 link B
  676. * DIG3 drives UNIPHY1 link A, A+B
  677. * DIG4 drives UNIPHY1 link B
  678. * DIG5 drives UNIPHY2 link A, A+B
  679. * DIG6 drives UNIPHY2 link B
  680. *
  681. * DCE 4.1
  682. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  683. * Supports up to 6 digital outputs
  684. * - 2 DIG encoder blocks.
  685. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  686. *
  687. * Routing
  688. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  689. * Examples:
  690. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  691. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  692. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  693. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  694. */
  695. union dig_encoder_control {
  696. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  697. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  698. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  699. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  700. };
  701. void
  702. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  703. {
  704. struct drm_device *dev = encoder->dev;
  705. struct radeon_device *rdev = dev->dev_private;
  706. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  707. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  708. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  709. union dig_encoder_control args;
  710. int index = 0;
  711. uint8_t frev, crev;
  712. int dp_clock = 0;
  713. int dp_lane_count = 0;
  714. int hpd_id = RADEON_HPD_NONE;
  715. int bpc = 8;
  716. if (connector) {
  717. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  718. struct radeon_connector_atom_dig *dig_connector =
  719. radeon_connector->con_priv;
  720. dp_clock = dig_connector->dp_clock;
  721. dp_lane_count = dig_connector->dp_lane_count;
  722. hpd_id = radeon_connector->hpd.hpd;
  723. bpc = connector->display_info.bpc;
  724. }
  725. /* no dig encoder assigned */
  726. if (dig->dig_encoder == -1)
  727. return;
  728. memset(&args, 0, sizeof(args));
  729. if (ASIC_IS_DCE4(rdev))
  730. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  731. else {
  732. if (dig->dig_encoder)
  733. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  734. else
  735. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  736. }
  737. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  738. return;
  739. args.v1.ucAction = action;
  740. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  741. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  742. args.v3.ucPanelMode = panel_mode;
  743. else
  744. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  745. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  746. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST))
  747. args.v1.ucLaneNum = dp_lane_count;
  748. else if (radeon_encoder->pixel_clock > 165000)
  749. args.v1.ucLaneNum = 8;
  750. else
  751. args.v1.ucLaneNum = 4;
  752. if (ASIC_IS_DCE5(rdev)) {
  753. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) ||
  754. (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) {
  755. if (dp_clock == 270000)
  756. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  757. else if (dp_clock == 540000)
  758. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  759. }
  760. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  761. switch (bpc) {
  762. case 0:
  763. args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE;
  764. break;
  765. case 6:
  766. args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  767. break;
  768. case 8:
  769. default:
  770. args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  771. break;
  772. case 10:
  773. args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  774. break;
  775. case 12:
  776. args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  777. break;
  778. case 16:
  779. args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  780. break;
  781. }
  782. if (hpd_id == RADEON_HPD_NONE)
  783. args.v4.ucHPD_ID = 0;
  784. else
  785. args.v4.ucHPD_ID = hpd_id + 1;
  786. } else if (ASIC_IS_DCE4(rdev)) {
  787. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  788. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  789. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  790. switch (bpc) {
  791. case 0:
  792. args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE;
  793. break;
  794. case 6:
  795. args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  796. break;
  797. case 8:
  798. default:
  799. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  800. break;
  801. case 10:
  802. args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  803. break;
  804. case 12:
  805. args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  806. break;
  807. case 16:
  808. args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  809. break;
  810. }
  811. } else {
  812. if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000))
  813. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  814. switch (radeon_encoder->encoder_id) {
  815. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  816. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  817. break;
  818. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  819. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  820. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  821. break;
  822. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  823. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  824. break;
  825. }
  826. if (dig->linkb)
  827. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  828. else
  829. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  830. }
  831. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  832. }
  833. union dig_transmitter_control {
  834. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  835. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  836. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  837. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  838. };
  839. void
  840. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  841. {
  842. struct drm_device *dev = encoder->dev;
  843. struct radeon_device *rdev = dev->dev_private;
  844. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  845. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  846. struct drm_connector *connector;
  847. union dig_transmitter_control args;
  848. int index = 0;
  849. uint8_t frev, crev;
  850. bool is_dp = false;
  851. int pll_id = 0;
  852. int dp_clock = 0;
  853. int dp_lane_count = 0;
  854. int connector_object_id = 0;
  855. int igp_lane_info = 0;
  856. int dig_encoder = dig->dig_encoder;
  857. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  858. connector = radeon_get_connector_for_encoder_init(encoder);
  859. /* just needed to avoid bailing in the encoder check. the encoder
  860. * isn't used for init
  861. */
  862. dig_encoder = 0;
  863. } else
  864. connector = radeon_get_connector_for_encoder(encoder);
  865. if (connector) {
  866. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  867. struct radeon_connector_atom_dig *dig_connector =
  868. radeon_connector->con_priv;
  869. dp_clock = dig_connector->dp_clock;
  870. dp_lane_count = dig_connector->dp_lane_count;
  871. connector_object_id =
  872. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  873. igp_lane_info = dig_connector->igp_lane_info;
  874. }
  875. /* no dig encoder assigned */
  876. if (dig_encoder == -1)
  877. return;
  878. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  879. is_dp = true;
  880. memset(&args, 0, sizeof(args));
  881. switch (radeon_encoder->encoder_id) {
  882. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  883. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  884. break;
  885. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  887. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  888. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  889. break;
  890. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  891. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  892. break;
  893. }
  894. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  895. return;
  896. args.v1.ucAction = action;
  897. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  898. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  899. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  900. args.v1.asMode.ucLaneSel = lane_num;
  901. args.v1.asMode.ucLaneSet = lane_set;
  902. } else {
  903. if (is_dp)
  904. args.v1.usPixelClock =
  905. cpu_to_le16(dp_clock / 10);
  906. else if (radeon_encoder->pixel_clock > 165000)
  907. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  908. else
  909. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  910. }
  911. if (ASIC_IS_DCE4(rdev)) {
  912. if (is_dp)
  913. args.v3.ucLaneNum = dp_lane_count;
  914. else if (radeon_encoder->pixel_clock > 165000)
  915. args.v3.ucLaneNum = 8;
  916. else
  917. args.v3.ucLaneNum = 4;
  918. if (dig->linkb)
  919. args.v3.acConfig.ucLinkSel = 1;
  920. if (dig_encoder & 1)
  921. args.v3.acConfig.ucEncoderSel = 1;
  922. /* Select the PLL for the PHY
  923. * DP PHY should be clocked from external src if there is
  924. * one.
  925. */
  926. if (encoder->crtc) {
  927. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  928. pll_id = radeon_crtc->pll_id;
  929. }
  930. if (ASIC_IS_DCE5(rdev)) {
  931. /* On DCE5 DCPLL usually generates the DP ref clock */
  932. if (is_dp) {
  933. if (rdev->clock.dp_extclk)
  934. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  935. else
  936. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  937. } else
  938. args.v4.acConfig.ucRefClkSource = pll_id;
  939. } else {
  940. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  941. if (is_dp && rdev->clock.dp_extclk)
  942. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  943. else
  944. args.v3.acConfig.ucRefClkSource = pll_id;
  945. }
  946. switch (radeon_encoder->encoder_id) {
  947. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  948. args.v3.acConfig.ucTransmitterSel = 0;
  949. break;
  950. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  951. args.v3.acConfig.ucTransmitterSel = 1;
  952. break;
  953. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  954. args.v3.acConfig.ucTransmitterSel = 2;
  955. break;
  956. }
  957. if (is_dp)
  958. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  959. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  960. if (dig->coherent_mode)
  961. args.v3.acConfig.fCoherentMode = 1;
  962. if (radeon_encoder->pixel_clock > 165000)
  963. args.v3.acConfig.fDualLinkConnector = 1;
  964. }
  965. } else if (ASIC_IS_DCE32(rdev)) {
  966. args.v2.acConfig.ucEncoderSel = dig_encoder;
  967. if (dig->linkb)
  968. args.v2.acConfig.ucLinkSel = 1;
  969. switch (radeon_encoder->encoder_id) {
  970. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  971. args.v2.acConfig.ucTransmitterSel = 0;
  972. break;
  973. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  974. args.v2.acConfig.ucTransmitterSel = 1;
  975. break;
  976. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  977. args.v2.acConfig.ucTransmitterSel = 2;
  978. break;
  979. }
  980. if (is_dp) {
  981. args.v2.acConfig.fCoherentMode = 1;
  982. args.v2.acConfig.fDPConnector = 1;
  983. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  984. if (dig->coherent_mode)
  985. args.v2.acConfig.fCoherentMode = 1;
  986. if (radeon_encoder->pixel_clock > 165000)
  987. args.v2.acConfig.fDualLinkConnector = 1;
  988. }
  989. } else {
  990. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  991. if (dig_encoder)
  992. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  993. else
  994. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  995. if ((rdev->flags & RADEON_IS_IGP) &&
  996. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  997. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  998. if (igp_lane_info & 0x1)
  999. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  1000. else if (igp_lane_info & 0x2)
  1001. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  1002. else if (igp_lane_info & 0x4)
  1003. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  1004. else if (igp_lane_info & 0x8)
  1005. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  1006. } else {
  1007. if (igp_lane_info & 0x3)
  1008. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  1009. else if (igp_lane_info & 0xc)
  1010. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  1011. }
  1012. }
  1013. if (dig->linkb)
  1014. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  1015. else
  1016. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  1017. if (is_dp)
  1018. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1019. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1020. if (dig->coherent_mode)
  1021. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  1022. if (radeon_encoder->pixel_clock > 165000)
  1023. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  1024. }
  1025. }
  1026. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1027. }
  1028. bool
  1029. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1030. {
  1031. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1032. struct drm_device *dev = radeon_connector->base.dev;
  1033. struct radeon_device *rdev = dev->dev_private;
  1034. union dig_transmitter_control args;
  1035. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1036. uint8_t frev, crev;
  1037. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1038. goto done;
  1039. if (!ASIC_IS_DCE4(rdev))
  1040. goto done;
  1041. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1042. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1043. goto done;
  1044. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1045. goto done;
  1046. memset(&args, 0, sizeof(args));
  1047. args.v1.ucAction = action;
  1048. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1049. /* wait for the panel to power up */
  1050. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1051. int i;
  1052. for (i = 0; i < 300; i++) {
  1053. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1054. return true;
  1055. mdelay(1);
  1056. }
  1057. return false;
  1058. }
  1059. done:
  1060. return true;
  1061. }
  1062. union external_encoder_control {
  1063. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1064. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1065. };
  1066. static void
  1067. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1068. struct drm_encoder *ext_encoder,
  1069. int action)
  1070. {
  1071. struct drm_device *dev = encoder->dev;
  1072. struct radeon_device *rdev = dev->dev_private;
  1073. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1074. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1075. union external_encoder_control args;
  1076. struct drm_connector *connector;
  1077. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1078. u8 frev, crev;
  1079. int dp_clock = 0;
  1080. int dp_lane_count = 0;
  1081. int connector_object_id = 0;
  1082. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1083. int bpc = 8;
  1084. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1085. connector = radeon_get_connector_for_encoder_init(encoder);
  1086. else
  1087. connector = radeon_get_connector_for_encoder(encoder);
  1088. if (connector) {
  1089. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1090. struct radeon_connector_atom_dig *dig_connector =
  1091. radeon_connector->con_priv;
  1092. dp_clock = dig_connector->dp_clock;
  1093. dp_lane_count = dig_connector->dp_lane_count;
  1094. connector_object_id =
  1095. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1096. bpc = connector->display_info.bpc;
  1097. }
  1098. memset(&args, 0, sizeof(args));
  1099. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1100. return;
  1101. switch (frev) {
  1102. case 1:
  1103. /* no params on frev 1 */
  1104. break;
  1105. case 2:
  1106. switch (crev) {
  1107. case 1:
  1108. case 2:
  1109. args.v1.sDigEncoder.ucAction = action;
  1110. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1111. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1112. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1113. if (dp_clock == 270000)
  1114. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1115. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1116. } else if (radeon_encoder->pixel_clock > 165000)
  1117. args.v1.sDigEncoder.ucLaneNum = 8;
  1118. else
  1119. args.v1.sDigEncoder.ucLaneNum = 4;
  1120. break;
  1121. case 3:
  1122. args.v3.sExtEncoder.ucAction = action;
  1123. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1124. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1125. else
  1126. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1127. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1128. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1129. if (dp_clock == 270000)
  1130. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1131. else if (dp_clock == 540000)
  1132. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1133. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1134. } else if (radeon_encoder->pixel_clock > 165000)
  1135. args.v3.sExtEncoder.ucLaneNum = 8;
  1136. else
  1137. args.v3.sExtEncoder.ucLaneNum = 4;
  1138. switch (ext_enum) {
  1139. case GRAPH_OBJECT_ENUM_ID1:
  1140. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1141. break;
  1142. case GRAPH_OBJECT_ENUM_ID2:
  1143. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1144. break;
  1145. case GRAPH_OBJECT_ENUM_ID3:
  1146. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1147. break;
  1148. }
  1149. switch (bpc) {
  1150. case 0:
  1151. args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE;
  1152. break;
  1153. case 6:
  1154. args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR;
  1155. break;
  1156. case 8:
  1157. default:
  1158. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1159. break;
  1160. case 10:
  1161. args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR;
  1162. break;
  1163. case 12:
  1164. args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR;
  1165. break;
  1166. case 16:
  1167. args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR;
  1168. break;
  1169. }
  1170. break;
  1171. default:
  1172. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1173. return;
  1174. }
  1175. break;
  1176. default:
  1177. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1178. return;
  1179. }
  1180. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1181. }
  1182. static void
  1183. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1184. {
  1185. struct drm_device *dev = encoder->dev;
  1186. struct radeon_device *rdev = dev->dev_private;
  1187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1188. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1189. ENABLE_YUV_PS_ALLOCATION args;
  1190. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1191. uint32_t temp, reg;
  1192. memset(&args, 0, sizeof(args));
  1193. if (rdev->family >= CHIP_R600)
  1194. reg = R600_BIOS_3_SCRATCH;
  1195. else
  1196. reg = RADEON_BIOS_3_SCRATCH;
  1197. /* XXX: fix up scratch reg handling */
  1198. temp = RREG32(reg);
  1199. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1200. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1201. (radeon_crtc->crtc_id << 18)));
  1202. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1203. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1204. else
  1205. WREG32(reg, 0);
  1206. if (enable)
  1207. args.ucEnable = ATOM_ENABLE;
  1208. args.ucCRTC = radeon_crtc->crtc_id;
  1209. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1210. WREG32(reg, temp);
  1211. }
  1212. static void
  1213. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1214. {
  1215. struct drm_device *dev = encoder->dev;
  1216. struct radeon_device *rdev = dev->dev_private;
  1217. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1218. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1219. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1220. int index = 0;
  1221. bool is_dig = false;
  1222. bool is_dce5_dac = false;
  1223. bool is_dce5_dvo = false;
  1224. memset(&args, 0, sizeof(args));
  1225. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1226. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1227. radeon_encoder->active_device);
  1228. switch (radeon_encoder->encoder_id) {
  1229. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1231. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1232. break;
  1233. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1234. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1235. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1237. is_dig = true;
  1238. break;
  1239. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1240. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1241. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1242. break;
  1243. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1244. if (ASIC_IS_DCE5(rdev))
  1245. is_dce5_dvo = true;
  1246. else if (ASIC_IS_DCE3(rdev))
  1247. is_dig = true;
  1248. else
  1249. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1250. break;
  1251. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1252. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1253. break;
  1254. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1255. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1256. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1257. else
  1258. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1259. break;
  1260. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1261. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1262. if (ASIC_IS_DCE5(rdev))
  1263. is_dce5_dac = true;
  1264. else {
  1265. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1266. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1267. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1268. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1269. else
  1270. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1271. }
  1272. break;
  1273. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1274. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1275. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1276. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1277. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1278. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1279. else
  1280. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1281. break;
  1282. }
  1283. if (is_dig) {
  1284. switch (mode) {
  1285. case DRM_MODE_DPMS_ON:
  1286. /* some early dce3.2 boards have a bug in their transmitter control table */
  1287. if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
  1288. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1289. else
  1290. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1291. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1292. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1293. if (connector &&
  1294. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1295. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1296. struct radeon_connector_atom_dig *radeon_dig_connector =
  1297. radeon_connector->con_priv;
  1298. atombios_set_edp_panel_power(connector,
  1299. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1300. radeon_dig_connector->edp_on = true;
  1301. }
  1302. if (ASIC_IS_DCE4(rdev))
  1303. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1304. radeon_dp_link_train(encoder, connector);
  1305. if (ASIC_IS_DCE4(rdev))
  1306. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1307. }
  1308. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1309. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1310. break;
  1311. case DRM_MODE_DPMS_STANDBY:
  1312. case DRM_MODE_DPMS_SUSPEND:
  1313. case DRM_MODE_DPMS_OFF:
  1314. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1315. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1316. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1317. if (ASIC_IS_DCE4(rdev))
  1318. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1319. if (connector &&
  1320. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1321. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1322. struct radeon_connector_atom_dig *radeon_dig_connector =
  1323. radeon_connector->con_priv;
  1324. atombios_set_edp_panel_power(connector,
  1325. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1326. radeon_dig_connector->edp_on = false;
  1327. }
  1328. }
  1329. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1330. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1331. break;
  1332. }
  1333. } else if (is_dce5_dac) {
  1334. switch (mode) {
  1335. case DRM_MODE_DPMS_ON:
  1336. atombios_dac_setup(encoder, ATOM_ENABLE);
  1337. break;
  1338. case DRM_MODE_DPMS_STANDBY:
  1339. case DRM_MODE_DPMS_SUSPEND:
  1340. case DRM_MODE_DPMS_OFF:
  1341. atombios_dac_setup(encoder, ATOM_DISABLE);
  1342. break;
  1343. }
  1344. } else if (is_dce5_dvo) {
  1345. switch (mode) {
  1346. case DRM_MODE_DPMS_ON:
  1347. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1348. break;
  1349. case DRM_MODE_DPMS_STANDBY:
  1350. case DRM_MODE_DPMS_SUSPEND:
  1351. case DRM_MODE_DPMS_OFF:
  1352. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1353. break;
  1354. }
  1355. } else {
  1356. switch (mode) {
  1357. case DRM_MODE_DPMS_ON:
  1358. args.ucAction = ATOM_ENABLE;
  1359. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1360. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1361. args.ucAction = ATOM_LCD_BLON;
  1362. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1363. }
  1364. break;
  1365. case DRM_MODE_DPMS_STANDBY:
  1366. case DRM_MODE_DPMS_SUSPEND:
  1367. case DRM_MODE_DPMS_OFF:
  1368. args.ucAction = ATOM_DISABLE;
  1369. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1370. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1371. args.ucAction = ATOM_LCD_BLOFF;
  1372. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1373. }
  1374. break;
  1375. }
  1376. }
  1377. if (ext_encoder) {
  1378. switch (mode) {
  1379. case DRM_MODE_DPMS_ON:
  1380. default:
  1381. if (ASIC_IS_DCE41(rdev)) {
  1382. atombios_external_encoder_setup(encoder, ext_encoder,
  1383. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1384. atombios_external_encoder_setup(encoder, ext_encoder,
  1385. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1386. } else
  1387. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1388. break;
  1389. case DRM_MODE_DPMS_STANDBY:
  1390. case DRM_MODE_DPMS_SUSPEND:
  1391. case DRM_MODE_DPMS_OFF:
  1392. if (ASIC_IS_DCE41(rdev)) {
  1393. atombios_external_encoder_setup(encoder, ext_encoder,
  1394. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1395. atombios_external_encoder_setup(encoder, ext_encoder,
  1396. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1397. } else
  1398. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1399. break;
  1400. }
  1401. }
  1402. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1403. }
  1404. union crtc_source_param {
  1405. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1406. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1407. };
  1408. static void
  1409. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1410. {
  1411. struct drm_device *dev = encoder->dev;
  1412. struct radeon_device *rdev = dev->dev_private;
  1413. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1414. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1415. union crtc_source_param args;
  1416. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1417. uint8_t frev, crev;
  1418. struct radeon_encoder_atom_dig *dig;
  1419. memset(&args, 0, sizeof(args));
  1420. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1421. return;
  1422. switch (frev) {
  1423. case 1:
  1424. switch (crev) {
  1425. case 1:
  1426. default:
  1427. if (ASIC_IS_AVIVO(rdev))
  1428. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1429. else {
  1430. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1431. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1432. } else {
  1433. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1434. }
  1435. }
  1436. switch (radeon_encoder->encoder_id) {
  1437. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1438. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1439. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1440. break;
  1441. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1442. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1443. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1444. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1445. else
  1446. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1447. break;
  1448. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1449. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1450. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1451. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1452. break;
  1453. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1454. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1455. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1456. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1457. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1458. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1459. else
  1460. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1461. break;
  1462. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1463. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1464. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1465. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1466. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1467. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1468. else
  1469. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1470. break;
  1471. }
  1472. break;
  1473. case 2:
  1474. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1475. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1476. switch (radeon_encoder->encoder_id) {
  1477. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1478. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1479. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1480. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1481. dig = radeon_encoder->enc_priv;
  1482. switch (dig->dig_encoder) {
  1483. case 0:
  1484. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1485. break;
  1486. case 1:
  1487. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1488. break;
  1489. case 2:
  1490. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1491. break;
  1492. case 3:
  1493. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1494. break;
  1495. case 4:
  1496. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1497. break;
  1498. case 5:
  1499. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1500. break;
  1501. }
  1502. break;
  1503. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1504. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1505. break;
  1506. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1507. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1508. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1509. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1510. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1511. else
  1512. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1513. break;
  1514. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1515. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1516. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1517. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1518. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1519. else
  1520. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1521. break;
  1522. }
  1523. break;
  1524. }
  1525. break;
  1526. default:
  1527. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1528. return;
  1529. }
  1530. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1531. /* update scratch regs with new routing */
  1532. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1533. }
  1534. static void
  1535. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1536. struct drm_display_mode *mode)
  1537. {
  1538. struct drm_device *dev = encoder->dev;
  1539. struct radeon_device *rdev = dev->dev_private;
  1540. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1541. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1542. /* Funky macbooks */
  1543. if ((dev->pdev->device == 0x71C5) &&
  1544. (dev->pdev->subsystem_vendor == 0x106b) &&
  1545. (dev->pdev->subsystem_device == 0x0080)) {
  1546. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1547. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1548. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1549. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1550. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1551. }
  1552. }
  1553. /* set scaler clears this on some chips */
  1554. if (ASIC_IS_AVIVO(rdev) &&
  1555. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1556. if (ASIC_IS_DCE4(rdev)) {
  1557. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1558. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1559. EVERGREEN_INTERLEAVE_EN);
  1560. else
  1561. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1562. } else {
  1563. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1564. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1565. AVIVO_D1MODE_INTERLEAVE_EN);
  1566. else
  1567. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1568. }
  1569. }
  1570. }
  1571. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1572. {
  1573. struct drm_device *dev = encoder->dev;
  1574. struct radeon_device *rdev = dev->dev_private;
  1575. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1576. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1577. struct drm_encoder *test_encoder;
  1578. struct radeon_encoder_atom_dig *dig;
  1579. uint32_t dig_enc_in_use = 0;
  1580. /* DCE4/5 */
  1581. if (ASIC_IS_DCE4(rdev)) {
  1582. dig = radeon_encoder->enc_priv;
  1583. if (ASIC_IS_DCE41(rdev))
  1584. return radeon_crtc->crtc_id;
  1585. else {
  1586. switch (radeon_encoder->encoder_id) {
  1587. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1588. if (dig->linkb)
  1589. return 1;
  1590. else
  1591. return 0;
  1592. break;
  1593. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1594. if (dig->linkb)
  1595. return 3;
  1596. else
  1597. return 2;
  1598. break;
  1599. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1600. if (dig->linkb)
  1601. return 5;
  1602. else
  1603. return 4;
  1604. break;
  1605. }
  1606. }
  1607. }
  1608. /* on DCE32 and encoder can driver any block so just crtc id */
  1609. if (ASIC_IS_DCE32(rdev)) {
  1610. return radeon_crtc->crtc_id;
  1611. }
  1612. /* on DCE3 - LVTMA can only be driven by DIGB */
  1613. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1614. struct radeon_encoder *radeon_test_encoder;
  1615. if (encoder == test_encoder)
  1616. continue;
  1617. if (!radeon_encoder_is_digital(test_encoder))
  1618. continue;
  1619. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1620. dig = radeon_test_encoder->enc_priv;
  1621. if (dig->dig_encoder >= 0)
  1622. dig_enc_in_use |= (1 << dig->dig_encoder);
  1623. }
  1624. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1625. if (dig_enc_in_use & 0x2)
  1626. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1627. return 1;
  1628. }
  1629. if (!(dig_enc_in_use & 1))
  1630. return 0;
  1631. return 1;
  1632. }
  1633. /* This only needs to be called once at startup */
  1634. void
  1635. radeon_atom_encoder_init(struct radeon_device *rdev)
  1636. {
  1637. struct drm_device *dev = rdev->ddev;
  1638. struct drm_encoder *encoder;
  1639. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1640. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1641. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1642. switch (radeon_encoder->encoder_id) {
  1643. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1644. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1645. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1646. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1647. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1648. break;
  1649. default:
  1650. break;
  1651. }
  1652. if (ext_encoder && ASIC_IS_DCE41(rdev))
  1653. atombios_external_encoder_setup(encoder, ext_encoder,
  1654. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1655. }
  1656. }
  1657. static void
  1658. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1659. struct drm_display_mode *mode,
  1660. struct drm_display_mode *adjusted_mode)
  1661. {
  1662. struct drm_device *dev = encoder->dev;
  1663. struct radeon_device *rdev = dev->dev_private;
  1664. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1665. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1666. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1667. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1668. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1669. atombios_yuv_setup(encoder, true);
  1670. else
  1671. atombios_yuv_setup(encoder, false);
  1672. }
  1673. switch (radeon_encoder->encoder_id) {
  1674. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1675. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1676. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1677. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1678. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1679. break;
  1680. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1681. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1682. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1683. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1684. if (ASIC_IS_DCE4(rdev)) {
  1685. /* disable the transmitter */
  1686. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1687. /* setup and enable the encoder */
  1688. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1689. /* enable the transmitter */
  1690. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1691. } else {
  1692. /* disable the encoder and transmitter */
  1693. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1694. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1695. /* setup and enable the encoder and transmitter */
  1696. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1697. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1698. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1699. }
  1700. break;
  1701. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1702. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1703. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1704. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1705. break;
  1706. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1707. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1708. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1709. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1710. atombios_dac_setup(encoder, ATOM_ENABLE);
  1711. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1712. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1713. atombios_tv_setup(encoder, ATOM_ENABLE);
  1714. else
  1715. atombios_tv_setup(encoder, ATOM_DISABLE);
  1716. }
  1717. break;
  1718. }
  1719. if (ext_encoder) {
  1720. if (ASIC_IS_DCE41(rdev))
  1721. atombios_external_encoder_setup(encoder, ext_encoder,
  1722. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1723. else
  1724. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1725. }
  1726. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1727. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1728. r600_hdmi_enable(encoder);
  1729. r600_hdmi_setmode(encoder, adjusted_mode);
  1730. }
  1731. }
  1732. static bool
  1733. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1734. {
  1735. struct drm_device *dev = encoder->dev;
  1736. struct radeon_device *rdev = dev->dev_private;
  1737. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1738. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1739. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1740. ATOM_DEVICE_CV_SUPPORT |
  1741. ATOM_DEVICE_CRT_SUPPORT)) {
  1742. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1743. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1744. uint8_t frev, crev;
  1745. memset(&args, 0, sizeof(args));
  1746. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1747. return false;
  1748. args.sDacload.ucMisc = 0;
  1749. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1750. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1751. args.sDacload.ucDacType = ATOM_DAC_A;
  1752. else
  1753. args.sDacload.ucDacType = ATOM_DAC_B;
  1754. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1755. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1756. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1757. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1758. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1759. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1760. if (crev >= 3)
  1761. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1762. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1763. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1764. if (crev >= 3)
  1765. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1766. }
  1767. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1768. return true;
  1769. } else
  1770. return false;
  1771. }
  1772. static enum drm_connector_status
  1773. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1774. {
  1775. struct drm_device *dev = encoder->dev;
  1776. struct radeon_device *rdev = dev->dev_private;
  1777. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1778. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1779. uint32_t bios_0_scratch;
  1780. if (!atombios_dac_load_detect(encoder, connector)) {
  1781. DRM_DEBUG_KMS("detect returned false \n");
  1782. return connector_status_unknown;
  1783. }
  1784. if (rdev->family >= CHIP_R600)
  1785. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1786. else
  1787. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1788. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1789. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1790. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1791. return connector_status_connected;
  1792. }
  1793. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1794. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1795. return connector_status_connected;
  1796. }
  1797. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1798. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1799. return connector_status_connected;
  1800. }
  1801. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1802. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1803. return connector_status_connected; /* CTV */
  1804. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1805. return connector_status_connected; /* STV */
  1806. }
  1807. return connector_status_disconnected;
  1808. }
  1809. static enum drm_connector_status
  1810. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1811. {
  1812. struct drm_device *dev = encoder->dev;
  1813. struct radeon_device *rdev = dev->dev_private;
  1814. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1815. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1816. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1817. u32 bios_0_scratch;
  1818. if (!ASIC_IS_DCE4(rdev))
  1819. return connector_status_unknown;
  1820. if (!ext_encoder)
  1821. return connector_status_unknown;
  1822. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  1823. return connector_status_unknown;
  1824. /* load detect on the dp bridge */
  1825. atombios_external_encoder_setup(encoder, ext_encoder,
  1826. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  1827. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1828. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1829. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1830. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1831. return connector_status_connected;
  1832. }
  1833. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1834. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1835. return connector_status_connected;
  1836. }
  1837. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1838. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1839. return connector_status_connected;
  1840. }
  1841. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1842. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1843. return connector_status_connected; /* CTV */
  1844. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1845. return connector_status_connected; /* STV */
  1846. }
  1847. return connector_status_disconnected;
  1848. }
  1849. void
  1850. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  1851. {
  1852. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1853. if (ext_encoder)
  1854. /* ddc_setup on the dp bridge */
  1855. atombios_external_encoder_setup(encoder, ext_encoder,
  1856. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  1857. }
  1858. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1859. {
  1860. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1861. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1862. if ((radeon_encoder->active_device &
  1863. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  1864. radeon_encoder_is_dp_bridge(encoder)) {
  1865. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1866. if (dig)
  1867. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1868. }
  1869. radeon_atom_output_lock(encoder, true);
  1870. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1871. if (connector) {
  1872. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1873. /* select the clock/data port if it uses a router */
  1874. if (radeon_connector->router.cd_valid)
  1875. radeon_router_select_cd_port(radeon_connector);
  1876. /* turn eDP panel on for mode set */
  1877. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  1878. atombios_set_edp_panel_power(connector,
  1879. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1880. }
  1881. /* this is needed for the pll/ss setup to work correctly in some cases */
  1882. atombios_set_encoder_crtc_source(encoder);
  1883. }
  1884. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1885. {
  1886. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1887. radeon_atom_output_lock(encoder, false);
  1888. }
  1889. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1890. {
  1891. struct drm_device *dev = encoder->dev;
  1892. struct radeon_device *rdev = dev->dev_private;
  1893. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1894. struct radeon_encoder_atom_dig *dig;
  1895. /* check for pre-DCE3 cards with shared encoders;
  1896. * can't really use the links individually, so don't disable
  1897. * the encoder if it's in use by another connector
  1898. */
  1899. if (!ASIC_IS_DCE3(rdev)) {
  1900. struct drm_encoder *other_encoder;
  1901. struct radeon_encoder *other_radeon_encoder;
  1902. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1903. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1904. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1905. drm_helper_encoder_in_use(other_encoder))
  1906. goto disable_done;
  1907. }
  1908. }
  1909. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1910. switch (radeon_encoder->encoder_id) {
  1911. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1912. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1913. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1914. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1915. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1916. break;
  1917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1919. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1920. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1921. if (ASIC_IS_DCE4(rdev))
  1922. /* disable the transmitter */
  1923. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1924. else {
  1925. /* disable the encoder and transmitter */
  1926. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1927. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1928. }
  1929. break;
  1930. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1931. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1933. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1934. break;
  1935. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1936. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1937. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1938. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1939. atombios_dac_setup(encoder, ATOM_DISABLE);
  1940. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1941. atombios_tv_setup(encoder, ATOM_DISABLE);
  1942. break;
  1943. }
  1944. disable_done:
  1945. if (radeon_encoder_is_digital(encoder)) {
  1946. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1947. r600_hdmi_disable(encoder);
  1948. dig = radeon_encoder->enc_priv;
  1949. dig->dig_encoder = -1;
  1950. }
  1951. radeon_encoder->active_device = 0;
  1952. }
  1953. /* these are handled by the primary encoders */
  1954. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1955. {
  1956. }
  1957. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1958. {
  1959. }
  1960. static void
  1961. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1962. struct drm_display_mode *mode,
  1963. struct drm_display_mode *adjusted_mode)
  1964. {
  1965. }
  1966. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1967. {
  1968. }
  1969. static void
  1970. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1971. {
  1972. }
  1973. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1974. struct drm_display_mode *mode,
  1975. struct drm_display_mode *adjusted_mode)
  1976. {
  1977. return true;
  1978. }
  1979. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1980. .dpms = radeon_atom_ext_dpms,
  1981. .mode_fixup = radeon_atom_ext_mode_fixup,
  1982. .prepare = radeon_atom_ext_prepare,
  1983. .mode_set = radeon_atom_ext_mode_set,
  1984. .commit = radeon_atom_ext_commit,
  1985. .disable = radeon_atom_ext_disable,
  1986. /* no detect for TMDS/LVDS yet */
  1987. };
  1988. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1989. .dpms = radeon_atom_encoder_dpms,
  1990. .mode_fixup = radeon_atom_mode_fixup,
  1991. .prepare = radeon_atom_encoder_prepare,
  1992. .mode_set = radeon_atom_encoder_mode_set,
  1993. .commit = radeon_atom_encoder_commit,
  1994. .disable = radeon_atom_encoder_disable,
  1995. .detect = radeon_atom_dig_detect,
  1996. };
  1997. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1998. .dpms = radeon_atom_encoder_dpms,
  1999. .mode_fixup = radeon_atom_mode_fixup,
  2000. .prepare = radeon_atom_encoder_prepare,
  2001. .mode_set = radeon_atom_encoder_mode_set,
  2002. .commit = radeon_atom_encoder_commit,
  2003. .detect = radeon_atom_dac_detect,
  2004. };
  2005. void radeon_enc_destroy(struct drm_encoder *encoder)
  2006. {
  2007. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2008. kfree(radeon_encoder->enc_priv);
  2009. drm_encoder_cleanup(encoder);
  2010. kfree(radeon_encoder);
  2011. }
  2012. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2013. .destroy = radeon_enc_destroy,
  2014. };
  2015. struct radeon_encoder_atom_dac *
  2016. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2017. {
  2018. struct drm_device *dev = radeon_encoder->base.dev;
  2019. struct radeon_device *rdev = dev->dev_private;
  2020. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2021. if (!dac)
  2022. return NULL;
  2023. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2024. return dac;
  2025. }
  2026. struct radeon_encoder_atom_dig *
  2027. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2028. {
  2029. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2030. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2031. if (!dig)
  2032. return NULL;
  2033. /* coherent mode by default */
  2034. dig->coherent_mode = true;
  2035. dig->dig_encoder = -1;
  2036. if (encoder_enum == 2)
  2037. dig->linkb = true;
  2038. else
  2039. dig->linkb = false;
  2040. return dig;
  2041. }
  2042. void
  2043. radeon_add_atom_encoder(struct drm_device *dev,
  2044. uint32_t encoder_enum,
  2045. uint32_t supported_device,
  2046. u16 caps)
  2047. {
  2048. struct radeon_device *rdev = dev->dev_private;
  2049. struct drm_encoder *encoder;
  2050. struct radeon_encoder *radeon_encoder;
  2051. /* see if we already added it */
  2052. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2053. radeon_encoder = to_radeon_encoder(encoder);
  2054. if (radeon_encoder->encoder_enum == encoder_enum) {
  2055. radeon_encoder->devices |= supported_device;
  2056. return;
  2057. }
  2058. }
  2059. /* add a new one */
  2060. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2061. if (!radeon_encoder)
  2062. return;
  2063. encoder = &radeon_encoder->base;
  2064. switch (rdev->num_crtc) {
  2065. case 1:
  2066. encoder->possible_crtcs = 0x1;
  2067. break;
  2068. case 2:
  2069. default:
  2070. encoder->possible_crtcs = 0x3;
  2071. break;
  2072. case 6:
  2073. encoder->possible_crtcs = 0x3f;
  2074. break;
  2075. }
  2076. radeon_encoder->enc_priv = NULL;
  2077. radeon_encoder->encoder_enum = encoder_enum;
  2078. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2079. radeon_encoder->devices = supported_device;
  2080. radeon_encoder->rmx_type = RMX_OFF;
  2081. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2082. radeon_encoder->is_ext_encoder = false;
  2083. radeon_encoder->caps = caps;
  2084. switch (radeon_encoder->encoder_id) {
  2085. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2086. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2087. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2088. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2089. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2090. radeon_encoder->rmx_type = RMX_FULL;
  2091. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2092. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2093. } else {
  2094. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2095. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2096. }
  2097. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2098. break;
  2099. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2100. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2101. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2102. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2103. break;
  2104. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2105. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2106. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2107. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2108. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2109. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2110. break;
  2111. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2112. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2113. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2114. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2115. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2116. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2117. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2118. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2119. radeon_encoder->rmx_type = RMX_FULL;
  2120. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2121. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2122. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2123. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2124. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2125. } else {
  2126. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2127. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2128. }
  2129. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2130. break;
  2131. case ENCODER_OBJECT_ID_SI170B:
  2132. case ENCODER_OBJECT_ID_CH7303:
  2133. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2134. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2135. case ENCODER_OBJECT_ID_TITFP513:
  2136. case ENCODER_OBJECT_ID_VT1623:
  2137. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2138. case ENCODER_OBJECT_ID_TRAVIS:
  2139. case ENCODER_OBJECT_ID_NUTMEG:
  2140. /* these are handled by the primary encoders */
  2141. radeon_encoder->is_ext_encoder = true;
  2142. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2143. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2144. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2145. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2146. else
  2147. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2148. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2149. break;
  2150. }
  2151. }