radeon_cp.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * Copyright 2007 Advanced Micro Devices, Inc.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Kevin E. Martin <martin@valinux.com>
  29. * Gareth Hughes <gareth@valinux.com>
  30. */
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_sarea.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. #include "r300_reg.h"
  37. #define RADEON_FIFO_DEBUG 0
  38. /* Firmware Names */
  39. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  40. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  41. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  42. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  43. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  44. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  45. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  46. MODULE_FIRMWARE(FIRMWARE_R100);
  47. MODULE_FIRMWARE(FIRMWARE_R200);
  48. MODULE_FIRMWARE(FIRMWARE_R300);
  49. MODULE_FIRMWARE(FIRMWARE_R420);
  50. MODULE_FIRMWARE(FIRMWARE_RS690);
  51. MODULE_FIRMWARE(FIRMWARE_RS600);
  52. MODULE_FIRMWARE(FIRMWARE_R520);
  53. static int radeon_do_cleanup_cp(struct drm_device * dev);
  54. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
  55. u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off)
  56. {
  57. u32 val;
  58. if (dev_priv->flags & RADEON_IS_AGP) {
  59. val = DRM_READ32(dev_priv->ring_rptr, off);
  60. } else {
  61. val = *(((volatile u32 *)
  62. dev_priv->ring_rptr->handle) +
  63. (off / sizeof(u32)));
  64. val = le32_to_cpu(val);
  65. }
  66. return val;
  67. }
  68. u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv)
  69. {
  70. if (dev_priv->writeback_works)
  71. return radeon_read_ring_rptr(dev_priv, 0);
  72. else {
  73. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  74. return RADEON_READ(R600_CP_RB_RPTR);
  75. else
  76. return RADEON_READ(RADEON_CP_RB_RPTR);
  77. }
  78. }
  79. void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val)
  80. {
  81. if (dev_priv->flags & RADEON_IS_AGP)
  82. DRM_WRITE32(dev_priv->ring_rptr, off, val);
  83. else
  84. *(((volatile u32 *) dev_priv->ring_rptr->handle) +
  85. (off / sizeof(u32))) = cpu_to_le32(val);
  86. }
  87. void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val)
  88. {
  89. radeon_write_ring_rptr(dev_priv, 0, val);
  90. }
  91. u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index)
  92. {
  93. if (dev_priv->writeback_works) {
  94. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  95. return radeon_read_ring_rptr(dev_priv,
  96. R600_SCRATCHOFF(index));
  97. else
  98. return radeon_read_ring_rptr(dev_priv,
  99. RADEON_SCRATCHOFF(index));
  100. } else {
  101. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  102. return RADEON_READ(R600_SCRATCH_REG0 + 4*index);
  103. else
  104. return RADEON_READ(RADEON_SCRATCH_REG0 + 4*index);
  105. }
  106. }
  107. u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr)
  108. {
  109. u32 ret;
  110. if (addr < 0x10000)
  111. ret = DRM_READ32(dev_priv->mmio, addr);
  112. else {
  113. DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, addr);
  114. ret = DRM_READ32(dev_priv->mmio, RADEON_MM_DATA);
  115. }
  116. return ret;
  117. }
  118. static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  119. {
  120. u32 ret;
  121. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  122. ret = RADEON_READ(R520_MC_IND_DATA);
  123. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  124. return ret;
  125. }
  126. static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  127. {
  128. u32 ret;
  129. RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
  130. ret = RADEON_READ(RS480_NB_MC_DATA);
  131. RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
  132. return ret;
  133. }
  134. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  135. {
  136. u32 ret;
  137. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  138. ret = RADEON_READ(RS690_MC_DATA);
  139. RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
  140. return ret;
  141. }
  142. static u32 RS600_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  143. {
  144. u32 ret;
  145. RADEON_WRITE(RS600_MC_INDEX, ((addr & RS600_MC_ADDR_MASK) |
  146. RS600_MC_IND_CITF_ARB0));
  147. ret = RADEON_READ(RS600_MC_DATA);
  148. return ret;
  149. }
  150. static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  151. {
  152. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  153. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  154. return RS690_READ_MCIND(dev_priv, addr);
  155. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  156. return RS600_READ_MCIND(dev_priv, addr);
  157. else
  158. return RS480_READ_MCIND(dev_priv, addr);
  159. }
  160. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  161. {
  162. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  163. return RADEON_READ(R700_MC_VM_FB_LOCATION);
  164. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  165. return RADEON_READ(R600_MC_VM_FB_LOCATION);
  166. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  167. return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  168. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  169. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  170. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  171. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  172. return RS600_READ_MCIND(dev_priv, RS600_MC_FB_LOCATION);
  173. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  174. return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  175. else
  176. return RADEON_READ(RADEON_MC_FB_LOCATION);
  177. }
  178. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  179. {
  180. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  181. RADEON_WRITE(R700_MC_VM_FB_LOCATION, fb_loc);
  182. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  183. RADEON_WRITE(R600_MC_VM_FB_LOCATION, fb_loc);
  184. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  185. R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  186. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  187. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  188. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  189. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  190. RS600_WRITE_MCIND(RS600_MC_FB_LOCATION, fb_loc);
  191. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  192. R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  193. else
  194. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  195. }
  196. void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  197. {
  198. /*R6xx/R7xx: AGP_TOP and BOT are actually 18 bits each */
  199. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770) {
  200. RADEON_WRITE(R700_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  201. RADEON_WRITE(R700_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  202. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  203. RADEON_WRITE(R600_MC_VM_AGP_BOT, agp_loc & 0xffff); /* FIX ME */
  204. RADEON_WRITE(R600_MC_VM_AGP_TOP, (agp_loc >> 16) & 0xffff);
  205. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  206. R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  207. else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  208. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  209. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  210. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  211. RS600_WRITE_MCIND(RS600_MC_AGP_LOCATION, agp_loc);
  212. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  213. R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  214. else
  215. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  216. }
  217. void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
  218. {
  219. u32 agp_base_hi = upper_32_bits(agp_base);
  220. u32 agp_base_lo = agp_base & 0xffffffff;
  221. u32 r6xx_agp_base = (agp_base >> 22) & 0x3ffff;
  222. /* R6xx/R7xx must be aligned to a 4MB boundary */
  223. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
  224. RADEON_WRITE(R700_MC_VM_AGP_BASE, r6xx_agp_base);
  225. else if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  226. RADEON_WRITE(R600_MC_VM_AGP_BASE, r6xx_agp_base);
  227. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
  228. R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
  229. R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
  230. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  231. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  232. RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
  233. RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
  234. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  235. RS600_WRITE_MCIND(RS600_AGP_BASE, agp_base_lo);
  236. RS600_WRITE_MCIND(RS600_AGP_BASE_2, agp_base_hi);
  237. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
  238. R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
  239. R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
  240. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  241. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  242. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  243. RADEON_WRITE(RS480_AGP_BASE_2, agp_base_hi);
  244. } else {
  245. RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
  246. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
  247. RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
  248. }
  249. }
  250. void radeon_enable_bm(struct drm_radeon_private *dev_priv)
  251. {
  252. u32 tmp;
  253. /* Turn on bus mastering */
  254. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  255. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  256. /* rs600/rs690/rs740 */
  257. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  258. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  259. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV350) ||
  260. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  261. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  262. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  263. /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  264. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  265. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  266. } /* PCIE cards appears to not need this */
  267. }
  268. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  269. {
  270. drm_radeon_private_t *dev_priv = dev->dev_private;
  271. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  272. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  273. }
  274. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  275. {
  276. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  277. return RADEON_READ(RADEON_PCIE_DATA);
  278. }
  279. #if RADEON_FIFO_DEBUG
  280. static void radeon_status(drm_radeon_private_t * dev_priv)
  281. {
  282. printk("%s:\n", __func__);
  283. printk("RBBM_STATUS = 0x%08x\n",
  284. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  285. printk("CP_RB_RTPR = 0x%08x\n",
  286. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  287. printk("CP_RB_WTPR = 0x%08x\n",
  288. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  289. printk("AIC_CNTL = 0x%08x\n",
  290. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  291. printk("AIC_STAT = 0x%08x\n",
  292. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  293. printk("AIC_PT_BASE = 0x%08x\n",
  294. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  295. printk("TLB_ADDR = 0x%08x\n",
  296. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  297. printk("TLB_DATA = 0x%08x\n",
  298. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  299. }
  300. #endif
  301. /* ================================================================
  302. * Engine, FIFO control
  303. */
  304. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  305. {
  306. u32 tmp;
  307. int i;
  308. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  309. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
  310. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  311. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  312. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  313. for (i = 0; i < dev_priv->usec_timeout; i++) {
  314. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  315. & RADEON_RB3D_DC_BUSY)) {
  316. return 0;
  317. }
  318. DRM_UDELAY(1);
  319. }
  320. } else {
  321. /* don't flush or purge cache here or lockup */
  322. return 0;
  323. }
  324. #if RADEON_FIFO_DEBUG
  325. DRM_ERROR("failed!\n");
  326. radeon_status(dev_priv);
  327. #endif
  328. return -EBUSY;
  329. }
  330. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  331. {
  332. int i;
  333. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  334. for (i = 0; i < dev_priv->usec_timeout; i++) {
  335. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  336. & RADEON_RBBM_FIFOCNT_MASK);
  337. if (slots >= entries)
  338. return 0;
  339. DRM_UDELAY(1);
  340. }
  341. DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
  342. RADEON_READ(RADEON_RBBM_STATUS),
  343. RADEON_READ(R300_VAP_CNTL_STATUS));
  344. #if RADEON_FIFO_DEBUG
  345. DRM_ERROR("failed!\n");
  346. radeon_status(dev_priv);
  347. #endif
  348. return -EBUSY;
  349. }
  350. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  351. {
  352. int i, ret;
  353. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  354. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  355. if (ret)
  356. return ret;
  357. for (i = 0; i < dev_priv->usec_timeout; i++) {
  358. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  359. & RADEON_RBBM_ACTIVE)) {
  360. radeon_do_pixcache_flush(dev_priv);
  361. return 0;
  362. }
  363. DRM_UDELAY(1);
  364. }
  365. DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
  366. RADEON_READ(RADEON_RBBM_STATUS),
  367. RADEON_READ(R300_VAP_CNTL_STATUS));
  368. #if RADEON_FIFO_DEBUG
  369. DRM_ERROR("failed!\n");
  370. radeon_status(dev_priv);
  371. #endif
  372. return -EBUSY;
  373. }
  374. static void radeon_init_pipes(struct drm_device *dev)
  375. {
  376. drm_radeon_private_t *dev_priv = dev->dev_private;
  377. uint32_t gb_tile_config, gb_pipe_sel = 0;
  378. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) {
  379. uint32_t z_pipe_sel = RADEON_READ(RV530_GB_PIPE_SELECT2);
  380. if ((z_pipe_sel & 3) == 3)
  381. dev_priv->num_z_pipes = 2;
  382. else
  383. dev_priv->num_z_pipes = 1;
  384. } else
  385. dev_priv->num_z_pipes = 1;
  386. /* RS4xx/RS6xx/R4xx/R5xx */
  387. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
  388. gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
  389. dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
  390. /* SE cards have 1 pipe */
  391. if ((dev->pdev->device == 0x5e4c) ||
  392. (dev->pdev->device == 0x5e4f))
  393. dev_priv->num_gb_pipes = 1;
  394. } else {
  395. /* R3xx */
  396. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300 &&
  397. dev->pdev->device != 0x4144) ||
  398. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350 &&
  399. dev->pdev->device != 0x4148)) {
  400. dev_priv->num_gb_pipes = 2;
  401. } else {
  402. /* RV3xx/R300 AD/R350 AH */
  403. dev_priv->num_gb_pipes = 1;
  404. }
  405. }
  406. DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
  407. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
  408. switch (dev_priv->num_gb_pipes) {
  409. case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
  410. case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
  411. case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
  412. default:
  413. case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
  414. }
  415. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
  416. RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
  417. RADEON_WRITE(R300_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
  418. }
  419. RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
  420. radeon_do_wait_for_idle(dev_priv);
  421. RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
  422. RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
  423. R300_DC_AUTOFLUSH_ENABLE |
  424. R300_DC_DC_DISABLE_IGNORE_PE));
  425. }
  426. /* ================================================================
  427. * CP control, initialization
  428. */
  429. /* Load the microcode for the CP */
  430. static int radeon_cp_init_microcode(drm_radeon_private_t *dev_priv)
  431. {
  432. struct platform_device *pdev;
  433. const char *fw_name = NULL;
  434. int err;
  435. DRM_DEBUG("\n");
  436. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  437. err = IS_ERR(pdev);
  438. if (err) {
  439. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  440. return -EINVAL;
  441. }
  442. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  443. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  444. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  445. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  446. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  447. DRM_INFO("Loading R100 Microcode\n");
  448. fw_name = FIRMWARE_R100;
  449. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  450. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  451. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  452. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  453. DRM_INFO("Loading R200 Microcode\n");
  454. fw_name = FIRMWARE_R200;
  455. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  456. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  457. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  458. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  459. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400) ||
  460. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
  461. DRM_INFO("Loading R300 Microcode\n");
  462. fw_name = FIRMWARE_R300;
  463. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  464. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R423) ||
  465. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  466. DRM_INFO("Loading R400 Microcode\n");
  467. fw_name = FIRMWARE_R420;
  468. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  469. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) {
  470. DRM_INFO("Loading RS690/RS740 Microcode\n");
  471. fw_name = FIRMWARE_RS690;
  472. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  473. DRM_INFO("Loading RS600 Microcode\n");
  474. fw_name = FIRMWARE_RS600;
  475. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  476. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  477. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  478. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  479. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  480. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  481. DRM_INFO("Loading R500 Microcode\n");
  482. fw_name = FIRMWARE_R520;
  483. }
  484. err = request_firmware(&dev_priv->me_fw, fw_name, &pdev->dev);
  485. platform_device_unregister(pdev);
  486. if (err) {
  487. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  488. fw_name);
  489. } else if (dev_priv->me_fw->size % 8) {
  490. printk(KERN_ERR
  491. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  492. dev_priv->me_fw->size, fw_name);
  493. err = -EINVAL;
  494. release_firmware(dev_priv->me_fw);
  495. dev_priv->me_fw = NULL;
  496. }
  497. return err;
  498. }
  499. static void radeon_cp_load_microcode(drm_radeon_private_t *dev_priv)
  500. {
  501. const __be32 *fw_data;
  502. int i, size;
  503. radeon_do_wait_for_idle(dev_priv);
  504. if (dev_priv->me_fw) {
  505. size = dev_priv->me_fw->size / 4;
  506. fw_data = (const __be32 *)&dev_priv->me_fw->data[0];
  507. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  508. for (i = 0; i < size; i += 2) {
  509. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  510. be32_to_cpup(&fw_data[i]));
  511. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  512. be32_to_cpup(&fw_data[i + 1]));
  513. }
  514. }
  515. }
  516. /* Flush any pending commands to the CP. This should only be used just
  517. * prior to a wait for idle, as it informs the engine that the command
  518. * stream is ending.
  519. */
  520. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  521. {
  522. DRM_DEBUG("\n");
  523. #if 0
  524. u32 tmp;
  525. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  526. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  527. #endif
  528. }
  529. /* Wait for the CP to go idle.
  530. */
  531. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  532. {
  533. RING_LOCALS;
  534. DRM_DEBUG("\n");
  535. BEGIN_RING(6);
  536. RADEON_PURGE_CACHE();
  537. RADEON_PURGE_ZCACHE();
  538. RADEON_WAIT_UNTIL_IDLE();
  539. ADVANCE_RING();
  540. COMMIT_RING();
  541. return radeon_do_wait_for_idle(dev_priv);
  542. }
  543. /* Start the Command Processor.
  544. */
  545. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  546. {
  547. RING_LOCALS;
  548. DRM_DEBUG("\n");
  549. radeon_do_wait_for_idle(dev_priv);
  550. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  551. dev_priv->cp_running = 1;
  552. /* on r420, any DMA from CP to system memory while 2D is active
  553. * can cause a hang. workaround is to queue a CP RESYNC token
  554. */
  555. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  556. BEGIN_RING(3);
  557. OUT_RING(CP_PACKET0(R300_CP_RESYNC_ADDR, 1));
  558. OUT_RING(5); /* scratch reg 5 */
  559. OUT_RING(0xdeadbeef);
  560. ADVANCE_RING();
  561. COMMIT_RING();
  562. }
  563. BEGIN_RING(8);
  564. /* isync can only be written through cp on r5xx write it here */
  565. OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
  566. OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
  567. RADEON_ISYNC_ANY3D_IDLE2D |
  568. RADEON_ISYNC_WAIT_IDLEGUI |
  569. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  570. RADEON_PURGE_CACHE();
  571. RADEON_PURGE_ZCACHE();
  572. RADEON_WAIT_UNTIL_IDLE();
  573. ADVANCE_RING();
  574. COMMIT_RING();
  575. dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
  576. }
  577. /* Reset the Command Processor. This will not flush any pending
  578. * commands, so you must wait for the CP command stream to complete
  579. * before calling this routine.
  580. */
  581. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  582. {
  583. u32 cur_read_ptr;
  584. DRM_DEBUG("\n");
  585. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  586. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  587. SET_RING_HEAD(dev_priv, cur_read_ptr);
  588. dev_priv->ring.tail = cur_read_ptr;
  589. }
  590. /* Stop the Command Processor. This will not flush any pending
  591. * commands, so you must flush the command stream and wait for the CP
  592. * to go idle before calling this routine.
  593. */
  594. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  595. {
  596. RING_LOCALS;
  597. DRM_DEBUG("\n");
  598. /* finish the pending CP_RESYNC token */
  599. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) {
  600. BEGIN_RING(2);
  601. OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  602. OUT_RING(R300_RB3D_DC_FINISH);
  603. ADVANCE_RING();
  604. COMMIT_RING();
  605. radeon_do_wait_for_idle(dev_priv);
  606. }
  607. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  608. dev_priv->cp_running = 0;
  609. }
  610. /* Reset the engine. This will stop the CP if it is running.
  611. */
  612. static int radeon_do_engine_reset(struct drm_device * dev)
  613. {
  614. drm_radeon_private_t *dev_priv = dev->dev_private;
  615. u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
  616. DRM_DEBUG("\n");
  617. radeon_do_pixcache_flush(dev_priv);
  618. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  619. /* may need something similar for newer chips */
  620. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  621. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  622. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  623. RADEON_FORCEON_MCLKA |
  624. RADEON_FORCEON_MCLKB |
  625. RADEON_FORCEON_YCLKA |
  626. RADEON_FORCEON_YCLKB |
  627. RADEON_FORCEON_MC |
  628. RADEON_FORCEON_AIC));
  629. }
  630. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  631. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  632. RADEON_SOFT_RESET_CP |
  633. RADEON_SOFT_RESET_HI |
  634. RADEON_SOFT_RESET_SE |
  635. RADEON_SOFT_RESET_RE |
  636. RADEON_SOFT_RESET_PP |
  637. RADEON_SOFT_RESET_E2 |
  638. RADEON_SOFT_RESET_RB));
  639. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  640. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  641. ~(RADEON_SOFT_RESET_CP |
  642. RADEON_SOFT_RESET_HI |
  643. RADEON_SOFT_RESET_SE |
  644. RADEON_SOFT_RESET_RE |
  645. RADEON_SOFT_RESET_PP |
  646. RADEON_SOFT_RESET_E2 |
  647. RADEON_SOFT_RESET_RB)));
  648. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  649. if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
  650. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  651. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  652. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  653. }
  654. /* setup the raster pipes */
  655. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
  656. radeon_init_pipes(dev);
  657. /* Reset the CP ring */
  658. radeon_do_cp_reset(dev_priv);
  659. /* The CP is no longer running after an engine reset */
  660. dev_priv->cp_running = 0;
  661. /* Reset any pending vertex, indirect buffers */
  662. radeon_freelist_reset(dev);
  663. return 0;
  664. }
  665. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  666. drm_radeon_private_t *dev_priv,
  667. struct drm_file *file_priv)
  668. {
  669. struct drm_radeon_master_private *master_priv;
  670. u32 ring_start, cur_read_ptr;
  671. /* Initialize the memory controller. With new memory map, the fb location
  672. * is not changed, it should have been properly initialized already. Part
  673. * of the problem is that the code below is bogus, assuming the GART is
  674. * always appended to the fb which is not necessarily the case
  675. */
  676. if (!dev_priv->new_memmap)
  677. radeon_write_fb_location(dev_priv,
  678. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  679. | (dev_priv->fb_location >> 16));
  680. #if __OS_HAS_AGP
  681. if (dev_priv->flags & RADEON_IS_AGP) {
  682. radeon_write_agp_base(dev_priv, dev->agp->base);
  683. radeon_write_agp_location(dev_priv,
  684. (((dev_priv->gart_vm_start - 1 +
  685. dev_priv->gart_size) & 0xffff0000) |
  686. (dev_priv->gart_vm_start >> 16)));
  687. ring_start = (dev_priv->cp_ring->offset
  688. - dev->agp->base
  689. + dev_priv->gart_vm_start);
  690. } else
  691. #endif
  692. ring_start = (dev_priv->cp_ring->offset
  693. - (unsigned long)dev->sg->virtual
  694. + dev_priv->gart_vm_start);
  695. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  696. /* Set the write pointer delay */
  697. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  698. /* Initialize the ring buffer's read and write pointers */
  699. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  700. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  701. SET_RING_HEAD(dev_priv, cur_read_ptr);
  702. dev_priv->ring.tail = cur_read_ptr;
  703. #if __OS_HAS_AGP
  704. if (dev_priv->flags & RADEON_IS_AGP) {
  705. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  706. dev_priv->ring_rptr->offset
  707. - dev->agp->base + dev_priv->gart_vm_start);
  708. } else
  709. #endif
  710. {
  711. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  712. dev_priv->ring_rptr->offset
  713. - ((unsigned long) dev->sg->virtual)
  714. + dev_priv->gart_vm_start);
  715. }
  716. /* Set ring buffer size */
  717. #ifdef __BIG_ENDIAN
  718. RADEON_WRITE(RADEON_CP_RB_CNTL,
  719. RADEON_BUF_SWAP_32BIT |
  720. (dev_priv->ring.fetch_size_l2ow << 18) |
  721. (dev_priv->ring.rptr_update_l2qw << 8) |
  722. dev_priv->ring.size_l2qw);
  723. #else
  724. RADEON_WRITE(RADEON_CP_RB_CNTL,
  725. (dev_priv->ring.fetch_size_l2ow << 18) |
  726. (dev_priv->ring.rptr_update_l2qw << 8) |
  727. dev_priv->ring.size_l2qw);
  728. #endif
  729. /* Initialize the scratch register pointer. This will cause
  730. * the scratch register values to be written out to memory
  731. * whenever they are updated.
  732. *
  733. * We simply put this behind the ring read pointer, this works
  734. * with PCI GART as well as (whatever kind of) AGP GART
  735. */
  736. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  737. + RADEON_SCRATCH_REG_OFFSET);
  738. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  739. radeon_enable_bm(dev_priv);
  740. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(0), 0);
  741. RADEON_WRITE(RADEON_LAST_FRAME_REG, 0);
  742. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  743. RADEON_WRITE(RADEON_LAST_DISPATCH_REG, 0);
  744. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(2), 0);
  745. RADEON_WRITE(RADEON_LAST_CLEAR_REG, 0);
  746. /* reset sarea copies of these */
  747. master_priv = file_priv->master->driver_priv;
  748. if (master_priv->sarea_priv) {
  749. master_priv->sarea_priv->last_frame = 0;
  750. master_priv->sarea_priv->last_dispatch = 0;
  751. master_priv->sarea_priv->last_clear = 0;
  752. }
  753. radeon_do_wait_for_idle(dev_priv);
  754. /* Sync everything up */
  755. RADEON_WRITE(RADEON_ISYNC_CNTL,
  756. (RADEON_ISYNC_ANY2D_IDLE3D |
  757. RADEON_ISYNC_ANY3D_IDLE2D |
  758. RADEON_ISYNC_WAIT_IDLEGUI |
  759. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  760. }
  761. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  762. {
  763. u32 tmp;
  764. /* Start with assuming that writeback doesn't work */
  765. dev_priv->writeback_works = 0;
  766. /* Writeback doesn't seem to work everywhere, test it here and possibly
  767. * enable it if it appears to work
  768. */
  769. radeon_write_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1), 0);
  770. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  771. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  772. u32 val;
  773. val = radeon_read_ring_rptr(dev_priv, RADEON_SCRATCHOFF(1));
  774. if (val == 0xdeadbeef)
  775. break;
  776. DRM_UDELAY(1);
  777. }
  778. if (tmp < dev_priv->usec_timeout) {
  779. dev_priv->writeback_works = 1;
  780. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  781. } else {
  782. dev_priv->writeback_works = 0;
  783. DRM_INFO("writeback test failed\n");
  784. }
  785. if (radeon_no_wb == 1) {
  786. dev_priv->writeback_works = 0;
  787. DRM_INFO("writeback forced off\n");
  788. }
  789. if (!dev_priv->writeback_works) {
  790. /* Disable writeback to avoid unnecessary bus master transfer */
  791. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  792. RADEON_RB_NO_UPDATE);
  793. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  794. }
  795. }
  796. /* Enable or disable IGP GART on the chip */
  797. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  798. {
  799. u32 temp;
  800. if (on) {
  801. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  802. dev_priv->gart_vm_start,
  803. (long)dev_priv->gart_info.bus_addr,
  804. dev_priv->gart_size);
  805. temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
  806. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  807. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740))
  808. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
  809. RS690_BLOCK_GFX_D3_EN));
  810. else
  811. IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
  812. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  813. RS480_VA_SIZE_32MB));
  814. temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
  815. IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
  816. RS480_TLB_ENABLE |
  817. RS480_GTW_LAC_EN |
  818. RS480_1LEVEL_GART));
  819. temp = dev_priv->gart_info.bus_addr & 0xfffff000;
  820. temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
  821. IGP_WRITE_MCIND(RS480_GART_BASE, temp);
  822. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
  823. IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
  824. RS480_REQ_TYPE_SNOOP_DIS));
  825. radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
  826. dev_priv->gart_size = 32*1024*1024;
  827. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  828. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  829. radeon_write_agp_location(dev_priv, temp);
  830. temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
  831. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
  832. RS480_VA_SIZE_32MB));
  833. do {
  834. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  835. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  836. break;
  837. DRM_UDELAY(1);
  838. } while (1);
  839. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
  840. RS480_GART_CACHE_INVALIDATE);
  841. do {
  842. temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
  843. if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
  844. break;
  845. DRM_UDELAY(1);
  846. } while (1);
  847. IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
  848. } else {
  849. IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
  850. }
  851. }
  852. /* Enable or disable IGP GART on the chip */
  853. static void rs600_set_igpgart(drm_radeon_private_t *dev_priv, int on)
  854. {
  855. u32 temp;
  856. int i;
  857. if (on) {
  858. DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
  859. dev_priv->gart_vm_start,
  860. (long)dev_priv->gart_info.bus_addr,
  861. dev_priv->gart_size);
  862. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (RS600_EFFECTIVE_L2_CACHE_SIZE(6) |
  863. RS600_EFFECTIVE_L2_QUEUE_SIZE(6)));
  864. for (i = 0; i < 19; i++)
  865. IGP_WRITE_MCIND(RS600_MC_PT0_CLIENT0_CNTL + i,
  866. (RS600_ENABLE_TRANSLATION_MODE_OVERRIDE |
  867. RS600_SYSTEM_ACCESS_MODE_IN_SYS |
  868. RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH |
  869. RS600_EFFECTIVE_L1_CACHE_SIZE(3) |
  870. RS600_ENABLE_FRAGMENT_PROCESSING |
  871. RS600_EFFECTIVE_L1_QUEUE_SIZE(3)));
  872. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL, (RS600_ENABLE_PAGE_TABLE |
  873. RS600_PAGE_TABLE_TYPE_FLAT));
  874. /* disable all other contexts */
  875. for (i = 1; i < 8; i++)
  876. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_CNTL + i, 0);
  877. /* setup the page table aperture */
  878. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  879. dev_priv->gart_info.bus_addr);
  880. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR,
  881. dev_priv->gart_vm_start);
  882. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR,
  883. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  884. IGP_WRITE_MCIND(RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  885. /* setup the system aperture */
  886. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR,
  887. dev_priv->gart_vm_start);
  888. IGP_WRITE_MCIND(RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR,
  889. (dev_priv->gart_vm_start + dev_priv->gart_size - 1));
  890. /* enable page tables */
  891. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  892. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, (temp | RS600_ENABLE_PT));
  893. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  894. IGP_WRITE_MCIND(RS600_MC_CNTL1, (temp | RS600_ENABLE_PAGE_TABLES));
  895. /* invalidate the cache */
  896. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  897. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  898. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  899. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  900. temp |= RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE;
  901. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  902. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  903. temp &= ~(RS600_INVALIDATE_ALL_L1_TLBS | RS600_INVALIDATE_L2_CACHE);
  904. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, temp);
  905. temp = IGP_READ_MCIND(dev_priv, RS600_MC_PT0_CNTL);
  906. } else {
  907. IGP_WRITE_MCIND(RS600_MC_PT0_CNTL, 0);
  908. temp = IGP_READ_MCIND(dev_priv, RS600_MC_CNTL1);
  909. temp &= ~RS600_ENABLE_PAGE_TABLES;
  910. IGP_WRITE_MCIND(RS600_MC_CNTL1, temp);
  911. }
  912. }
  913. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  914. {
  915. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  916. if (on) {
  917. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  918. dev_priv->gart_vm_start,
  919. (long)dev_priv->gart_info.bus_addr,
  920. dev_priv->gart_size);
  921. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  922. dev_priv->gart_vm_start);
  923. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  924. dev_priv->gart_info.bus_addr);
  925. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  926. dev_priv->gart_vm_start);
  927. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  928. dev_priv->gart_vm_start +
  929. dev_priv->gart_size - 1);
  930. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  931. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  932. RADEON_PCIE_TX_GART_EN);
  933. } else {
  934. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  935. tmp & ~RADEON_PCIE_TX_GART_EN);
  936. }
  937. }
  938. /* Enable or disable PCI GART on the chip */
  939. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  940. {
  941. u32 tmp;
  942. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
  943. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740) ||
  944. (dev_priv->flags & RADEON_IS_IGPGART)) {
  945. radeon_set_igpgart(dev_priv, on);
  946. return;
  947. }
  948. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) {
  949. rs600_set_igpgart(dev_priv, on);
  950. return;
  951. }
  952. if (dev_priv->flags & RADEON_IS_PCIE) {
  953. radeon_set_pciegart(dev_priv, on);
  954. return;
  955. }
  956. tmp = RADEON_READ(RADEON_AIC_CNTL);
  957. if (on) {
  958. RADEON_WRITE(RADEON_AIC_CNTL,
  959. tmp | RADEON_PCIGART_TRANSLATE_EN);
  960. /* set PCI GART page-table base address
  961. */
  962. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  963. /* set address range for PCI address translate
  964. */
  965. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  966. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  967. + dev_priv->gart_size - 1);
  968. /* Turn off AGP aperture -- is this required for PCI GART?
  969. */
  970. radeon_write_agp_location(dev_priv, 0xffffffc0);
  971. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  972. } else {
  973. RADEON_WRITE(RADEON_AIC_CNTL,
  974. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  975. }
  976. }
  977. static int radeon_setup_pcigart_surface(drm_radeon_private_t *dev_priv)
  978. {
  979. struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
  980. struct radeon_virt_surface *vp;
  981. int i;
  982. for (i = 0; i < RADEON_MAX_SURFACES * 2; i++) {
  983. if (!dev_priv->virt_surfaces[i].file_priv ||
  984. dev_priv->virt_surfaces[i].file_priv == PCIGART_FILE_PRIV)
  985. break;
  986. }
  987. if (i >= 2 * RADEON_MAX_SURFACES)
  988. return -ENOMEM;
  989. vp = &dev_priv->virt_surfaces[i];
  990. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  991. struct radeon_surface *sp = &dev_priv->surfaces[i];
  992. if (sp->refcount)
  993. continue;
  994. vp->surface_index = i;
  995. vp->lower = gart_info->bus_addr;
  996. vp->upper = vp->lower + gart_info->table_size;
  997. vp->flags = 0;
  998. vp->file_priv = PCIGART_FILE_PRIV;
  999. sp->refcount = 1;
  1000. sp->lower = vp->lower;
  1001. sp->upper = vp->upper;
  1002. sp->flags = 0;
  1003. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, sp->flags);
  1004. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND + 16 * i, sp->lower);
  1005. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND + 16 * i, sp->upper);
  1006. return 0;
  1007. }
  1008. return -ENOMEM;
  1009. }
  1010. static int radeon_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
  1011. struct drm_file *file_priv)
  1012. {
  1013. drm_radeon_private_t *dev_priv = dev->dev_private;
  1014. struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv;
  1015. DRM_DEBUG("\n");
  1016. /* if we require new memory map but we don't have it fail */
  1017. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  1018. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  1019. radeon_do_cleanup_cp(dev);
  1020. return -EINVAL;
  1021. }
  1022. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  1023. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  1024. dev_priv->flags &= ~RADEON_IS_AGP;
  1025. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  1026. && !init->is_pci) {
  1027. DRM_DEBUG("Restoring AGP flag\n");
  1028. dev_priv->flags |= RADEON_IS_AGP;
  1029. }
  1030. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  1031. DRM_ERROR("PCI GART memory not allocated!\n");
  1032. radeon_do_cleanup_cp(dev);
  1033. return -EINVAL;
  1034. }
  1035. dev_priv->usec_timeout = init->usec_timeout;
  1036. if (dev_priv->usec_timeout < 1 ||
  1037. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  1038. DRM_DEBUG("TIMEOUT problem!\n");
  1039. radeon_do_cleanup_cp(dev);
  1040. return -EINVAL;
  1041. }
  1042. /* Enable vblank on CRTC1 for older X servers
  1043. */
  1044. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  1045. switch(init->func) {
  1046. case RADEON_INIT_R200_CP:
  1047. dev_priv->microcode_version = UCODE_R200;
  1048. break;
  1049. case RADEON_INIT_R300_CP:
  1050. dev_priv->microcode_version = UCODE_R300;
  1051. break;
  1052. default:
  1053. dev_priv->microcode_version = UCODE_R100;
  1054. }
  1055. dev_priv->do_boxes = 0;
  1056. dev_priv->cp_mode = init->cp_mode;
  1057. /* We don't support anything other than bus-mastering ring mode,
  1058. * but the ring can be in either AGP or PCI space for the ring
  1059. * read pointer.
  1060. */
  1061. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  1062. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  1063. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  1064. radeon_do_cleanup_cp(dev);
  1065. return -EINVAL;
  1066. }
  1067. switch (init->fb_bpp) {
  1068. case 16:
  1069. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  1070. break;
  1071. case 32:
  1072. default:
  1073. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  1074. break;
  1075. }
  1076. dev_priv->front_offset = init->front_offset;
  1077. dev_priv->front_pitch = init->front_pitch;
  1078. dev_priv->back_offset = init->back_offset;
  1079. dev_priv->back_pitch = init->back_pitch;
  1080. switch (init->depth_bpp) {
  1081. case 16:
  1082. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  1083. break;
  1084. case 32:
  1085. default:
  1086. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  1087. break;
  1088. }
  1089. dev_priv->depth_offset = init->depth_offset;
  1090. dev_priv->depth_pitch = init->depth_pitch;
  1091. /* Hardware state for depth clears. Remove this if/when we no
  1092. * longer clear the depth buffer with a 3D rectangle. Hard-code
  1093. * all values to prevent unwanted 3D state from slipping through
  1094. * and screwing with the clear operation.
  1095. */
  1096. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  1097. (dev_priv->color_fmt << 10) |
  1098. (dev_priv->microcode_version ==
  1099. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  1100. dev_priv->depth_clear.rb3d_zstencilcntl =
  1101. (dev_priv->depth_fmt |
  1102. RADEON_Z_TEST_ALWAYS |
  1103. RADEON_STENCIL_TEST_ALWAYS |
  1104. RADEON_STENCIL_S_FAIL_REPLACE |
  1105. RADEON_STENCIL_ZPASS_REPLACE |
  1106. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  1107. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  1108. RADEON_BFACE_SOLID |
  1109. RADEON_FFACE_SOLID |
  1110. RADEON_FLAT_SHADE_VTX_LAST |
  1111. RADEON_DIFFUSE_SHADE_FLAT |
  1112. RADEON_ALPHA_SHADE_FLAT |
  1113. RADEON_SPECULAR_SHADE_FLAT |
  1114. RADEON_FOG_SHADE_FLAT |
  1115. RADEON_VTX_PIX_CENTER_OGL |
  1116. RADEON_ROUND_MODE_TRUNC |
  1117. RADEON_ROUND_PREC_8TH_PIX);
  1118. dev_priv->ring_offset = init->ring_offset;
  1119. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  1120. dev_priv->buffers_offset = init->buffers_offset;
  1121. dev_priv->gart_textures_offset = init->gart_textures_offset;
  1122. master_priv->sarea = drm_getsarea(dev);
  1123. if (!master_priv->sarea) {
  1124. DRM_ERROR("could not find sarea!\n");
  1125. radeon_do_cleanup_cp(dev);
  1126. return -EINVAL;
  1127. }
  1128. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  1129. if (!dev_priv->cp_ring) {
  1130. DRM_ERROR("could not find cp ring region!\n");
  1131. radeon_do_cleanup_cp(dev);
  1132. return -EINVAL;
  1133. }
  1134. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  1135. if (!dev_priv->ring_rptr) {
  1136. DRM_ERROR("could not find ring read pointer!\n");
  1137. radeon_do_cleanup_cp(dev);
  1138. return -EINVAL;
  1139. }
  1140. dev->agp_buffer_token = init->buffers_offset;
  1141. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  1142. if (!dev->agp_buffer_map) {
  1143. DRM_ERROR("could not find dma buffer region!\n");
  1144. radeon_do_cleanup_cp(dev);
  1145. return -EINVAL;
  1146. }
  1147. if (init->gart_textures_offset) {
  1148. dev_priv->gart_textures =
  1149. drm_core_findmap(dev, init->gart_textures_offset);
  1150. if (!dev_priv->gart_textures) {
  1151. DRM_ERROR("could not find GART texture region!\n");
  1152. radeon_do_cleanup_cp(dev);
  1153. return -EINVAL;
  1154. }
  1155. }
  1156. #if __OS_HAS_AGP
  1157. if (dev_priv->flags & RADEON_IS_AGP) {
  1158. drm_core_ioremap_wc(dev_priv->cp_ring, dev);
  1159. drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
  1160. drm_core_ioremap_wc(dev->agp_buffer_map, dev);
  1161. if (!dev_priv->cp_ring->handle ||
  1162. !dev_priv->ring_rptr->handle ||
  1163. !dev->agp_buffer_map->handle) {
  1164. DRM_ERROR("could not find ioremap agp regions!\n");
  1165. radeon_do_cleanup_cp(dev);
  1166. return -EINVAL;
  1167. }
  1168. } else
  1169. #endif
  1170. {
  1171. dev_priv->cp_ring->handle =
  1172. (void *)(unsigned long)dev_priv->cp_ring->offset;
  1173. dev_priv->ring_rptr->handle =
  1174. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  1175. dev->agp_buffer_map->handle =
  1176. (void *)(unsigned long)dev->agp_buffer_map->offset;
  1177. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  1178. dev_priv->cp_ring->handle);
  1179. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  1180. dev_priv->ring_rptr->handle);
  1181. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  1182. dev->agp_buffer_map->handle);
  1183. }
  1184. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  1185. dev_priv->fb_size =
  1186. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  1187. - dev_priv->fb_location;
  1188. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  1189. ((dev_priv->front_offset
  1190. + dev_priv->fb_location) >> 10));
  1191. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  1192. ((dev_priv->back_offset
  1193. + dev_priv->fb_location) >> 10));
  1194. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  1195. ((dev_priv->depth_offset
  1196. + dev_priv->fb_location) >> 10));
  1197. dev_priv->gart_size = init->gart_size;
  1198. /* New let's set the memory map ... */
  1199. if (dev_priv->new_memmap) {
  1200. u32 base = 0;
  1201. DRM_INFO("Setting GART location based on new memory map\n");
  1202. /* If using AGP, try to locate the AGP aperture at the same
  1203. * location in the card and on the bus, though we have to
  1204. * align it down.
  1205. */
  1206. #if __OS_HAS_AGP
  1207. if (dev_priv->flags & RADEON_IS_AGP) {
  1208. base = dev->agp->base;
  1209. /* Check if valid */
  1210. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  1211. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  1212. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  1213. dev->agp->base);
  1214. base = 0;
  1215. }
  1216. }
  1217. #endif
  1218. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  1219. if (base == 0) {
  1220. base = dev_priv->fb_location + dev_priv->fb_size;
  1221. if (base < dev_priv->fb_location ||
  1222. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  1223. base = dev_priv->fb_location
  1224. - dev_priv->gart_size;
  1225. }
  1226. dev_priv->gart_vm_start = base & 0xffc00000u;
  1227. if (dev_priv->gart_vm_start != base)
  1228. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  1229. base, dev_priv->gart_vm_start);
  1230. } else {
  1231. DRM_INFO("Setting GART location based on old memory map\n");
  1232. dev_priv->gart_vm_start = dev_priv->fb_location +
  1233. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  1234. }
  1235. #if __OS_HAS_AGP
  1236. if (dev_priv->flags & RADEON_IS_AGP)
  1237. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1238. - dev->agp->base
  1239. + dev_priv->gart_vm_start);
  1240. else
  1241. #endif
  1242. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  1243. - (unsigned long)dev->sg->virtual
  1244. + dev_priv->gart_vm_start);
  1245. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  1246. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  1247. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  1248. dev_priv->gart_buffers_offset);
  1249. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  1250. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  1251. + init->ring_size / sizeof(u32));
  1252. dev_priv->ring.size = init->ring_size;
  1253. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  1254. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  1255. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  1256. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  1257. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  1258. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  1259. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  1260. #if __OS_HAS_AGP
  1261. if (dev_priv->flags & RADEON_IS_AGP) {
  1262. /* Turn off PCI GART */
  1263. radeon_set_pcigart(dev_priv, 0);
  1264. } else
  1265. #endif
  1266. {
  1267. u32 sctrl;
  1268. int ret;
  1269. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  1270. /* if we have an offset set from userspace */
  1271. if (dev_priv->pcigart_offset_set) {
  1272. dev_priv->gart_info.bus_addr =
  1273. (resource_size_t)dev_priv->pcigart_offset + dev_priv->fb_location;
  1274. dev_priv->gart_info.mapping.offset =
  1275. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  1276. dev_priv->gart_info.mapping.size =
  1277. dev_priv->gart_info.table_size;
  1278. drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
  1279. dev_priv->gart_info.addr =
  1280. dev_priv->gart_info.mapping.handle;
  1281. if (dev_priv->flags & RADEON_IS_PCIE)
  1282. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  1283. else
  1284. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1285. dev_priv->gart_info.gart_table_location =
  1286. DRM_ATI_GART_FB;
  1287. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  1288. dev_priv->gart_info.addr,
  1289. dev_priv->pcigart_offset);
  1290. } else {
  1291. if (dev_priv->flags & RADEON_IS_IGPGART)
  1292. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  1293. else
  1294. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  1295. dev_priv->gart_info.gart_table_location =
  1296. DRM_ATI_GART_MAIN;
  1297. dev_priv->gart_info.addr = NULL;
  1298. dev_priv->gart_info.bus_addr = 0;
  1299. if (dev_priv->flags & RADEON_IS_PCIE) {
  1300. DRM_ERROR
  1301. ("Cannot use PCI Express without GART in FB memory\n");
  1302. radeon_do_cleanup_cp(dev);
  1303. return -EINVAL;
  1304. }
  1305. }
  1306. sctrl = RADEON_READ(RADEON_SURFACE_CNTL);
  1307. RADEON_WRITE(RADEON_SURFACE_CNTL, 0);
  1308. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1309. ret = r600_page_table_init(dev);
  1310. else
  1311. ret = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  1312. RADEON_WRITE(RADEON_SURFACE_CNTL, sctrl);
  1313. if (!ret) {
  1314. DRM_ERROR("failed to init PCI GART!\n");
  1315. radeon_do_cleanup_cp(dev);
  1316. return -ENOMEM;
  1317. }
  1318. ret = radeon_setup_pcigart_surface(dev_priv);
  1319. if (ret) {
  1320. DRM_ERROR("failed to setup GART surface!\n");
  1321. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1322. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1323. else
  1324. drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info);
  1325. radeon_do_cleanup_cp(dev);
  1326. return ret;
  1327. }
  1328. /* Turn on PCI GART */
  1329. radeon_set_pcigart(dev_priv, 1);
  1330. }
  1331. if (!dev_priv->me_fw) {
  1332. int err = radeon_cp_init_microcode(dev_priv);
  1333. if (err) {
  1334. DRM_ERROR("Failed to load firmware!\n");
  1335. radeon_do_cleanup_cp(dev);
  1336. return err;
  1337. }
  1338. }
  1339. radeon_cp_load_microcode(dev_priv);
  1340. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1341. dev_priv->last_buf = 0;
  1342. radeon_do_engine_reset(dev);
  1343. radeon_test_writeback(dev_priv);
  1344. return 0;
  1345. }
  1346. static int radeon_do_cleanup_cp(struct drm_device * dev)
  1347. {
  1348. drm_radeon_private_t *dev_priv = dev->dev_private;
  1349. DRM_DEBUG("\n");
  1350. /* Make sure interrupts are disabled here because the uninstall ioctl
  1351. * may not have been called from userspace and after dev_private
  1352. * is freed, it's too late.
  1353. */
  1354. if (dev->irq_enabled)
  1355. drm_irq_uninstall(dev);
  1356. #if __OS_HAS_AGP
  1357. if (dev_priv->flags & RADEON_IS_AGP) {
  1358. if (dev_priv->cp_ring != NULL) {
  1359. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  1360. dev_priv->cp_ring = NULL;
  1361. }
  1362. if (dev_priv->ring_rptr != NULL) {
  1363. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  1364. dev_priv->ring_rptr = NULL;
  1365. }
  1366. if (dev->agp_buffer_map != NULL) {
  1367. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  1368. dev->agp_buffer_map = NULL;
  1369. }
  1370. } else
  1371. #endif
  1372. {
  1373. if (dev_priv->gart_info.bus_addr) {
  1374. /* Turn off PCI GART */
  1375. radeon_set_pcigart(dev_priv, 0);
  1376. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600)
  1377. r600_page_table_cleanup(dev, &dev_priv->gart_info);
  1378. else {
  1379. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  1380. DRM_ERROR("failed to cleanup PCI GART!\n");
  1381. }
  1382. }
  1383. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  1384. {
  1385. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1386. dev_priv->gart_info.addr = NULL;
  1387. }
  1388. }
  1389. /* only clear to the start of flags */
  1390. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1391. return 0;
  1392. }
  1393. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1394. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1395. * here we make sure that all Radeon hardware initialisation is re-done without
  1396. * affecting running applications.
  1397. *
  1398. * Charl P. Botha <http://cpbotha.net>
  1399. */
  1400. static int radeon_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
  1401. {
  1402. drm_radeon_private_t *dev_priv = dev->dev_private;
  1403. if (!dev_priv) {
  1404. DRM_ERROR("Called with no initialization\n");
  1405. return -EINVAL;
  1406. }
  1407. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1408. #if __OS_HAS_AGP
  1409. if (dev_priv->flags & RADEON_IS_AGP) {
  1410. /* Turn off PCI GART */
  1411. radeon_set_pcigart(dev_priv, 0);
  1412. } else
  1413. #endif
  1414. {
  1415. /* Turn on PCI GART */
  1416. radeon_set_pcigart(dev_priv, 1);
  1417. }
  1418. radeon_cp_load_microcode(dev_priv);
  1419. radeon_cp_init_ring_buffer(dev, dev_priv, file_priv);
  1420. dev_priv->have_z_offset = 0;
  1421. radeon_do_engine_reset(dev);
  1422. radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
  1423. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1424. return 0;
  1425. }
  1426. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1427. {
  1428. drm_radeon_private_t *dev_priv = dev->dev_private;
  1429. drm_radeon_init_t *init = data;
  1430. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1431. if (init->func == RADEON_INIT_R300_CP)
  1432. r300_init_reg_flags(dev);
  1433. switch (init->func) {
  1434. case RADEON_INIT_CP:
  1435. case RADEON_INIT_R200_CP:
  1436. case RADEON_INIT_R300_CP:
  1437. return radeon_do_init_cp(dev, init, file_priv);
  1438. case RADEON_INIT_R600_CP:
  1439. return r600_do_init_cp(dev, init, file_priv);
  1440. case RADEON_CLEANUP_CP:
  1441. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1442. return r600_do_cleanup_cp(dev);
  1443. else
  1444. return radeon_do_cleanup_cp(dev);
  1445. }
  1446. return -EINVAL;
  1447. }
  1448. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1449. {
  1450. drm_radeon_private_t *dev_priv = dev->dev_private;
  1451. DRM_DEBUG("\n");
  1452. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1453. if (dev_priv->cp_running) {
  1454. DRM_DEBUG("while CP running\n");
  1455. return 0;
  1456. }
  1457. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1458. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1459. dev_priv->cp_mode);
  1460. return 0;
  1461. }
  1462. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1463. r600_do_cp_start(dev_priv);
  1464. else
  1465. radeon_do_cp_start(dev_priv);
  1466. return 0;
  1467. }
  1468. /* Stop the CP. The engine must have been idled before calling this
  1469. * routine.
  1470. */
  1471. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1472. {
  1473. drm_radeon_private_t *dev_priv = dev->dev_private;
  1474. drm_radeon_cp_stop_t *stop = data;
  1475. int ret;
  1476. DRM_DEBUG("\n");
  1477. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1478. if (!dev_priv->cp_running)
  1479. return 0;
  1480. /* Flush any pending CP commands. This ensures any outstanding
  1481. * commands are exectuted by the engine before we turn it off.
  1482. */
  1483. if (stop->flush) {
  1484. radeon_do_cp_flush(dev_priv);
  1485. }
  1486. /* If we fail to make the engine go idle, we return an error
  1487. * code so that the DRM ioctl wrapper can try again.
  1488. */
  1489. if (stop->idle) {
  1490. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1491. ret = r600_do_cp_idle(dev_priv);
  1492. else
  1493. ret = radeon_do_cp_idle(dev_priv);
  1494. if (ret)
  1495. return ret;
  1496. }
  1497. /* Finally, we can turn off the CP. If the engine isn't idle,
  1498. * we will get some dropped triangles as they won't be fully
  1499. * rendered before the CP is shut down.
  1500. */
  1501. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1502. r600_do_cp_stop(dev_priv);
  1503. else
  1504. radeon_do_cp_stop(dev_priv);
  1505. /* Reset the engine */
  1506. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1507. r600_do_engine_reset(dev);
  1508. else
  1509. radeon_do_engine_reset(dev);
  1510. return 0;
  1511. }
  1512. void radeon_do_release(struct drm_device * dev)
  1513. {
  1514. drm_radeon_private_t *dev_priv = dev->dev_private;
  1515. int i, ret;
  1516. if (dev_priv) {
  1517. if (dev_priv->cp_running) {
  1518. /* Stop the cp */
  1519. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1520. while ((ret = r600_do_cp_idle(dev_priv)) != 0) {
  1521. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1522. #ifdef __linux__
  1523. schedule();
  1524. #else
  1525. tsleep(&ret, PZERO, "rdnrel", 1);
  1526. #endif
  1527. }
  1528. } else {
  1529. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1530. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1531. #ifdef __linux__
  1532. schedule();
  1533. #else
  1534. tsleep(&ret, PZERO, "rdnrel", 1);
  1535. #endif
  1536. }
  1537. }
  1538. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1539. r600_do_cp_stop(dev_priv);
  1540. r600_do_engine_reset(dev);
  1541. } else {
  1542. radeon_do_cp_stop(dev_priv);
  1543. radeon_do_engine_reset(dev);
  1544. }
  1545. }
  1546. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_R600) {
  1547. /* Disable *all* interrupts */
  1548. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1549. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1550. if (dev_priv->mmio) { /* remove all surfaces */
  1551. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1552. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1553. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1554. 16 * i, 0);
  1555. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1556. 16 * i, 0);
  1557. }
  1558. }
  1559. }
  1560. /* Free memory heap structures */
  1561. radeon_mem_takedown(&(dev_priv->gart_heap));
  1562. radeon_mem_takedown(&(dev_priv->fb_heap));
  1563. /* deallocate kernel resources */
  1564. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1565. r600_do_cleanup_cp(dev);
  1566. else
  1567. radeon_do_cleanup_cp(dev);
  1568. if (dev_priv->me_fw) {
  1569. release_firmware(dev_priv->me_fw);
  1570. dev_priv->me_fw = NULL;
  1571. }
  1572. if (dev_priv->pfp_fw) {
  1573. release_firmware(dev_priv->pfp_fw);
  1574. dev_priv->pfp_fw = NULL;
  1575. }
  1576. }
  1577. }
  1578. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1579. */
  1580. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1581. {
  1582. drm_radeon_private_t *dev_priv = dev->dev_private;
  1583. DRM_DEBUG("\n");
  1584. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1585. if (!dev_priv) {
  1586. DRM_DEBUG("called before init done\n");
  1587. return -EINVAL;
  1588. }
  1589. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1590. r600_do_cp_reset(dev_priv);
  1591. else
  1592. radeon_do_cp_reset(dev_priv);
  1593. /* The CP is no longer running after an engine reset */
  1594. dev_priv->cp_running = 0;
  1595. return 0;
  1596. }
  1597. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1598. {
  1599. drm_radeon_private_t *dev_priv = dev->dev_private;
  1600. DRM_DEBUG("\n");
  1601. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1602. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1603. return r600_do_cp_idle(dev_priv);
  1604. else
  1605. return radeon_do_cp_idle(dev_priv);
  1606. }
  1607. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1608. */
  1609. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1610. {
  1611. drm_radeon_private_t *dev_priv = dev->dev_private;
  1612. DRM_DEBUG("\n");
  1613. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1614. return r600_do_resume_cp(dev, file_priv);
  1615. else
  1616. return radeon_do_resume_cp(dev, file_priv);
  1617. }
  1618. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1619. {
  1620. drm_radeon_private_t *dev_priv = dev->dev_private;
  1621. DRM_DEBUG("\n");
  1622. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1623. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600)
  1624. return r600_do_engine_reset(dev);
  1625. else
  1626. return radeon_do_engine_reset(dev);
  1627. }
  1628. /* ================================================================
  1629. * Fullscreen mode
  1630. */
  1631. /* KW: Deprecated to say the least:
  1632. */
  1633. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1634. {
  1635. return 0;
  1636. }
  1637. /* ================================================================
  1638. * Freelist management
  1639. */
  1640. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1641. * bufs until freelist code is used. Note this hides a problem with
  1642. * the scratch register * (used to keep track of last buffer
  1643. * completed) being written to before * the last buffer has actually
  1644. * completed rendering.
  1645. *
  1646. * KW: It's also a good way to find free buffers quickly.
  1647. *
  1648. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1649. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1650. * we essentially have to do this, else old clients will break.
  1651. *
  1652. * However, it does leave open a potential deadlock where all the
  1653. * buffers are held by other clients, which can't release them because
  1654. * they can't get the lock.
  1655. */
  1656. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1657. {
  1658. struct drm_device_dma *dma = dev->dma;
  1659. drm_radeon_private_t *dev_priv = dev->dev_private;
  1660. drm_radeon_buf_priv_t *buf_priv;
  1661. struct drm_buf *buf;
  1662. int i, t;
  1663. int start;
  1664. if (++dev_priv->last_buf >= dma->buf_count)
  1665. dev_priv->last_buf = 0;
  1666. start = dev_priv->last_buf;
  1667. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1668. u32 done_age = GET_SCRATCH(dev_priv, 1);
  1669. DRM_DEBUG("done_age = %d\n", done_age);
  1670. for (i = 0; i < dma->buf_count; i++) {
  1671. buf = dma->buflist[start];
  1672. buf_priv = buf->dev_private;
  1673. if (buf->file_priv == NULL || (buf->pending &&
  1674. buf_priv->age <=
  1675. done_age)) {
  1676. dev_priv->stats.requested_bufs++;
  1677. buf->pending = 0;
  1678. return buf;
  1679. }
  1680. if (++start >= dma->buf_count)
  1681. start = 0;
  1682. }
  1683. if (t) {
  1684. DRM_UDELAY(1);
  1685. dev_priv->stats.freelist_loops++;
  1686. }
  1687. }
  1688. return NULL;
  1689. }
  1690. void radeon_freelist_reset(struct drm_device * dev)
  1691. {
  1692. struct drm_device_dma *dma = dev->dma;
  1693. drm_radeon_private_t *dev_priv = dev->dev_private;
  1694. int i;
  1695. dev_priv->last_buf = 0;
  1696. for (i = 0; i < dma->buf_count; i++) {
  1697. struct drm_buf *buf = dma->buflist[i];
  1698. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1699. buf_priv->age = 0;
  1700. }
  1701. }
  1702. /* ================================================================
  1703. * CP command submission
  1704. */
  1705. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1706. {
  1707. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1708. int i;
  1709. u32 last_head = GET_RING_HEAD(dev_priv);
  1710. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1711. u32 head = GET_RING_HEAD(dev_priv);
  1712. ring->space = (head - ring->tail) * sizeof(u32);
  1713. if (ring->space <= 0)
  1714. ring->space += ring->size;
  1715. if (ring->space > n)
  1716. return 0;
  1717. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1718. if (head != last_head)
  1719. i = 0;
  1720. last_head = head;
  1721. DRM_UDELAY(1);
  1722. }
  1723. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1724. #if RADEON_FIFO_DEBUG
  1725. radeon_status(dev_priv);
  1726. DRM_ERROR("failed!\n");
  1727. #endif
  1728. return -EBUSY;
  1729. }
  1730. static int radeon_cp_get_buffers(struct drm_device *dev,
  1731. struct drm_file *file_priv,
  1732. struct drm_dma * d)
  1733. {
  1734. int i;
  1735. struct drm_buf *buf;
  1736. for (i = d->granted_count; i < d->request_count; i++) {
  1737. buf = radeon_freelist_get(dev);
  1738. if (!buf)
  1739. return -EBUSY; /* NOTE: broken client */
  1740. buf->file_priv = file_priv;
  1741. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1742. sizeof(buf->idx)))
  1743. return -EFAULT;
  1744. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1745. sizeof(buf->total)))
  1746. return -EFAULT;
  1747. d->granted_count++;
  1748. }
  1749. return 0;
  1750. }
  1751. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1752. {
  1753. struct drm_device_dma *dma = dev->dma;
  1754. int ret = 0;
  1755. struct drm_dma *d = data;
  1756. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1757. /* Please don't send us buffers.
  1758. */
  1759. if (d->send_count != 0) {
  1760. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1761. DRM_CURRENTPID, d->send_count);
  1762. return -EINVAL;
  1763. }
  1764. /* We'll send you buffers.
  1765. */
  1766. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1767. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1768. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1769. return -EINVAL;
  1770. }
  1771. d->granted_count = 0;
  1772. if (d->request_count) {
  1773. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1774. }
  1775. return ret;
  1776. }
  1777. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1778. {
  1779. drm_radeon_private_t *dev_priv;
  1780. int ret = 0;
  1781. dev_priv = kzalloc(sizeof(drm_radeon_private_t), GFP_KERNEL);
  1782. if (dev_priv == NULL)
  1783. return -ENOMEM;
  1784. dev->dev_private = (void *)dev_priv;
  1785. dev_priv->flags = flags;
  1786. switch (flags & RADEON_FAMILY_MASK) {
  1787. case CHIP_R100:
  1788. case CHIP_RV200:
  1789. case CHIP_R200:
  1790. case CHIP_R300:
  1791. case CHIP_R350:
  1792. case CHIP_R420:
  1793. case CHIP_R423:
  1794. case CHIP_RV410:
  1795. case CHIP_RV515:
  1796. case CHIP_R520:
  1797. case CHIP_RV570:
  1798. case CHIP_R580:
  1799. dev_priv->flags |= RADEON_HAS_HIERZ;
  1800. break;
  1801. default:
  1802. /* all other chips have no hierarchical z buffer */
  1803. break;
  1804. }
  1805. if (drm_pci_device_is_agp(dev))
  1806. dev_priv->flags |= RADEON_IS_AGP;
  1807. else if (pci_is_pcie(dev->pdev))
  1808. dev_priv->flags |= RADEON_IS_PCIE;
  1809. else
  1810. dev_priv->flags |= RADEON_IS_PCI;
  1811. ret = drm_addmap(dev, pci_resource_start(dev->pdev, 2),
  1812. pci_resource_len(dev->pdev, 2), _DRM_REGISTERS,
  1813. _DRM_READ_ONLY | _DRM_DRIVER, &dev_priv->mmio);
  1814. if (ret != 0)
  1815. return ret;
  1816. ret = drm_vblank_init(dev, 2);
  1817. if (ret) {
  1818. radeon_driver_unload(dev);
  1819. return ret;
  1820. }
  1821. DRM_DEBUG("%s card detected\n",
  1822. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1823. return ret;
  1824. }
  1825. int radeon_master_create(struct drm_device *dev, struct drm_master *master)
  1826. {
  1827. struct drm_radeon_master_private *master_priv;
  1828. unsigned long sareapage;
  1829. int ret;
  1830. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1831. if (!master_priv)
  1832. return -ENOMEM;
  1833. /* prebuild the SAREA */
  1834. sareapage = max_t(unsigned long, SAREA_MAX, PAGE_SIZE);
  1835. ret = drm_addmap(dev, 0, sareapage, _DRM_SHM, _DRM_CONTAINS_LOCK,
  1836. &master_priv->sarea);
  1837. if (ret) {
  1838. DRM_ERROR("SAREA setup failed\n");
  1839. kfree(master_priv);
  1840. return ret;
  1841. }
  1842. master_priv->sarea_priv = master_priv->sarea->handle + sizeof(struct drm_sarea);
  1843. master_priv->sarea_priv->pfCurrentPage = 0;
  1844. master->driver_priv = master_priv;
  1845. return 0;
  1846. }
  1847. void radeon_master_destroy(struct drm_device *dev, struct drm_master *master)
  1848. {
  1849. struct drm_radeon_master_private *master_priv = master->driver_priv;
  1850. if (!master_priv)
  1851. return;
  1852. if (master_priv->sarea_priv &&
  1853. master_priv->sarea_priv->pfCurrentPage != 0)
  1854. radeon_cp_dispatch_flip(dev, master);
  1855. master_priv->sarea_priv = NULL;
  1856. if (master_priv->sarea)
  1857. drm_rmmap_locked(dev, master_priv->sarea);
  1858. kfree(master_priv);
  1859. master->driver_priv = NULL;
  1860. }
  1861. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1862. * have to find them.
  1863. */
  1864. int radeon_driver_firstopen(struct drm_device *dev)
  1865. {
  1866. int ret;
  1867. drm_local_map_t *map;
  1868. drm_radeon_private_t *dev_priv = dev->dev_private;
  1869. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1870. dev_priv->fb_aper_offset = pci_resource_start(dev->pdev, 0);
  1871. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1872. pci_resource_len(dev->pdev, 0), _DRM_FRAME_BUFFER,
  1873. _DRM_WRITE_COMBINING, &map);
  1874. if (ret != 0)
  1875. return ret;
  1876. return 0;
  1877. }
  1878. int radeon_driver_unload(struct drm_device *dev)
  1879. {
  1880. drm_radeon_private_t *dev_priv = dev->dev_private;
  1881. DRM_DEBUG("\n");
  1882. drm_rmmap(dev, dev_priv->mmio);
  1883. kfree(dev_priv);
  1884. dev->dev_private = NULL;
  1885. return 0;
  1886. }
  1887. void radeon_commit_ring(drm_radeon_private_t *dev_priv)
  1888. {
  1889. int i;
  1890. u32 *ring;
  1891. int tail_aligned;
  1892. /* check if the ring is padded out to 16-dword alignment */
  1893. tail_aligned = dev_priv->ring.tail & (RADEON_RING_ALIGN-1);
  1894. if (tail_aligned) {
  1895. int num_p2 = RADEON_RING_ALIGN - tail_aligned;
  1896. ring = dev_priv->ring.start;
  1897. /* pad with some CP_PACKET2 */
  1898. for (i = 0; i < num_p2; i++)
  1899. ring[dev_priv->ring.tail + i] = CP_PACKET2();
  1900. dev_priv->ring.tail += i;
  1901. dev_priv->ring.space -= num_p2 * sizeof(u32);
  1902. }
  1903. dev_priv->ring.tail &= dev_priv->ring.tail_mask;
  1904. DRM_MEMORYBARRIER();
  1905. GET_RING_HEAD( dev_priv );
  1906. if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) {
  1907. RADEON_WRITE(R600_CP_RB_WPTR, dev_priv->ring.tail);
  1908. /* read from PCI bus to ensure correct posting */
  1909. RADEON_READ(R600_CP_RB_RPTR);
  1910. } else {
  1911. RADEON_WRITE(RADEON_CP_RB_WPTR, dev_priv->ring.tail);
  1912. /* read from PCI bus to ensure correct posting */
  1913. RADEON_READ(RADEON_CP_RB_RPTR);
  1914. }
  1915. }