radeon_clocks.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_drm.h"
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. /* 10 khz */
  34. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev)
  35. {
  36. struct radeon_pll *spll = &rdev->clock.spll;
  37. uint32_t fb_div, ref_div, post_div, sclk;
  38. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  39. fb_div = (fb_div >> RADEON_SPLL_FB_DIV_SHIFT) & RADEON_SPLL_FB_DIV_MASK;
  40. fb_div <<= 1;
  41. fb_div *= spll->reference_freq;
  42. ref_div =
  43. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  44. if (ref_div == 0)
  45. return 0;
  46. sclk = fb_div / ref_div;
  47. post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK;
  48. if (post_div == 2)
  49. sclk >>= 1;
  50. else if (post_div == 3)
  51. sclk >>= 2;
  52. else if (post_div == 4)
  53. sclk >>= 3;
  54. return sclk;
  55. }
  56. /* 10 khz */
  57. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev)
  58. {
  59. struct radeon_pll *mpll = &rdev->clock.mpll;
  60. uint32_t fb_div, ref_div, post_div, mclk;
  61. fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  62. fb_div = (fb_div >> RADEON_MPLL_FB_DIV_SHIFT) & RADEON_MPLL_FB_DIV_MASK;
  63. fb_div <<= 1;
  64. fb_div *= mpll->reference_freq;
  65. ref_div =
  66. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
  67. if (ref_div == 0)
  68. return 0;
  69. mclk = fb_div / ref_div;
  70. post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7;
  71. if (post_div == 2)
  72. mclk >>= 1;
  73. else if (post_div == 3)
  74. mclk >>= 2;
  75. else if (post_div == 4)
  76. mclk >>= 3;
  77. return mclk;
  78. }
  79. #ifdef CONFIG_OF
  80. /*
  81. * Read XTAL (ref clock), SCLK and MCLK from Open Firmware device
  82. * tree. Hopefully, ATI OF driver is kind enough to fill these
  83. */
  84. static bool radeon_read_clocks_OF(struct drm_device *dev)
  85. {
  86. struct radeon_device *rdev = dev->dev_private;
  87. struct device_node *dp = rdev->pdev->dev.of_node;
  88. const u32 *val;
  89. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  90. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  91. struct radeon_pll *spll = &rdev->clock.spll;
  92. struct radeon_pll *mpll = &rdev->clock.mpll;
  93. if (dp == NULL)
  94. return false;
  95. val = of_get_property(dp, "ATY,RefCLK", NULL);
  96. if (!val || !*val) {
  97. printk(KERN_WARNING "radeonfb: No ATY,RefCLK property !\n");
  98. return false;
  99. }
  100. p1pll->reference_freq = p2pll->reference_freq = (*val) / 10;
  101. p1pll->reference_div = RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  102. if (p1pll->reference_div < 2)
  103. p1pll->reference_div = 12;
  104. p2pll->reference_div = p1pll->reference_div;
  105. /* These aren't in the device-tree */
  106. if (rdev->family >= CHIP_R420) {
  107. p1pll->pll_in_min = 100;
  108. p1pll->pll_in_max = 1350;
  109. p1pll->pll_out_min = 20000;
  110. p1pll->pll_out_max = 50000;
  111. p2pll->pll_in_min = 100;
  112. p2pll->pll_in_max = 1350;
  113. p2pll->pll_out_min = 20000;
  114. p2pll->pll_out_max = 50000;
  115. } else {
  116. p1pll->pll_in_min = 40;
  117. p1pll->pll_in_max = 500;
  118. p1pll->pll_out_min = 12500;
  119. p1pll->pll_out_max = 35000;
  120. p2pll->pll_in_min = 40;
  121. p2pll->pll_in_max = 500;
  122. p2pll->pll_out_min = 12500;
  123. p2pll->pll_out_max = 35000;
  124. }
  125. /* not sure what the max should be in all cases */
  126. rdev->clock.max_pixel_clock = 35000;
  127. spll->reference_freq = mpll->reference_freq = p1pll->reference_freq;
  128. spll->reference_div = mpll->reference_div =
  129. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  130. RADEON_M_SPLL_REF_DIV_MASK;
  131. val = of_get_property(dp, "ATY,SCLK", NULL);
  132. if (val && *val)
  133. rdev->clock.default_sclk = (*val) / 10;
  134. else
  135. rdev->clock.default_sclk =
  136. radeon_legacy_get_engine_clock(rdev);
  137. val = of_get_property(dp, "ATY,MCLK", NULL);
  138. if (val && *val)
  139. rdev->clock.default_mclk = (*val) / 10;
  140. else
  141. rdev->clock.default_mclk =
  142. radeon_legacy_get_memory_clock(rdev);
  143. DRM_INFO("Using device-tree clock info\n");
  144. return true;
  145. }
  146. #else
  147. static bool radeon_read_clocks_OF(struct drm_device *dev)
  148. {
  149. return false;
  150. }
  151. #endif /* CONFIG_OF */
  152. void radeon_get_clock_info(struct drm_device *dev)
  153. {
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  156. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  157. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  158. struct radeon_pll *spll = &rdev->clock.spll;
  159. struct radeon_pll *mpll = &rdev->clock.mpll;
  160. int ret;
  161. if (rdev->is_atom_bios)
  162. ret = radeon_atom_get_clock_info(dev);
  163. else
  164. ret = radeon_combios_get_clock_info(dev);
  165. if (!ret)
  166. ret = radeon_read_clocks_OF(dev);
  167. if (ret) {
  168. if (p1pll->reference_div < 2) {
  169. if (!ASIC_IS_AVIVO(rdev)) {
  170. u32 tmp = RREG32_PLL(RADEON_PPLL_REF_DIV);
  171. if (ASIC_IS_R300(rdev))
  172. p1pll->reference_div =
  173. (tmp & R300_PPLL_REF_DIV_ACC_MASK) >> R300_PPLL_REF_DIV_ACC_SHIFT;
  174. else
  175. p1pll->reference_div = tmp & RADEON_PPLL_REF_DIV_MASK;
  176. if (p1pll->reference_div < 2)
  177. p1pll->reference_div = 12;
  178. } else
  179. p1pll->reference_div = 12;
  180. }
  181. if (p2pll->reference_div < 2)
  182. p2pll->reference_div = 12;
  183. if (rdev->family < CHIP_RS600) {
  184. if (spll->reference_div < 2)
  185. spll->reference_div =
  186. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  187. RADEON_M_SPLL_REF_DIV_MASK;
  188. }
  189. if (mpll->reference_div < 2)
  190. mpll->reference_div = spll->reference_div;
  191. } else {
  192. if (ASIC_IS_AVIVO(rdev)) {
  193. /* TODO FALLBACK */
  194. } else {
  195. DRM_INFO("Using generic clock info\n");
  196. if (rdev->flags & RADEON_IS_IGP) {
  197. p1pll->reference_freq = 1432;
  198. p2pll->reference_freq = 1432;
  199. spll->reference_freq = 1432;
  200. mpll->reference_freq = 1432;
  201. } else {
  202. p1pll->reference_freq = 2700;
  203. p2pll->reference_freq = 2700;
  204. spll->reference_freq = 2700;
  205. mpll->reference_freq = 2700;
  206. }
  207. p1pll->reference_div =
  208. RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  209. if (p1pll->reference_div < 2)
  210. p1pll->reference_div = 12;
  211. p2pll->reference_div = p1pll->reference_div;
  212. if (rdev->family >= CHIP_R420) {
  213. p1pll->pll_in_min = 100;
  214. p1pll->pll_in_max = 1350;
  215. p1pll->pll_out_min = 20000;
  216. p1pll->pll_out_max = 50000;
  217. p2pll->pll_in_min = 100;
  218. p2pll->pll_in_max = 1350;
  219. p2pll->pll_out_min = 20000;
  220. p2pll->pll_out_max = 50000;
  221. } else {
  222. p1pll->pll_in_min = 40;
  223. p1pll->pll_in_max = 500;
  224. p1pll->pll_out_min = 12500;
  225. p1pll->pll_out_max = 35000;
  226. p2pll->pll_in_min = 40;
  227. p2pll->pll_in_max = 500;
  228. p2pll->pll_out_min = 12500;
  229. p2pll->pll_out_max = 35000;
  230. }
  231. spll->reference_div =
  232. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  233. RADEON_M_SPLL_REF_DIV_MASK;
  234. mpll->reference_div = spll->reference_div;
  235. rdev->clock.default_sclk =
  236. radeon_legacy_get_engine_clock(rdev);
  237. rdev->clock.default_mclk =
  238. radeon_legacy_get_memory_clock(rdev);
  239. }
  240. }
  241. /* pixel clocks */
  242. if (ASIC_IS_AVIVO(rdev)) {
  243. p1pll->min_post_div = 2;
  244. p1pll->max_post_div = 0x7f;
  245. p1pll->min_frac_feedback_div = 0;
  246. p1pll->max_frac_feedback_div = 9;
  247. p2pll->min_post_div = 2;
  248. p2pll->max_post_div = 0x7f;
  249. p2pll->min_frac_feedback_div = 0;
  250. p2pll->max_frac_feedback_div = 9;
  251. } else {
  252. p1pll->min_post_div = 1;
  253. p1pll->max_post_div = 16;
  254. p1pll->min_frac_feedback_div = 0;
  255. p1pll->max_frac_feedback_div = 0;
  256. p2pll->min_post_div = 1;
  257. p2pll->max_post_div = 12;
  258. p2pll->min_frac_feedback_div = 0;
  259. p2pll->max_frac_feedback_div = 0;
  260. }
  261. /* dcpll is DCE4 only */
  262. dcpll->min_post_div = 2;
  263. dcpll->max_post_div = 0x7f;
  264. dcpll->min_frac_feedback_div = 0;
  265. dcpll->max_frac_feedback_div = 9;
  266. dcpll->min_ref_div = 2;
  267. dcpll->max_ref_div = 0x3ff;
  268. dcpll->min_feedback_div = 4;
  269. dcpll->max_feedback_div = 0xfff;
  270. dcpll->best_vco = 0;
  271. p1pll->min_ref_div = 2;
  272. p1pll->max_ref_div = 0x3ff;
  273. p1pll->min_feedback_div = 4;
  274. p1pll->max_feedback_div = 0x7ff;
  275. p1pll->best_vco = 0;
  276. p2pll->min_ref_div = 2;
  277. p2pll->max_ref_div = 0x3ff;
  278. p2pll->min_feedback_div = 4;
  279. p2pll->max_feedback_div = 0x7ff;
  280. p2pll->best_vco = 0;
  281. /* system clock */
  282. spll->min_post_div = 1;
  283. spll->max_post_div = 1;
  284. spll->min_ref_div = 2;
  285. spll->max_ref_div = 0xff;
  286. spll->min_feedback_div = 4;
  287. spll->max_feedback_div = 0xff;
  288. spll->best_vco = 0;
  289. /* memory clock */
  290. mpll->min_post_div = 1;
  291. mpll->max_post_div = 1;
  292. mpll->min_ref_div = 2;
  293. mpll->max_ref_div = 0xff;
  294. mpll->min_feedback_div = 4;
  295. mpll->max_feedback_div = 0xff;
  296. mpll->best_vco = 0;
  297. if (!rdev->clock.default_sclk)
  298. rdev->clock.default_sclk = radeon_get_engine_clock(rdev);
  299. if ((!rdev->clock.default_mclk) && rdev->asic->get_memory_clock)
  300. rdev->clock.default_mclk = radeon_get_memory_clock(rdev);
  301. rdev->pm.current_sclk = rdev->clock.default_sclk;
  302. rdev->pm.current_mclk = rdev->clock.default_mclk;
  303. }
  304. /* 10 khz */
  305. static uint32_t calc_eng_mem_clock(struct radeon_device *rdev,
  306. uint32_t req_clock,
  307. int *fb_div, int *post_div)
  308. {
  309. struct radeon_pll *spll = &rdev->clock.spll;
  310. int ref_div = spll->reference_div;
  311. if (!ref_div)
  312. ref_div =
  313. RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
  314. RADEON_M_SPLL_REF_DIV_MASK;
  315. if (req_clock < 15000) {
  316. *post_div = 8;
  317. req_clock *= 8;
  318. } else if (req_clock < 30000) {
  319. *post_div = 4;
  320. req_clock *= 4;
  321. } else if (req_clock < 60000) {
  322. *post_div = 2;
  323. req_clock *= 2;
  324. } else
  325. *post_div = 1;
  326. req_clock *= ref_div;
  327. req_clock += spll->reference_freq;
  328. req_clock /= (2 * spll->reference_freq);
  329. *fb_div = req_clock & 0xff;
  330. req_clock = (req_clock & 0xffff) << 1;
  331. req_clock *= spll->reference_freq;
  332. req_clock /= ref_div;
  333. req_clock /= *post_div;
  334. return req_clock;
  335. }
  336. /* 10 khz */
  337. void radeon_legacy_set_engine_clock(struct radeon_device *rdev,
  338. uint32_t eng_clock)
  339. {
  340. uint32_t tmp;
  341. int fb_div, post_div;
  342. /* XXX: wait for idle */
  343. eng_clock = calc_eng_mem_clock(rdev, eng_clock, &fb_div, &post_div);
  344. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  345. tmp &= ~RADEON_DONT_USE_XTALIN;
  346. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  347. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  348. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  349. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  350. udelay(10);
  351. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  352. tmp |= RADEON_SPLL_SLEEP;
  353. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  354. udelay(2);
  355. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  356. tmp |= RADEON_SPLL_RESET;
  357. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  358. udelay(200);
  359. tmp = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
  360. tmp &= ~(RADEON_SPLL_FB_DIV_MASK << RADEON_SPLL_FB_DIV_SHIFT);
  361. tmp |= (fb_div & RADEON_SPLL_FB_DIV_MASK) << RADEON_SPLL_FB_DIV_SHIFT;
  362. WREG32_PLL(RADEON_M_SPLL_REF_FB_DIV, tmp);
  363. /* XXX: verify on different asics */
  364. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  365. tmp &= ~RADEON_SPLL_PVG_MASK;
  366. if ((eng_clock * post_div) >= 90000)
  367. tmp |= (0x7 << RADEON_SPLL_PVG_SHIFT);
  368. else
  369. tmp |= (0x4 << RADEON_SPLL_PVG_SHIFT);
  370. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  371. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  372. tmp &= ~RADEON_SPLL_SLEEP;
  373. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  374. udelay(2);
  375. tmp = RREG32_PLL(RADEON_SPLL_CNTL);
  376. tmp &= ~RADEON_SPLL_RESET;
  377. WREG32_PLL(RADEON_SPLL_CNTL, tmp);
  378. udelay(200);
  379. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  380. tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
  381. switch (post_div) {
  382. case 1:
  383. default:
  384. tmp |= 1;
  385. break;
  386. case 2:
  387. tmp |= 2;
  388. break;
  389. case 4:
  390. tmp |= 3;
  391. break;
  392. case 8:
  393. tmp |= 4;
  394. break;
  395. }
  396. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  397. udelay(20);
  398. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  399. tmp |= RADEON_DONT_USE_XTALIN;
  400. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  401. udelay(10);
  402. }
  403. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable)
  404. {
  405. uint32_t tmp;
  406. if (enable) {
  407. if (rdev->flags & RADEON_SINGLE_CRTC) {
  408. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  409. if ((RREG32(RADEON_CONFIG_CNTL) &
  410. RADEON_CFG_ATI_REV_ID_MASK) >
  411. RADEON_CFG_ATI_REV_A13) {
  412. tmp &=
  413. ~(RADEON_SCLK_FORCE_CP |
  414. RADEON_SCLK_FORCE_RB);
  415. }
  416. tmp &=
  417. ~(RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1 |
  418. RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_SE |
  419. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_RE |
  420. RADEON_SCLK_FORCE_PB | RADEON_SCLK_FORCE_TAM |
  421. RADEON_SCLK_FORCE_TDM);
  422. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  423. } else if (ASIC_IS_R300(rdev)) {
  424. if ((rdev->family == CHIP_RS400) ||
  425. (rdev->family == CHIP_RS480)) {
  426. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  427. tmp &=
  428. ~(RADEON_SCLK_FORCE_DISP2 |
  429. RADEON_SCLK_FORCE_CP |
  430. RADEON_SCLK_FORCE_HDP |
  431. RADEON_SCLK_FORCE_DISP1 |
  432. RADEON_SCLK_FORCE_TOP |
  433. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  434. | RADEON_SCLK_FORCE_IDCT |
  435. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  436. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  437. | R300_SCLK_FORCE_US |
  438. RADEON_SCLK_FORCE_TV_SCLK |
  439. R300_SCLK_FORCE_SU |
  440. RADEON_SCLK_FORCE_OV0);
  441. tmp |= RADEON_DYN_STOP_LAT_MASK;
  442. tmp |=
  443. RADEON_SCLK_FORCE_TOP |
  444. RADEON_SCLK_FORCE_VIP;
  445. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  446. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  447. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  448. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  449. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  450. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  451. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  452. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  453. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  454. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  455. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  456. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  457. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  458. R300_DVOCLK_ALWAYS_ONb |
  459. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  460. RADEON_PIXCLK_GV_ALWAYS_ONb |
  461. R300_PIXCLK_DVO_ALWAYS_ONb |
  462. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  463. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  464. R300_PIXCLK_TRANS_ALWAYS_ONb |
  465. R300_PIXCLK_TVO_ALWAYS_ONb |
  466. R300_P2G2CLK_ALWAYS_ONb |
  467. R300_P2G2CLK_DAC_ALWAYS_ONb);
  468. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  469. } else if (rdev->family >= CHIP_RV350) {
  470. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  471. tmp &= ~(R300_SCLK_FORCE_TCL |
  472. R300_SCLK_FORCE_GA |
  473. R300_SCLK_FORCE_CBA);
  474. tmp |= (R300_SCLK_TCL_MAX_DYN_STOP_LAT |
  475. R300_SCLK_GA_MAX_DYN_STOP_LAT |
  476. R300_SCLK_CBA_MAX_DYN_STOP_LAT);
  477. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  478. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  479. tmp &=
  480. ~(RADEON_SCLK_FORCE_DISP2 |
  481. RADEON_SCLK_FORCE_CP |
  482. RADEON_SCLK_FORCE_HDP |
  483. RADEON_SCLK_FORCE_DISP1 |
  484. RADEON_SCLK_FORCE_TOP |
  485. RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
  486. | RADEON_SCLK_FORCE_IDCT |
  487. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
  488. | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
  489. | R300_SCLK_FORCE_US |
  490. RADEON_SCLK_FORCE_TV_SCLK |
  491. R300_SCLK_FORCE_SU |
  492. RADEON_SCLK_FORCE_OV0);
  493. tmp |= RADEON_DYN_STOP_LAT_MASK;
  494. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  495. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  496. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  497. tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
  498. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  499. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  500. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  501. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  502. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  503. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  504. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  505. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  506. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  507. R300_DVOCLK_ALWAYS_ONb |
  508. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  509. RADEON_PIXCLK_GV_ALWAYS_ONb |
  510. R300_PIXCLK_DVO_ALWAYS_ONb |
  511. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  512. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  513. R300_PIXCLK_TRANS_ALWAYS_ONb |
  514. R300_PIXCLK_TVO_ALWAYS_ONb |
  515. R300_P2G2CLK_ALWAYS_ONb |
  516. R300_P2G2CLK_DAC_ALWAYS_ONb);
  517. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  518. tmp = RREG32_PLL(RADEON_MCLK_MISC);
  519. tmp |= (RADEON_MC_MCLK_DYN_ENABLE |
  520. RADEON_IO_MCLK_DYN_ENABLE);
  521. WREG32_PLL(RADEON_MCLK_MISC, tmp);
  522. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  523. tmp |= (RADEON_FORCEON_MCLKA |
  524. RADEON_FORCEON_MCLKB);
  525. tmp &= ~(RADEON_FORCEON_YCLKA |
  526. RADEON_FORCEON_YCLKB |
  527. RADEON_FORCEON_MC);
  528. /* Some releases of vbios have set DISABLE_MC_MCLKA
  529. and DISABLE_MC_MCLKB bits in the vbios table. Setting these
  530. bits will cause H/W hang when reading video memory with dynamic clocking
  531. enabled. */
  532. if ((tmp & R300_DISABLE_MC_MCLKA) &&
  533. (tmp & R300_DISABLE_MC_MCLKB)) {
  534. /* If both bits are set, then check the active channels */
  535. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  536. if (rdev->mc.vram_width == 64) {
  537. if (RREG32(RADEON_MEM_CNTL) &
  538. R300_MEM_USE_CD_CH_ONLY)
  539. tmp &=
  540. ~R300_DISABLE_MC_MCLKB;
  541. else
  542. tmp &=
  543. ~R300_DISABLE_MC_MCLKA;
  544. } else {
  545. tmp &= ~(R300_DISABLE_MC_MCLKA |
  546. R300_DISABLE_MC_MCLKB);
  547. }
  548. }
  549. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  550. } else {
  551. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  552. tmp &= ~(R300_SCLK_FORCE_VAP);
  553. tmp |= RADEON_SCLK_FORCE_CP;
  554. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  555. udelay(15000);
  556. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  557. tmp &= ~(R300_SCLK_FORCE_TCL |
  558. R300_SCLK_FORCE_GA |
  559. R300_SCLK_FORCE_CBA);
  560. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  561. }
  562. } else {
  563. tmp = RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
  564. tmp &= ~(RADEON_ACTIVE_HILO_LAT_MASK |
  565. RADEON_DISP_DYN_STOP_LAT_MASK |
  566. RADEON_DYN_STOP_MODE_MASK);
  567. tmp |= (RADEON_ENGIN_DYNCLK_MODE |
  568. (0x01 << RADEON_ACTIVE_HILO_LAT_SHIFT));
  569. WREG32_PLL(RADEON_CLK_PWRMGT_CNTL, tmp);
  570. udelay(15000);
  571. tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
  572. tmp |= RADEON_SCLK_DYN_START_CNTL;
  573. WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
  574. udelay(15000);
  575. /* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
  576. to lockup randomly, leave them as set by BIOS.
  577. */
  578. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  579. /*tmp &= RADEON_SCLK_SRC_SEL_MASK; */
  580. tmp &= ~RADEON_SCLK_FORCEON_MASK;
  581. /*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300 */
  582. if (((rdev->family == CHIP_RV250) &&
  583. ((RREG32(RADEON_CONFIG_CNTL) &
  584. RADEON_CFG_ATI_REV_ID_MASK) <
  585. RADEON_CFG_ATI_REV_A13))
  586. || ((rdev->family == CHIP_RV100)
  587. &&
  588. ((RREG32(RADEON_CONFIG_CNTL) &
  589. RADEON_CFG_ATI_REV_ID_MASK) <=
  590. RADEON_CFG_ATI_REV_A13))) {
  591. tmp |= RADEON_SCLK_FORCE_CP;
  592. tmp |= RADEON_SCLK_FORCE_VIP;
  593. }
  594. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  595. if ((rdev->family == CHIP_RV200) ||
  596. (rdev->family == CHIP_RV250) ||
  597. (rdev->family == CHIP_RV280)) {
  598. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  599. tmp &= ~RADEON_SCLK_MORE_FORCEON;
  600. /* RV200::A11 A12 RV250::A11 A12 */
  601. if (((rdev->family == CHIP_RV200) ||
  602. (rdev->family == CHIP_RV250)) &&
  603. ((RREG32(RADEON_CONFIG_CNTL) &
  604. RADEON_CFG_ATI_REV_ID_MASK) <
  605. RADEON_CFG_ATI_REV_A13)) {
  606. tmp |= RADEON_SCLK_MORE_FORCEON;
  607. }
  608. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  609. udelay(15000);
  610. }
  611. /* RV200::A11 A12, RV250::A11 A12 */
  612. if (((rdev->family == CHIP_RV200) ||
  613. (rdev->family == CHIP_RV250)) &&
  614. ((RREG32(RADEON_CONFIG_CNTL) &
  615. RADEON_CFG_ATI_REV_ID_MASK) <
  616. RADEON_CFG_ATI_REV_A13)) {
  617. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  618. tmp |= RADEON_TCL_BYPASS_DISABLE;
  619. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  620. }
  621. udelay(15000);
  622. /*enable dynamic mode for display clocks (PIXCLK and PIX2CLK) */
  623. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  624. tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
  625. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  626. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  627. RADEON_PIXCLK_GV_ALWAYS_ONb |
  628. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  629. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  630. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  631. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  632. udelay(15000);
  633. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  634. tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
  635. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  636. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  637. udelay(15000);
  638. }
  639. } else {
  640. /* Turn everything OFF (ForceON to everything) */
  641. if (rdev->flags & RADEON_SINGLE_CRTC) {
  642. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  643. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_HDP |
  644. RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_TOP
  645. | RADEON_SCLK_FORCE_E2 | RADEON_SCLK_FORCE_SE |
  646. RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_VIP |
  647. RADEON_SCLK_FORCE_RE | RADEON_SCLK_FORCE_PB |
  648. RADEON_SCLK_FORCE_TAM | RADEON_SCLK_FORCE_TDM |
  649. RADEON_SCLK_FORCE_RB);
  650. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  651. } else if ((rdev->family == CHIP_RS400) ||
  652. (rdev->family == CHIP_RS480)) {
  653. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  654. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  655. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  656. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  657. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  658. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  659. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  660. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  661. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  662. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  663. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  664. tmp |= RADEON_SCLK_MORE_FORCEON;
  665. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  666. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  667. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  668. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  669. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  670. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  671. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  672. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  673. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  674. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  675. R300_DVOCLK_ALWAYS_ONb |
  676. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  677. RADEON_PIXCLK_GV_ALWAYS_ONb |
  678. R300_PIXCLK_DVO_ALWAYS_ONb |
  679. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  680. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  681. R300_PIXCLK_TRANS_ALWAYS_ONb |
  682. R300_PIXCLK_TVO_ALWAYS_ONb |
  683. R300_P2G2CLK_ALWAYS_ONb |
  684. R300_P2G2CLK_DAC_ALWAYS_ONb |
  685. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  686. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  687. } else if (rdev->family >= CHIP_RV350) {
  688. /* for RV350/M10, no delays are required. */
  689. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  690. tmp |= (R300_SCLK_FORCE_TCL |
  691. R300_SCLK_FORCE_GA | R300_SCLK_FORCE_CBA);
  692. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  693. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  694. tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
  695. RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
  696. | RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
  697. R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
  698. RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
  699. R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
  700. R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
  701. R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
  702. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  703. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  704. tmp |= RADEON_SCLK_MORE_FORCEON;
  705. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  706. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  707. tmp |= (RADEON_FORCEON_MCLKA |
  708. RADEON_FORCEON_MCLKB |
  709. RADEON_FORCEON_YCLKA |
  710. RADEON_FORCEON_YCLKB | RADEON_FORCEON_MC);
  711. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  712. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  713. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  714. RADEON_PIXCLK_DAC_ALWAYS_ONb |
  715. R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
  716. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  717. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  718. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  719. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  720. RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
  721. R300_DVOCLK_ALWAYS_ONb |
  722. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  723. RADEON_PIXCLK_GV_ALWAYS_ONb |
  724. R300_PIXCLK_DVO_ALWAYS_ONb |
  725. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  726. RADEON_PIXCLK_TMDS_ALWAYS_ONb |
  727. R300_PIXCLK_TRANS_ALWAYS_ONb |
  728. R300_PIXCLK_TVO_ALWAYS_ONb |
  729. R300_P2G2CLK_ALWAYS_ONb |
  730. R300_P2G2CLK_DAC_ALWAYS_ONb |
  731. R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
  732. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  733. } else {
  734. tmp = RREG32_PLL(RADEON_SCLK_CNTL);
  735. tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_E2);
  736. tmp |= RADEON_SCLK_FORCE_SE;
  737. if (rdev->flags & RADEON_SINGLE_CRTC) {
  738. tmp |= (RADEON_SCLK_FORCE_RB |
  739. RADEON_SCLK_FORCE_TDM |
  740. RADEON_SCLK_FORCE_TAM |
  741. RADEON_SCLK_FORCE_PB |
  742. RADEON_SCLK_FORCE_RE |
  743. RADEON_SCLK_FORCE_VIP |
  744. RADEON_SCLK_FORCE_IDCT |
  745. RADEON_SCLK_FORCE_TOP |
  746. RADEON_SCLK_FORCE_DISP1 |
  747. RADEON_SCLK_FORCE_DISP2 |
  748. RADEON_SCLK_FORCE_HDP);
  749. } else if ((rdev->family == CHIP_R300) ||
  750. (rdev->family == CHIP_R350)) {
  751. tmp |= (RADEON_SCLK_FORCE_HDP |
  752. RADEON_SCLK_FORCE_DISP1 |
  753. RADEON_SCLK_FORCE_DISP2 |
  754. RADEON_SCLK_FORCE_TOP |
  755. RADEON_SCLK_FORCE_IDCT |
  756. RADEON_SCLK_FORCE_VIP);
  757. }
  758. WREG32_PLL(RADEON_SCLK_CNTL, tmp);
  759. udelay(16000);
  760. if ((rdev->family == CHIP_R300) ||
  761. (rdev->family == CHIP_R350)) {
  762. tmp = RREG32_PLL(R300_SCLK_CNTL2);
  763. tmp |= (R300_SCLK_FORCE_TCL |
  764. R300_SCLK_FORCE_GA |
  765. R300_SCLK_FORCE_CBA);
  766. WREG32_PLL(R300_SCLK_CNTL2, tmp);
  767. udelay(16000);
  768. }
  769. if (rdev->flags & RADEON_IS_IGP) {
  770. tmp = RREG32_PLL(RADEON_MCLK_CNTL);
  771. tmp &= ~(RADEON_FORCEON_MCLKA |
  772. RADEON_FORCEON_YCLKA);
  773. WREG32_PLL(RADEON_MCLK_CNTL, tmp);
  774. udelay(16000);
  775. }
  776. if ((rdev->family == CHIP_RV200) ||
  777. (rdev->family == CHIP_RV250) ||
  778. (rdev->family == CHIP_RV280)) {
  779. tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
  780. tmp |= RADEON_SCLK_MORE_FORCEON;
  781. WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
  782. udelay(16000);
  783. }
  784. tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  785. tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
  786. RADEON_PIX2CLK_DAC_ALWAYS_ONb |
  787. RADEON_PIXCLK_BLEND_ALWAYS_ONb |
  788. RADEON_PIXCLK_GV_ALWAYS_ONb |
  789. RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
  790. RADEON_PIXCLK_LVDS_ALWAYS_ONb |
  791. RADEON_PIXCLK_TMDS_ALWAYS_ONb);
  792. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  793. udelay(16000);
  794. tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  795. tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
  796. RADEON_PIXCLK_DAC_ALWAYS_ONb);
  797. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  798. }
  799. }
  800. }