radeon_bios.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /*
  35. * BIOS.
  36. */
  37. /* If you boot an IGP board with a discrete card as the primary,
  38. * the IGP rom is not accessible via the rom bar as the IGP rom is
  39. * part of the system bios. On boot, the system bios puts a
  40. * copy of the igp rom at the start of vram if a discrete card is
  41. * present.
  42. */
  43. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  44. {
  45. uint8_t __iomem *bios;
  46. resource_size_t vram_base;
  47. resource_size_t size = 256 * 1024; /* ??? */
  48. if (!(rdev->flags & RADEON_IS_IGP))
  49. if (!radeon_card_posted(rdev))
  50. return false;
  51. rdev->bios = NULL;
  52. vram_base = pci_resource_start(rdev->pdev, 0);
  53. bios = ioremap(vram_base, size);
  54. if (!bios) {
  55. return false;
  56. }
  57. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  58. iounmap(bios);
  59. return false;
  60. }
  61. rdev->bios = kmalloc(size, GFP_KERNEL);
  62. if (rdev->bios == NULL) {
  63. iounmap(bios);
  64. return false;
  65. }
  66. memcpy_fromio(rdev->bios, bios, size);
  67. iounmap(bios);
  68. return true;
  69. }
  70. static bool radeon_read_bios(struct radeon_device *rdev)
  71. {
  72. uint8_t __iomem *bios;
  73. size_t size;
  74. rdev->bios = NULL;
  75. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  76. bios = pci_map_rom(rdev->pdev, &size);
  77. if (!bios) {
  78. return false;
  79. }
  80. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  81. pci_unmap_rom(rdev->pdev, bios);
  82. return false;
  83. }
  84. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  85. if (rdev->bios == NULL) {
  86. pci_unmap_rom(rdev->pdev, bios);
  87. return false;
  88. }
  89. pci_unmap_rom(rdev->pdev, bios);
  90. return true;
  91. }
  92. /* ATRM is used to get the BIOS on the discrete cards in
  93. * dual-gpu systems.
  94. */
  95. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  96. {
  97. int ret;
  98. int size = 256 * 1024;
  99. int i;
  100. if (!radeon_atrm_supported(rdev->pdev))
  101. return false;
  102. rdev->bios = kmalloc(size, GFP_KERNEL);
  103. if (!rdev->bios) {
  104. DRM_ERROR("Unable to allocate bios\n");
  105. return false;
  106. }
  107. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  108. ret = radeon_atrm_get_bios_chunk(rdev->bios,
  109. (i * ATRM_BIOS_PAGE),
  110. ATRM_BIOS_PAGE);
  111. if (ret <= 0)
  112. break;
  113. }
  114. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  115. kfree(rdev->bios);
  116. return false;
  117. }
  118. return true;
  119. }
  120. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  121. {
  122. u32 bus_cntl;
  123. u32 d1vga_control;
  124. u32 d2vga_control;
  125. u32 vga_render_control;
  126. u32 rom_cntl;
  127. bool r;
  128. bus_cntl = RREG32(R600_BUS_CNTL);
  129. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  130. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  131. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  132. rom_cntl = RREG32(R600_ROM_CNTL);
  133. /* enable the rom */
  134. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  135. /* Disable VGA mode */
  136. WREG32(AVIVO_D1VGA_CONTROL,
  137. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  138. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  139. WREG32(AVIVO_D2VGA_CONTROL,
  140. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  141. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  142. WREG32(AVIVO_VGA_RENDER_CONTROL,
  143. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  144. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  145. r = radeon_read_bios(rdev);
  146. /* restore regs */
  147. WREG32(R600_BUS_CNTL, bus_cntl);
  148. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  149. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  150. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  151. WREG32(R600_ROM_CNTL, rom_cntl);
  152. return r;
  153. }
  154. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  155. {
  156. uint32_t viph_control;
  157. uint32_t bus_cntl;
  158. uint32_t d1vga_control;
  159. uint32_t d2vga_control;
  160. uint32_t vga_render_control;
  161. uint32_t rom_cntl;
  162. uint32_t cg_spll_func_cntl = 0;
  163. uint32_t cg_spll_status;
  164. bool r;
  165. viph_control = RREG32(RADEON_VIPH_CONTROL);
  166. bus_cntl = RREG32(R600_BUS_CNTL);
  167. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  168. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  169. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  170. rom_cntl = RREG32(R600_ROM_CNTL);
  171. /* disable VIP */
  172. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  173. /* enable the rom */
  174. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  175. /* Disable VGA mode */
  176. WREG32(AVIVO_D1VGA_CONTROL,
  177. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  178. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  179. WREG32(AVIVO_D2VGA_CONTROL,
  180. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  181. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  182. WREG32(AVIVO_VGA_RENDER_CONTROL,
  183. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  184. if (rdev->family == CHIP_RV730) {
  185. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  186. /* enable bypass mode */
  187. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  188. R600_SPLL_BYPASS_EN));
  189. /* wait for SPLL_CHG_STATUS to change to 1 */
  190. cg_spll_status = 0;
  191. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  192. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  193. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  194. } else
  195. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  196. r = radeon_read_bios(rdev);
  197. /* restore regs */
  198. if (rdev->family == CHIP_RV730) {
  199. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  200. /* wait for SPLL_CHG_STATUS to change to 1 */
  201. cg_spll_status = 0;
  202. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  203. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  204. }
  205. WREG32(RADEON_VIPH_CONTROL, viph_control);
  206. WREG32(R600_BUS_CNTL, bus_cntl);
  207. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  208. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  209. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  210. WREG32(R600_ROM_CNTL, rom_cntl);
  211. return r;
  212. }
  213. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  214. {
  215. uint32_t viph_control;
  216. uint32_t bus_cntl;
  217. uint32_t d1vga_control;
  218. uint32_t d2vga_control;
  219. uint32_t vga_render_control;
  220. uint32_t rom_cntl;
  221. uint32_t general_pwrmgt;
  222. uint32_t low_vid_lower_gpio_cntl;
  223. uint32_t medium_vid_lower_gpio_cntl;
  224. uint32_t high_vid_lower_gpio_cntl;
  225. uint32_t ctxsw_vid_lower_gpio_cntl;
  226. uint32_t lower_gpio_enable;
  227. bool r;
  228. viph_control = RREG32(RADEON_VIPH_CONTROL);
  229. bus_cntl = RREG32(R600_BUS_CNTL);
  230. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  231. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  232. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  233. rom_cntl = RREG32(R600_ROM_CNTL);
  234. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  235. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  236. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  237. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  238. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  239. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  240. /* disable VIP */
  241. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  242. /* enable the rom */
  243. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  244. /* Disable VGA mode */
  245. WREG32(AVIVO_D1VGA_CONTROL,
  246. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  247. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  248. WREG32(AVIVO_D2VGA_CONTROL,
  249. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  250. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  251. WREG32(AVIVO_VGA_RENDER_CONTROL,
  252. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  253. WREG32(R600_ROM_CNTL,
  254. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  255. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  256. R600_SCK_OVERWRITE));
  257. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  258. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  259. (low_vid_lower_gpio_cntl & ~0x400));
  260. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  261. (medium_vid_lower_gpio_cntl & ~0x400));
  262. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  263. (high_vid_lower_gpio_cntl & ~0x400));
  264. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  265. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  266. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  267. r = radeon_read_bios(rdev);
  268. /* restore regs */
  269. WREG32(RADEON_VIPH_CONTROL, viph_control);
  270. WREG32(R600_BUS_CNTL, bus_cntl);
  271. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  272. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  273. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  274. WREG32(R600_ROM_CNTL, rom_cntl);
  275. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  276. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  277. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  278. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  279. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  280. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  281. return r;
  282. }
  283. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  284. {
  285. uint32_t seprom_cntl1;
  286. uint32_t viph_control;
  287. uint32_t bus_cntl;
  288. uint32_t d1vga_control;
  289. uint32_t d2vga_control;
  290. uint32_t vga_render_control;
  291. uint32_t gpiopad_a;
  292. uint32_t gpiopad_en;
  293. uint32_t gpiopad_mask;
  294. bool r;
  295. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  296. viph_control = RREG32(RADEON_VIPH_CONTROL);
  297. bus_cntl = RREG32(RV370_BUS_CNTL);
  298. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  299. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  300. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  301. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  302. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  303. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  304. WREG32(RADEON_SEPROM_CNTL1,
  305. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  306. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  307. WREG32(RADEON_GPIOPAD_A, 0);
  308. WREG32(RADEON_GPIOPAD_EN, 0);
  309. WREG32(RADEON_GPIOPAD_MASK, 0);
  310. /* disable VIP */
  311. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  312. /* enable the rom */
  313. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  314. /* Disable VGA mode */
  315. WREG32(AVIVO_D1VGA_CONTROL,
  316. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  317. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  318. WREG32(AVIVO_D2VGA_CONTROL,
  319. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  320. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  321. WREG32(AVIVO_VGA_RENDER_CONTROL,
  322. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  323. r = radeon_read_bios(rdev);
  324. /* restore regs */
  325. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  326. WREG32(RADEON_VIPH_CONTROL, viph_control);
  327. WREG32(RV370_BUS_CNTL, bus_cntl);
  328. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  329. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  330. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  331. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  332. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  333. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  334. return r;
  335. }
  336. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  337. {
  338. uint32_t seprom_cntl1;
  339. uint32_t viph_control;
  340. uint32_t bus_cntl;
  341. uint32_t crtc_gen_cntl;
  342. uint32_t crtc2_gen_cntl;
  343. uint32_t crtc_ext_cntl;
  344. uint32_t fp2_gen_cntl;
  345. bool r;
  346. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  347. viph_control = RREG32(RADEON_VIPH_CONTROL);
  348. if (rdev->flags & RADEON_IS_PCIE)
  349. bus_cntl = RREG32(RV370_BUS_CNTL);
  350. else
  351. bus_cntl = RREG32(RADEON_BUS_CNTL);
  352. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  353. crtc2_gen_cntl = 0;
  354. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  355. fp2_gen_cntl = 0;
  356. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  357. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  358. }
  359. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  360. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  361. }
  362. WREG32(RADEON_SEPROM_CNTL1,
  363. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  364. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  365. /* disable VIP */
  366. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  367. /* enable the rom */
  368. if (rdev->flags & RADEON_IS_PCIE)
  369. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  370. else
  371. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  372. /* Turn off mem requests and CRTC for both controllers */
  373. WREG32(RADEON_CRTC_GEN_CNTL,
  374. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  375. (RADEON_CRTC_DISP_REQ_EN_B |
  376. RADEON_CRTC_EXT_DISP_EN)));
  377. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  378. WREG32(RADEON_CRTC2_GEN_CNTL,
  379. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  380. RADEON_CRTC2_DISP_REQ_EN_B));
  381. }
  382. /* Turn off CRTC */
  383. WREG32(RADEON_CRTC_EXT_CNTL,
  384. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  385. (RADEON_CRTC_SYNC_TRISTAT |
  386. RADEON_CRTC_DISPLAY_DIS)));
  387. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  388. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  389. }
  390. r = radeon_read_bios(rdev);
  391. /* restore regs */
  392. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  393. WREG32(RADEON_VIPH_CONTROL, viph_control);
  394. if (rdev->flags & RADEON_IS_PCIE)
  395. WREG32(RV370_BUS_CNTL, bus_cntl);
  396. else
  397. WREG32(RADEON_BUS_CNTL, bus_cntl);
  398. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  399. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  400. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  401. }
  402. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  403. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  404. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  405. }
  406. return r;
  407. }
  408. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  409. {
  410. if (rdev->flags & RADEON_IS_IGP)
  411. return igp_read_bios_from_vram(rdev);
  412. else if (rdev->family >= CHIP_BARTS)
  413. return ni_read_disabled_bios(rdev);
  414. else if (rdev->family >= CHIP_RV770)
  415. return r700_read_disabled_bios(rdev);
  416. else if (rdev->family >= CHIP_R600)
  417. return r600_read_disabled_bios(rdev);
  418. else if (rdev->family >= CHIP_RS600)
  419. return avivo_read_disabled_bios(rdev);
  420. else
  421. return legacy_read_disabled_bios(rdev);
  422. }
  423. bool radeon_get_bios(struct radeon_device *rdev)
  424. {
  425. bool r;
  426. uint16_t tmp;
  427. r = radeon_atrm_get_bios(rdev);
  428. if (r == false)
  429. r = igp_read_bios_from_vram(rdev);
  430. if (r == false)
  431. r = radeon_read_bios(rdev);
  432. if (r == false) {
  433. r = radeon_read_disabled_bios(rdev);
  434. }
  435. if (r == false || rdev->bios == NULL) {
  436. DRM_ERROR("Unable to locate a BIOS ROM\n");
  437. rdev->bios = NULL;
  438. return false;
  439. }
  440. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  441. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  442. goto free_bios;
  443. }
  444. tmp = RBIOS16(0x18);
  445. if (RBIOS8(tmp + 0x14) != 0x0) {
  446. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  447. goto free_bios;
  448. }
  449. rdev->bios_header_start = RBIOS16(0x48);
  450. if (!rdev->bios_header_start) {
  451. goto free_bios;
  452. }
  453. tmp = rdev->bios_header_start + 4;
  454. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  455. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  456. rdev->is_atom_bios = true;
  457. } else {
  458. rdev->is_atom_bios = false;
  459. }
  460. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  461. return true;
  462. free_bios:
  463. kfree(rdev->bios);
  464. rdev->bios = NULL;
  465. return false;
  466. }