radeon_asic.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
  34. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  35. uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
  36. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  37. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
  38. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  39. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
  40. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  41. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  42. /*
  43. * r100,rv100,rs100,rv200,rs200
  44. */
  45. struct r100_mc_save {
  46. u32 GENMO_WT;
  47. u32 CRTC_EXT_CNTL;
  48. u32 CRTC_GEN_CNTL;
  49. u32 CRTC2_GEN_CNTL;
  50. u32 CUR_OFFSET;
  51. u32 CUR2_OFFSET;
  52. };
  53. int r100_init(struct radeon_device *rdev);
  54. void r100_fini(struct radeon_device *rdev);
  55. int r100_suspend(struct radeon_device *rdev);
  56. int r100_resume(struct radeon_device *rdev);
  57. void r100_vga_set_state(struct radeon_device *rdev, bool state);
  58. bool r100_gpu_is_lockup(struct radeon_device *rdev);
  59. int r100_asic_reset(struct radeon_device *rdev);
  60. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  61. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  62. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  63. void r100_cp_commit(struct radeon_device *rdev);
  64. void r100_ring_start(struct radeon_device *rdev);
  65. int r100_irq_set(struct radeon_device *rdev);
  66. int r100_irq_process(struct radeon_device *rdev);
  67. void r100_fence_ring_emit(struct radeon_device *rdev,
  68. struct radeon_fence *fence);
  69. int r100_cs_parse(struct radeon_cs_parser *p);
  70. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  71. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  72. int r100_copy_blit(struct radeon_device *rdev,
  73. uint64_t src_offset,
  74. uint64_t dst_offset,
  75. unsigned num_pages,
  76. struct radeon_fence *fence);
  77. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  78. uint32_t tiling_flags, uint32_t pitch,
  79. uint32_t offset, uint32_t obj_size);
  80. void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  81. void r100_bandwidth_update(struct radeon_device *rdev);
  82. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  83. int r100_ring_test(struct radeon_device *rdev);
  84. void r100_hpd_init(struct radeon_device *rdev);
  85. void r100_hpd_fini(struct radeon_device *rdev);
  86. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  87. void r100_hpd_set_polarity(struct radeon_device *rdev,
  88. enum radeon_hpd_id hpd);
  89. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  90. int r100_debugfs_cp_init(struct radeon_device *rdev);
  91. void r100_cp_disable(struct radeon_device *rdev);
  92. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  93. void r100_cp_fini(struct radeon_device *rdev);
  94. int r100_pci_gart_init(struct radeon_device *rdev);
  95. void r100_pci_gart_fini(struct radeon_device *rdev);
  96. int r100_pci_gart_enable(struct radeon_device *rdev);
  97. void r100_pci_gart_disable(struct radeon_device *rdev);
  98. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  99. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  100. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup,
  101. struct radeon_cp *cp);
  102. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev,
  103. struct r100_gpu_lockup *lockup,
  104. struct radeon_cp *cp);
  105. void r100_ib_fini(struct radeon_device *rdev);
  106. int r100_ib_init(struct radeon_device *rdev);
  107. void r100_irq_disable(struct radeon_device *rdev);
  108. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  109. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  110. void r100_vram_init_sizes(struct radeon_device *rdev);
  111. int r100_cp_reset(struct radeon_device *rdev);
  112. void r100_vga_render_disable(struct radeon_device *rdev);
  113. void r100_restore_sanity(struct radeon_device *rdev);
  114. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  115. struct radeon_cs_packet *pkt,
  116. struct radeon_bo *robj);
  117. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  118. struct radeon_cs_packet *pkt,
  119. const unsigned *auth, unsigned n,
  120. radeon_packet0_check_t check);
  121. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  122. struct radeon_cs_packet *pkt,
  123. unsigned idx);
  124. void r100_enable_bm(struct radeon_device *rdev);
  125. void r100_set_common_regs(struct radeon_device *rdev);
  126. void r100_bm_disable(struct radeon_device *rdev);
  127. extern bool r100_gui_idle(struct radeon_device *rdev);
  128. extern void r100_pm_misc(struct radeon_device *rdev);
  129. extern void r100_pm_prepare(struct radeon_device *rdev);
  130. extern void r100_pm_finish(struct radeon_device *rdev);
  131. extern void r100_pm_init_profile(struct radeon_device *rdev);
  132. extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
  133. extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
  134. extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  135. extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
  136. /*
  137. * r200,rv250,rs300,rv280
  138. */
  139. extern int r200_copy_dma(struct radeon_device *rdev,
  140. uint64_t src_offset,
  141. uint64_t dst_offset,
  142. unsigned num_pages,
  143. struct radeon_fence *fence);
  144. void r200_set_safe_registers(struct radeon_device *rdev);
  145. /*
  146. * r300,r350,rv350,rv380
  147. */
  148. extern int r300_init(struct radeon_device *rdev);
  149. extern void r300_fini(struct radeon_device *rdev);
  150. extern int r300_suspend(struct radeon_device *rdev);
  151. extern int r300_resume(struct radeon_device *rdev);
  152. extern bool r300_gpu_is_lockup(struct radeon_device *rdev);
  153. extern int r300_asic_reset(struct radeon_device *rdev);
  154. extern void r300_ring_start(struct radeon_device *rdev);
  155. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  156. struct radeon_fence *fence);
  157. extern int r300_cs_parse(struct radeon_cs_parser *p);
  158. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  159. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  160. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  161. extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
  162. extern void r300_set_reg_safe(struct radeon_device *rdev);
  163. extern void r300_mc_program(struct radeon_device *rdev);
  164. extern void r300_mc_init(struct radeon_device *rdev);
  165. extern void r300_clock_startup(struct radeon_device *rdev);
  166. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  167. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  168. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  169. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  170. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  171. /*
  172. * r420,r423,rv410
  173. */
  174. extern int r420_init(struct radeon_device *rdev);
  175. extern void r420_fini(struct radeon_device *rdev);
  176. extern int r420_suspend(struct radeon_device *rdev);
  177. extern int r420_resume(struct radeon_device *rdev);
  178. extern void r420_pm_init_profile(struct radeon_device *rdev);
  179. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  180. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  181. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  182. extern void r420_pipes_init(struct radeon_device *rdev);
  183. /*
  184. * rs400,rs480
  185. */
  186. extern int rs400_init(struct radeon_device *rdev);
  187. extern void rs400_fini(struct radeon_device *rdev);
  188. extern int rs400_suspend(struct radeon_device *rdev);
  189. extern int rs400_resume(struct radeon_device *rdev);
  190. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  191. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  192. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  193. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  194. int rs400_gart_init(struct radeon_device *rdev);
  195. int rs400_gart_enable(struct radeon_device *rdev);
  196. void rs400_gart_adjust_size(struct radeon_device *rdev);
  197. void rs400_gart_disable(struct radeon_device *rdev);
  198. void rs400_gart_fini(struct radeon_device *rdev);
  199. /*
  200. * rs600.
  201. */
  202. extern int rs600_asic_reset(struct radeon_device *rdev);
  203. extern int rs600_init(struct radeon_device *rdev);
  204. extern void rs600_fini(struct radeon_device *rdev);
  205. extern int rs600_suspend(struct radeon_device *rdev);
  206. extern int rs600_resume(struct radeon_device *rdev);
  207. int rs600_irq_set(struct radeon_device *rdev);
  208. int rs600_irq_process(struct radeon_device *rdev);
  209. void rs600_irq_disable(struct radeon_device *rdev);
  210. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  211. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  212. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  213. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  214. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  215. void rs600_bandwidth_update(struct radeon_device *rdev);
  216. void rs600_hpd_init(struct radeon_device *rdev);
  217. void rs600_hpd_fini(struct radeon_device *rdev);
  218. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  219. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  220. enum radeon_hpd_id hpd);
  221. extern void rs600_pm_misc(struct radeon_device *rdev);
  222. extern void rs600_pm_prepare(struct radeon_device *rdev);
  223. extern void rs600_pm_finish(struct radeon_device *rdev);
  224. extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
  225. extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  226. extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
  227. void rs600_set_safe_registers(struct radeon_device *rdev);
  228. /*
  229. * rs690,rs740
  230. */
  231. int rs690_init(struct radeon_device *rdev);
  232. void rs690_fini(struct radeon_device *rdev);
  233. int rs690_resume(struct radeon_device *rdev);
  234. int rs690_suspend(struct radeon_device *rdev);
  235. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  236. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  237. void rs690_bandwidth_update(struct radeon_device *rdev);
  238. void rs690_line_buffer_adjust(struct radeon_device *rdev,
  239. struct drm_display_mode *mode1,
  240. struct drm_display_mode *mode2);
  241. /*
  242. * rv515
  243. */
  244. struct rv515_mc_save {
  245. u32 d1vga_control;
  246. u32 d2vga_control;
  247. u32 vga_render_control;
  248. u32 vga_hdp_control;
  249. u32 d1crtc_control;
  250. u32 d2crtc_control;
  251. };
  252. int rv515_init(struct radeon_device *rdev);
  253. void rv515_fini(struct radeon_device *rdev);
  254. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  255. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  256. void rv515_ring_start(struct radeon_device *rdev);
  257. void rv515_bandwidth_update(struct radeon_device *rdev);
  258. int rv515_resume(struct radeon_device *rdev);
  259. int rv515_suspend(struct radeon_device *rdev);
  260. void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  261. void rv515_vga_render_disable(struct radeon_device *rdev);
  262. void rv515_set_safe_registers(struct radeon_device *rdev);
  263. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  264. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  265. void rv515_clock_startup(struct radeon_device *rdev);
  266. void rv515_debugfs(struct radeon_device *rdev);
  267. /*
  268. * r520,rv530,rv560,rv570,r580
  269. */
  270. int r520_init(struct radeon_device *rdev);
  271. int r520_resume(struct radeon_device *rdev);
  272. /*
  273. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  274. */
  275. int r600_init(struct radeon_device *rdev);
  276. void r600_fini(struct radeon_device *rdev);
  277. int r600_suspend(struct radeon_device *rdev);
  278. int r600_resume(struct radeon_device *rdev);
  279. void r600_vga_set_state(struct radeon_device *rdev, bool state);
  280. int r600_wb_init(struct radeon_device *rdev);
  281. void r600_wb_fini(struct radeon_device *rdev);
  282. void r600_cp_commit(struct radeon_device *rdev);
  283. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  284. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  285. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  286. int r600_cs_parse(struct radeon_cs_parser *p);
  287. void r600_fence_ring_emit(struct radeon_device *rdev,
  288. struct radeon_fence *fence);
  289. bool r600_gpu_is_lockup(struct radeon_device *rdev);
  290. int r600_asic_reset(struct radeon_device *rdev);
  291. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  292. uint32_t tiling_flags, uint32_t pitch,
  293. uint32_t offset, uint32_t obj_size);
  294. void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  295. int r600_ib_test(struct radeon_device *rdev);
  296. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  297. int r600_ring_test(struct radeon_device *rdev);
  298. int r600_copy_blit(struct radeon_device *rdev,
  299. uint64_t src_offset, uint64_t dst_offset,
  300. unsigned num_pages, struct radeon_fence *fence);
  301. void r600_hpd_init(struct radeon_device *rdev);
  302. void r600_hpd_fini(struct radeon_device *rdev);
  303. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  304. void r600_hpd_set_polarity(struct radeon_device *rdev,
  305. enum radeon_hpd_id hpd);
  306. extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
  307. extern bool r600_gui_idle(struct radeon_device *rdev);
  308. extern void r600_pm_misc(struct radeon_device *rdev);
  309. extern void r600_pm_init_profile(struct radeon_device *rdev);
  310. extern void rs780_pm_init_profile(struct radeon_device *rdev);
  311. extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
  312. extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  313. extern int r600_get_pcie_lanes(struct radeon_device *rdev);
  314. bool r600_card_posted(struct radeon_device *rdev);
  315. void r600_cp_stop(struct radeon_device *rdev);
  316. int r600_cp_start(struct radeon_device *rdev);
  317. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  318. int r600_cp_resume(struct radeon_device *rdev);
  319. void r600_cp_fini(struct radeon_device *rdev);
  320. int r600_count_pipe_bits(uint32_t val);
  321. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  322. int r600_pcie_gart_init(struct radeon_device *rdev);
  323. void r600_scratch_init(struct radeon_device *rdev);
  324. int r600_blit_init(struct radeon_device *rdev);
  325. void r600_blit_fini(struct radeon_device *rdev);
  326. int r600_init_microcode(struct radeon_device *rdev);
  327. /* r600 irq */
  328. int r600_irq_process(struct radeon_device *rdev);
  329. int r600_irq_init(struct radeon_device *rdev);
  330. void r600_irq_fini(struct radeon_device *rdev);
  331. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  332. int r600_irq_set(struct radeon_device *rdev);
  333. void r600_irq_suspend(struct radeon_device *rdev);
  334. void r600_disable_interrupts(struct radeon_device *rdev);
  335. void r600_rlc_stop(struct radeon_device *rdev);
  336. /* r600 audio */
  337. int r600_audio_init(struct radeon_device *rdev);
  338. int r600_audio_tmds_index(struct drm_encoder *encoder);
  339. void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  340. int r600_audio_channels(struct radeon_device *rdev);
  341. int r600_audio_bits_per_sample(struct radeon_device *rdev);
  342. int r600_audio_rate(struct radeon_device *rdev);
  343. uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  344. uint8_t r600_audio_category_code(struct radeon_device *rdev);
  345. void r600_audio_schedule_polling(struct radeon_device *rdev);
  346. void r600_audio_enable_polling(struct drm_encoder *encoder);
  347. void r600_audio_disable_polling(struct drm_encoder *encoder);
  348. void r600_audio_fini(struct radeon_device *rdev);
  349. void r600_hdmi_init(struct drm_encoder *encoder);
  350. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  351. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  352. /* r600 blit */
  353. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  354. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  355. void r600_kms_blit_copy(struct radeon_device *rdev,
  356. u64 src_gpu_addr, u64 dst_gpu_addr,
  357. int size_bytes);
  358. /*
  359. * rv770,rv730,rv710,rv740
  360. */
  361. int rv770_init(struct radeon_device *rdev);
  362. void rv770_fini(struct radeon_device *rdev);
  363. int rv770_suspend(struct radeon_device *rdev);
  364. int rv770_resume(struct radeon_device *rdev);
  365. void rv770_pm_misc(struct radeon_device *rdev);
  366. u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  367. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  368. void r700_cp_stop(struct radeon_device *rdev);
  369. void r700_cp_fini(struct radeon_device *rdev);
  370. /*
  371. * evergreen
  372. */
  373. struct evergreen_mc_save {
  374. u32 vga_control[6];
  375. u32 vga_render_control;
  376. u32 vga_hdp_control;
  377. u32 crtc_control[6];
  378. };
  379. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
  380. int evergreen_init(struct radeon_device *rdev);
  381. void evergreen_fini(struct radeon_device *rdev);
  382. int evergreen_suspend(struct radeon_device *rdev);
  383. int evergreen_resume(struct radeon_device *rdev);
  384. bool evergreen_gpu_is_lockup(struct radeon_device *rdev);
  385. int evergreen_asic_reset(struct radeon_device *rdev);
  386. void evergreen_bandwidth_update(struct radeon_device *rdev);
  387. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  388. int evergreen_copy_blit(struct radeon_device *rdev,
  389. uint64_t src_offset, uint64_t dst_offset,
  390. unsigned num_pages, struct radeon_fence *fence);
  391. void evergreen_hpd_init(struct radeon_device *rdev);
  392. void evergreen_hpd_fini(struct radeon_device *rdev);
  393. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  394. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  395. enum radeon_hpd_id hpd);
  396. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
  397. int evergreen_irq_set(struct radeon_device *rdev);
  398. int evergreen_irq_process(struct radeon_device *rdev);
  399. extern int evergreen_cs_parse(struct radeon_cs_parser *p);
  400. extern void evergreen_pm_misc(struct radeon_device *rdev);
  401. extern void evergreen_pm_prepare(struct radeon_device *rdev);
  402. extern void evergreen_pm_finish(struct radeon_device *rdev);
  403. extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
  404. extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
  405. extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
  406. void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  407. int evergreen_blit_init(struct radeon_device *rdev);
  408. void evergreen_blit_fini(struct radeon_device *rdev);
  409. /* evergreen blit */
  410. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  411. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  412. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  413. u64 src_gpu_addr, u64 dst_gpu_addr,
  414. int size_bytes);
  415. /*
  416. * cayman
  417. */
  418. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
  419. int cayman_init(struct radeon_device *rdev);
  420. void cayman_fini(struct radeon_device *rdev);
  421. int cayman_suspend(struct radeon_device *rdev);
  422. int cayman_resume(struct radeon_device *rdev);
  423. bool cayman_gpu_is_lockup(struct radeon_device *rdev);
  424. int cayman_asic_reset(struct radeon_device *rdev);
  425. #endif