r600_cs.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
  71. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
  72. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 3, 0, CHIP_R600 }
  73. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
  74. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 6, 0, CHIP_R600 }
  75. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
  76. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
  77. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
  78. struct gpu_formats {
  79. unsigned blockwidth;
  80. unsigned blockheight;
  81. unsigned blocksize;
  82. unsigned valid_color;
  83. enum radeon_family min_family;
  84. };
  85. static const struct gpu_formats color_formats_table[] = {
  86. /* 8 bit */
  87. FMT_8_BIT(V_038004_COLOR_8, 1),
  88. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  89. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  90. FMT_8_BIT(V_038004_FMT_1, 0),
  91. /* 16-bit */
  92. FMT_16_BIT(V_038004_COLOR_16, 1),
  93. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  94. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  95. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  96. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  97. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  98. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  99. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  100. /* 24-bit */
  101. FMT_24_BIT(V_038004_FMT_8_8_8),
  102. /* 32-bit */
  103. FMT_32_BIT(V_038004_COLOR_32, 1),
  104. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  105. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  106. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  107. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  108. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  109. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  110. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  111. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  112. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  113. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  114. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  115. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  116. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  117. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  118. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  119. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  120. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  121. /* 48-bit */
  122. FMT_48_BIT(V_038004_FMT_16_16_16),
  123. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  124. /* 64-bit */
  125. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  126. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  127. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  128. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  129. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  130. FMT_96_BIT(V_038004_FMT_32_32_32),
  131. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  132. /* 128-bit */
  133. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  134. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  135. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  136. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  137. /* block compressed formats */
  138. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  139. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  140. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  141. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  142. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  143. [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  144. [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  145. /* The other Evergreen formats */
  146. [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
  147. };
  148. static inline bool fmt_is_valid_color(u32 format)
  149. {
  150. if (format >= ARRAY_SIZE(color_formats_table))
  151. return false;
  152. if (color_formats_table[format].valid_color)
  153. return true;
  154. return false;
  155. }
  156. static inline bool fmt_is_valid_texture(u32 format, enum radeon_family family)
  157. {
  158. if (format >= ARRAY_SIZE(color_formats_table))
  159. return false;
  160. if (family < color_formats_table[format].min_family)
  161. return false;
  162. if (color_formats_table[format].blockwidth > 0)
  163. return true;
  164. return false;
  165. }
  166. static inline int fmt_get_blocksize(u32 format)
  167. {
  168. if (format >= ARRAY_SIZE(color_formats_table))
  169. return 0;
  170. return color_formats_table[format].blocksize;
  171. }
  172. static inline int fmt_get_nblocksx(u32 format, u32 w)
  173. {
  174. unsigned bw;
  175. if (format >= ARRAY_SIZE(color_formats_table))
  176. return 0;
  177. bw = color_formats_table[format].blockwidth;
  178. if (bw == 0)
  179. return 0;
  180. return (w + bw - 1) / bw;
  181. }
  182. static inline int fmt_get_nblocksy(u32 format, u32 h)
  183. {
  184. unsigned bh;
  185. if (format >= ARRAY_SIZE(color_formats_table))
  186. return 0;
  187. bh = color_formats_table[format].blockheight;
  188. if (bh == 0)
  189. return 0;
  190. return (h + bh - 1) / bh;
  191. }
  192. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  193. {
  194. unsigned res;
  195. if (format >= ARRAY_SIZE(color_formats_table))
  196. goto fail;
  197. res = color_formats_table[format].blocksize;
  198. if (res == 0)
  199. goto fail;
  200. *bpe = res;
  201. return 0;
  202. fail:
  203. *bpe = 16;
  204. return -EINVAL;
  205. }
  206. struct array_mode_checker {
  207. int array_mode;
  208. u32 group_size;
  209. u32 nbanks;
  210. u32 npipes;
  211. u32 nsamples;
  212. u32 blocksize;
  213. };
  214. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  215. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  216. u32 *pitch_align,
  217. u32 *height_align,
  218. u32 *depth_align,
  219. u64 *base_align)
  220. {
  221. u32 tile_width = 8;
  222. u32 tile_height = 8;
  223. u32 macro_tile_width = values->nbanks;
  224. u32 macro_tile_height = values->npipes;
  225. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  226. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  227. switch (values->array_mode) {
  228. case ARRAY_LINEAR_GENERAL:
  229. /* technically tile_width/_height for pitch/height */
  230. *pitch_align = 1; /* tile_width */
  231. *height_align = 1; /* tile_height */
  232. *depth_align = 1;
  233. *base_align = 1;
  234. break;
  235. case ARRAY_LINEAR_ALIGNED:
  236. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  237. *height_align = tile_height;
  238. *depth_align = 1;
  239. *base_align = values->group_size;
  240. break;
  241. case ARRAY_1D_TILED_THIN1:
  242. *pitch_align = max((u32)tile_width,
  243. (u32)(values->group_size /
  244. (tile_height * values->blocksize * values->nsamples)));
  245. *height_align = tile_height;
  246. *depth_align = 1;
  247. *base_align = values->group_size;
  248. break;
  249. case ARRAY_2D_TILED_THIN1:
  250. *pitch_align = max((u32)macro_tile_width,
  251. (u32)(((values->group_size / tile_height) /
  252. (values->blocksize * values->nsamples)) *
  253. values->nbanks)) * tile_width;
  254. *height_align = macro_tile_height * tile_height;
  255. *depth_align = 1;
  256. *base_align = max(macro_tile_bytes,
  257. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  258. break;
  259. default:
  260. return -EINVAL;
  261. }
  262. return 0;
  263. }
  264. static void r600_cs_track_init(struct r600_cs_track *track)
  265. {
  266. int i;
  267. /* assume DX9 mode */
  268. track->sq_config = DX9_CONSTS;
  269. for (i = 0; i < 8; i++) {
  270. track->cb_color_base_last[i] = 0;
  271. track->cb_color_size[i] = 0;
  272. track->cb_color_size_idx[i] = 0;
  273. track->cb_color_info[i] = 0;
  274. track->cb_color_bo[i] = NULL;
  275. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  276. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  277. }
  278. track->cb_target_mask = 0xFFFFFFFF;
  279. track->cb_shader_mask = 0xFFFFFFFF;
  280. track->db_bo = NULL;
  281. track->db_bo_mc = 0xFFFFFFFF;
  282. /* assume the biggest format and that htile is enabled */
  283. track->db_depth_info = 7 | (1 << 25);
  284. track->db_depth_view = 0xFFFFC000;
  285. track->db_depth_size = 0xFFFFFFFF;
  286. track->db_depth_size_idx = 0;
  287. track->db_depth_control = 0xFFFFFFFF;
  288. }
  289. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  290. {
  291. struct r600_cs_track *track = p->track;
  292. u32 slice_tile_max, size, tmp;
  293. u32 height, height_align, pitch, pitch_align, depth_align;
  294. u64 base_offset, base_align;
  295. struct array_mode_checker array_check;
  296. volatile u32 *ib = p->ib->ptr;
  297. unsigned array_mode;
  298. u32 format;
  299. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  300. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  301. return -EINVAL;
  302. }
  303. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  304. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  305. if (!fmt_is_valid_color(format)) {
  306. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  307. __func__, __LINE__, format,
  308. i, track->cb_color_info[i]);
  309. return -EINVAL;
  310. }
  311. /* pitch in pixels */
  312. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  313. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  314. slice_tile_max *= 64;
  315. height = slice_tile_max / pitch;
  316. if (height > 8192)
  317. height = 8192;
  318. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  319. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  320. array_check.array_mode = array_mode;
  321. array_check.group_size = track->group_size;
  322. array_check.nbanks = track->nbanks;
  323. array_check.npipes = track->npipes;
  324. array_check.nsamples = track->nsamples;
  325. array_check.blocksize = fmt_get_blocksize(format);
  326. if (r600_get_array_mode_alignment(&array_check,
  327. &pitch_align, &height_align, &depth_align, &base_align)) {
  328. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  329. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  330. track->cb_color_info[i]);
  331. return -EINVAL;
  332. }
  333. switch (array_mode) {
  334. case V_0280A0_ARRAY_LINEAR_GENERAL:
  335. break;
  336. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  337. break;
  338. case V_0280A0_ARRAY_1D_TILED_THIN1:
  339. /* avoid breaking userspace */
  340. if (height > 7)
  341. height &= ~0x7;
  342. break;
  343. case V_0280A0_ARRAY_2D_TILED_THIN1:
  344. break;
  345. default:
  346. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  347. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  348. track->cb_color_info[i]);
  349. return -EINVAL;
  350. }
  351. if (!IS_ALIGNED(pitch, pitch_align)) {
  352. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  353. __func__, __LINE__, pitch, pitch_align, array_mode);
  354. return -EINVAL;
  355. }
  356. if (!IS_ALIGNED(height, height_align)) {
  357. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  358. __func__, __LINE__, height, height_align, array_mode);
  359. return -EINVAL;
  360. }
  361. if (!IS_ALIGNED(base_offset, base_align)) {
  362. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  363. base_offset, base_align, array_mode);
  364. return -EINVAL;
  365. }
  366. /* check offset */
  367. tmp = fmt_get_nblocksy(format, height) * fmt_get_nblocksx(format, pitch) * fmt_get_blocksize(format);
  368. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  369. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  370. /* the initial DDX does bad things with the CB size occasionally */
  371. /* it rounds up height too far for slice tile max but the BO is smaller */
  372. /* r600c,g also seem to flush at bad times in some apps resulting in
  373. * bogus values here. So for linear just allow anything to avoid breaking
  374. * broken userspace.
  375. */
  376. } else {
  377. dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big\n", __func__, i,
  378. array_mode,
  379. track->cb_color_bo_offset[i], tmp,
  380. radeon_bo_size(track->cb_color_bo[i]));
  381. return -EINVAL;
  382. }
  383. }
  384. /* limit max tile */
  385. tmp = (height * pitch) >> 6;
  386. if (tmp < slice_tile_max)
  387. slice_tile_max = tmp;
  388. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  389. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  390. ib[track->cb_color_size_idx[i]] = tmp;
  391. return 0;
  392. }
  393. static int r600_cs_track_check(struct radeon_cs_parser *p)
  394. {
  395. struct r600_cs_track *track = p->track;
  396. u32 tmp;
  397. int r, i;
  398. volatile u32 *ib = p->ib->ptr;
  399. /* on legacy kernel we don't perform advanced check */
  400. if (p->rdev == NULL)
  401. return 0;
  402. /* we don't support out buffer yet */
  403. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  404. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  405. return -EINVAL;
  406. }
  407. /* check that we have a cb for each enabled target, we don't check
  408. * shader_mask because it seems mesa isn't always setting it :(
  409. */
  410. tmp = track->cb_target_mask;
  411. for (i = 0; i < 8; i++) {
  412. if ((tmp >> (i * 4)) & 0xF) {
  413. /* at least one component is enabled */
  414. if (track->cb_color_bo[i] == NULL) {
  415. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  416. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  417. return -EINVAL;
  418. }
  419. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  420. r = r600_cs_track_validate_cb(p, i);
  421. if (r)
  422. return r;
  423. }
  424. }
  425. /* Check depth buffer */
  426. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  427. G_028800_Z_ENABLE(track->db_depth_control)) {
  428. u32 nviews, bpe, ntiles, size, slice_tile_max;
  429. u32 height, height_align, pitch, pitch_align, depth_align;
  430. u64 base_offset, base_align;
  431. struct array_mode_checker array_check;
  432. int array_mode;
  433. if (track->db_bo == NULL) {
  434. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  435. return -EINVAL;
  436. }
  437. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  438. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  439. return -EINVAL;
  440. }
  441. switch (G_028010_FORMAT(track->db_depth_info)) {
  442. case V_028010_DEPTH_16:
  443. bpe = 2;
  444. break;
  445. case V_028010_DEPTH_X8_24:
  446. case V_028010_DEPTH_8_24:
  447. case V_028010_DEPTH_X8_24_FLOAT:
  448. case V_028010_DEPTH_8_24_FLOAT:
  449. case V_028010_DEPTH_32_FLOAT:
  450. bpe = 4;
  451. break;
  452. case V_028010_DEPTH_X24_8_32_FLOAT:
  453. bpe = 8;
  454. break;
  455. default:
  456. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  457. return -EINVAL;
  458. }
  459. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  460. if (!track->db_depth_size_idx) {
  461. dev_warn(p->dev, "z/stencil buffer size not set\n");
  462. return -EINVAL;
  463. }
  464. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  465. tmp = (tmp / bpe) >> 6;
  466. if (!tmp) {
  467. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  468. track->db_depth_size, bpe, track->db_offset,
  469. radeon_bo_size(track->db_bo));
  470. return -EINVAL;
  471. }
  472. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  473. } else {
  474. size = radeon_bo_size(track->db_bo);
  475. /* pitch in pixels */
  476. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  477. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  478. slice_tile_max *= 64;
  479. height = slice_tile_max / pitch;
  480. if (height > 8192)
  481. height = 8192;
  482. base_offset = track->db_bo_mc + track->db_offset;
  483. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  484. array_check.array_mode = array_mode;
  485. array_check.group_size = track->group_size;
  486. array_check.nbanks = track->nbanks;
  487. array_check.npipes = track->npipes;
  488. array_check.nsamples = track->nsamples;
  489. array_check.blocksize = bpe;
  490. if (r600_get_array_mode_alignment(&array_check,
  491. &pitch_align, &height_align, &depth_align, &base_align)) {
  492. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  493. G_028010_ARRAY_MODE(track->db_depth_info),
  494. track->db_depth_info);
  495. return -EINVAL;
  496. }
  497. switch (array_mode) {
  498. case V_028010_ARRAY_1D_TILED_THIN1:
  499. /* don't break userspace */
  500. height &= ~0x7;
  501. break;
  502. case V_028010_ARRAY_2D_TILED_THIN1:
  503. break;
  504. default:
  505. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  506. G_028010_ARRAY_MODE(track->db_depth_info),
  507. track->db_depth_info);
  508. return -EINVAL;
  509. }
  510. if (!IS_ALIGNED(pitch, pitch_align)) {
  511. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  512. __func__, __LINE__, pitch, pitch_align, array_mode);
  513. return -EINVAL;
  514. }
  515. if (!IS_ALIGNED(height, height_align)) {
  516. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  517. __func__, __LINE__, height, height_align, array_mode);
  518. return -EINVAL;
  519. }
  520. if (!IS_ALIGNED(base_offset, base_align)) {
  521. dev_warn(p->dev, "%s offset[%d] 0x%llx, 0x%llx, %d not aligned\n", __func__, i,
  522. base_offset, base_align, array_mode);
  523. return -EINVAL;
  524. }
  525. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  526. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  527. tmp = ntiles * bpe * 64 * nviews;
  528. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  529. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  530. array_mode,
  531. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  532. radeon_bo_size(track->db_bo));
  533. return -EINVAL;
  534. }
  535. }
  536. }
  537. return 0;
  538. }
  539. /**
  540. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  541. * @parser: parser structure holding parsing context.
  542. * @pkt: where to store packet informations
  543. *
  544. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  545. * if packet is bigger than remaining ib size. or if packets is unknown.
  546. **/
  547. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  548. struct radeon_cs_packet *pkt,
  549. unsigned idx)
  550. {
  551. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  552. uint32_t header;
  553. if (idx >= ib_chunk->length_dw) {
  554. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  555. idx, ib_chunk->length_dw);
  556. return -EINVAL;
  557. }
  558. header = radeon_get_ib_value(p, idx);
  559. pkt->idx = idx;
  560. pkt->type = CP_PACKET_GET_TYPE(header);
  561. pkt->count = CP_PACKET_GET_COUNT(header);
  562. pkt->one_reg_wr = 0;
  563. switch (pkt->type) {
  564. case PACKET_TYPE0:
  565. pkt->reg = CP_PACKET0_GET_REG(header);
  566. break;
  567. case PACKET_TYPE3:
  568. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  569. break;
  570. case PACKET_TYPE2:
  571. pkt->count = -1;
  572. break;
  573. default:
  574. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  575. return -EINVAL;
  576. }
  577. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  578. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  579. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  580. return -EINVAL;
  581. }
  582. return 0;
  583. }
  584. /**
  585. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  586. * @parser: parser structure holding parsing context.
  587. * @data: pointer to relocation data
  588. * @offset_start: starting offset
  589. * @offset_mask: offset mask (to align start offset on)
  590. * @reloc: reloc informations
  591. *
  592. * Check next packet is relocation packet3, do bo validation and compute
  593. * GPU offset using the provided start.
  594. **/
  595. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  596. struct radeon_cs_reloc **cs_reloc)
  597. {
  598. struct radeon_cs_chunk *relocs_chunk;
  599. struct radeon_cs_packet p3reloc;
  600. unsigned idx;
  601. int r;
  602. if (p->chunk_relocs_idx == -1) {
  603. DRM_ERROR("No relocation chunk !\n");
  604. return -EINVAL;
  605. }
  606. *cs_reloc = NULL;
  607. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  608. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  609. if (r) {
  610. return r;
  611. }
  612. p->idx += p3reloc.count + 2;
  613. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  614. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  615. p3reloc.idx);
  616. return -EINVAL;
  617. }
  618. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  619. if (idx >= relocs_chunk->length_dw) {
  620. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  621. idx, relocs_chunk->length_dw);
  622. return -EINVAL;
  623. }
  624. /* FIXME: we assume reloc size is 4 dwords */
  625. *cs_reloc = p->relocs_ptr[(idx / 4)];
  626. return 0;
  627. }
  628. /**
  629. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  630. * @parser: parser structure holding parsing context.
  631. * @data: pointer to relocation data
  632. * @offset_start: starting offset
  633. * @offset_mask: offset mask (to align start offset on)
  634. * @reloc: reloc informations
  635. *
  636. * Check next packet is relocation packet3, do bo validation and compute
  637. * GPU offset using the provided start.
  638. **/
  639. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  640. struct radeon_cs_reloc **cs_reloc)
  641. {
  642. struct radeon_cs_chunk *relocs_chunk;
  643. struct radeon_cs_packet p3reloc;
  644. unsigned idx;
  645. int r;
  646. if (p->chunk_relocs_idx == -1) {
  647. DRM_ERROR("No relocation chunk !\n");
  648. return -EINVAL;
  649. }
  650. *cs_reloc = NULL;
  651. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  652. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  653. if (r) {
  654. return r;
  655. }
  656. p->idx += p3reloc.count + 2;
  657. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  658. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  659. p3reloc.idx);
  660. return -EINVAL;
  661. }
  662. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  663. if (idx >= relocs_chunk->length_dw) {
  664. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  665. idx, relocs_chunk->length_dw);
  666. return -EINVAL;
  667. }
  668. *cs_reloc = p->relocs;
  669. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  670. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  671. return 0;
  672. }
  673. /**
  674. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  675. * @parser: parser structure holding parsing context.
  676. *
  677. * Check next packet is relocation packet3, do bo validation and compute
  678. * GPU offset using the provided start.
  679. **/
  680. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  681. {
  682. struct radeon_cs_packet p3reloc;
  683. int r;
  684. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  685. if (r) {
  686. return 0;
  687. }
  688. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  689. return 0;
  690. }
  691. return 1;
  692. }
  693. /**
  694. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  695. * @parser: parser structure holding parsing context.
  696. *
  697. * Userspace sends a special sequence for VLINE waits.
  698. * PACKET0 - VLINE_START_END + value
  699. * PACKET3 - WAIT_REG_MEM poll vline status reg
  700. * RELOC (P3) - crtc_id in reloc.
  701. *
  702. * This function parses this and relocates the VLINE START END
  703. * and WAIT_REG_MEM packets to the correct crtc.
  704. * It also detects a switched off crtc and nulls out the
  705. * wait in that case.
  706. */
  707. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  708. {
  709. struct drm_mode_object *obj;
  710. struct drm_crtc *crtc;
  711. struct radeon_crtc *radeon_crtc;
  712. struct radeon_cs_packet p3reloc, wait_reg_mem;
  713. int crtc_id;
  714. int r;
  715. uint32_t header, h_idx, reg, wait_reg_mem_info;
  716. volatile uint32_t *ib;
  717. ib = p->ib->ptr;
  718. /* parse the WAIT_REG_MEM */
  719. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  720. if (r)
  721. return r;
  722. /* check its a WAIT_REG_MEM */
  723. if (wait_reg_mem.type != PACKET_TYPE3 ||
  724. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  725. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  726. return -EINVAL;
  727. }
  728. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  729. /* bit 4 is reg (0) or mem (1) */
  730. if (wait_reg_mem_info & 0x10) {
  731. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  732. return -EINVAL;
  733. }
  734. /* waiting for value to be equal */
  735. if ((wait_reg_mem_info & 0x7) != 0x3) {
  736. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  737. return -EINVAL;
  738. }
  739. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  740. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  741. return -EINVAL;
  742. }
  743. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  744. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  745. return -EINVAL;
  746. }
  747. /* jump over the NOP */
  748. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  749. if (r)
  750. return r;
  751. h_idx = p->idx - 2;
  752. p->idx += wait_reg_mem.count + 2;
  753. p->idx += p3reloc.count + 2;
  754. header = radeon_get_ib_value(p, h_idx);
  755. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  756. reg = CP_PACKET0_GET_REG(header);
  757. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  758. if (!obj) {
  759. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  760. return -EINVAL;
  761. }
  762. crtc = obj_to_crtc(obj);
  763. radeon_crtc = to_radeon_crtc(crtc);
  764. crtc_id = radeon_crtc->crtc_id;
  765. if (!crtc->enabled) {
  766. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  767. ib[h_idx + 2] = PACKET2(0);
  768. ib[h_idx + 3] = PACKET2(0);
  769. ib[h_idx + 4] = PACKET2(0);
  770. ib[h_idx + 5] = PACKET2(0);
  771. ib[h_idx + 6] = PACKET2(0);
  772. ib[h_idx + 7] = PACKET2(0);
  773. ib[h_idx + 8] = PACKET2(0);
  774. } else if (crtc_id == 1) {
  775. switch (reg) {
  776. case AVIVO_D1MODE_VLINE_START_END:
  777. header &= ~R600_CP_PACKET0_REG_MASK;
  778. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  779. break;
  780. default:
  781. DRM_ERROR("unknown crtc reloc\n");
  782. return -EINVAL;
  783. }
  784. ib[h_idx] = header;
  785. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  786. }
  787. return 0;
  788. }
  789. static int r600_packet0_check(struct radeon_cs_parser *p,
  790. struct radeon_cs_packet *pkt,
  791. unsigned idx, unsigned reg)
  792. {
  793. int r;
  794. switch (reg) {
  795. case AVIVO_D1MODE_VLINE_START_END:
  796. r = r600_cs_packet_parse_vline(p);
  797. if (r) {
  798. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  799. idx, reg);
  800. return r;
  801. }
  802. break;
  803. default:
  804. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  805. reg, idx);
  806. return -EINVAL;
  807. }
  808. return 0;
  809. }
  810. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  811. struct radeon_cs_packet *pkt)
  812. {
  813. unsigned reg, i;
  814. unsigned idx;
  815. int r;
  816. idx = pkt->idx + 1;
  817. reg = pkt->reg;
  818. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  819. r = r600_packet0_check(p, pkt, idx, reg);
  820. if (r) {
  821. return r;
  822. }
  823. }
  824. return 0;
  825. }
  826. /**
  827. * r600_cs_check_reg() - check if register is authorized or not
  828. * @parser: parser structure holding parsing context
  829. * @reg: register we are testing
  830. * @idx: index into the cs buffer
  831. *
  832. * This function will test against r600_reg_safe_bm and return 0
  833. * if register is safe. If register is not flag as safe this function
  834. * will test it against a list of register needind special handling.
  835. */
  836. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  837. {
  838. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  839. struct radeon_cs_reloc *reloc;
  840. u32 m, i, tmp, *ib;
  841. int r;
  842. i = (reg >> 7);
  843. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  844. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  845. return -EINVAL;
  846. }
  847. m = 1 << ((reg >> 2) & 31);
  848. if (!(r600_reg_safe_bm[i] & m))
  849. return 0;
  850. ib = p->ib->ptr;
  851. switch (reg) {
  852. /* force following reg to 0 in an attempt to disable out buffer
  853. * which will need us to better understand how it works to perform
  854. * security check on it (Jerome)
  855. */
  856. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  857. case R_008C44_SQ_ESGS_RING_SIZE:
  858. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  859. case R_008C54_SQ_ESTMP_RING_SIZE:
  860. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  861. case R_008C74_SQ_FBUF_RING_SIZE:
  862. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  863. case R_008C5C_SQ_GSTMP_RING_SIZE:
  864. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  865. case R_008C4C_SQ_GSVS_RING_SIZE:
  866. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  867. case R_008C6C_SQ_PSTMP_RING_SIZE:
  868. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  869. case R_008C7C_SQ_REDUC_RING_SIZE:
  870. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  871. case R_008C64_SQ_VSTMP_RING_SIZE:
  872. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  873. /* get value to populate the IB don't remove */
  874. tmp =radeon_get_ib_value(p, idx);
  875. ib[idx] = 0;
  876. break;
  877. case SQ_CONFIG:
  878. track->sq_config = radeon_get_ib_value(p, idx);
  879. break;
  880. case R_028800_DB_DEPTH_CONTROL:
  881. track->db_depth_control = radeon_get_ib_value(p, idx);
  882. break;
  883. case R_028010_DB_DEPTH_INFO:
  884. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  885. r = r600_cs_packet_next_reloc(p, &reloc);
  886. if (r) {
  887. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  888. "0x%04X\n", reg);
  889. return -EINVAL;
  890. }
  891. track->db_depth_info = radeon_get_ib_value(p, idx);
  892. ib[idx] &= C_028010_ARRAY_MODE;
  893. track->db_depth_info &= C_028010_ARRAY_MODE;
  894. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  895. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  896. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  897. } else {
  898. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  899. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  900. }
  901. } else
  902. track->db_depth_info = radeon_get_ib_value(p, idx);
  903. break;
  904. case R_028004_DB_DEPTH_VIEW:
  905. track->db_depth_view = radeon_get_ib_value(p, idx);
  906. break;
  907. case R_028000_DB_DEPTH_SIZE:
  908. track->db_depth_size = radeon_get_ib_value(p, idx);
  909. track->db_depth_size_idx = idx;
  910. break;
  911. case R_028AB0_VGT_STRMOUT_EN:
  912. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  913. break;
  914. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  915. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  916. break;
  917. case R_028238_CB_TARGET_MASK:
  918. track->cb_target_mask = radeon_get_ib_value(p, idx);
  919. break;
  920. case R_02823C_CB_SHADER_MASK:
  921. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  922. break;
  923. case R_028C04_PA_SC_AA_CONFIG:
  924. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  925. track->nsamples = 1 << tmp;
  926. break;
  927. case R_0280A0_CB_COLOR0_INFO:
  928. case R_0280A4_CB_COLOR1_INFO:
  929. case R_0280A8_CB_COLOR2_INFO:
  930. case R_0280AC_CB_COLOR3_INFO:
  931. case R_0280B0_CB_COLOR4_INFO:
  932. case R_0280B4_CB_COLOR5_INFO:
  933. case R_0280B8_CB_COLOR6_INFO:
  934. case R_0280BC_CB_COLOR7_INFO:
  935. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  936. r = r600_cs_packet_next_reloc(p, &reloc);
  937. if (r) {
  938. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  939. return -EINVAL;
  940. }
  941. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  942. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  943. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  944. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  945. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  946. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  947. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  948. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  949. }
  950. } else {
  951. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  952. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  953. }
  954. break;
  955. case R_028060_CB_COLOR0_SIZE:
  956. case R_028064_CB_COLOR1_SIZE:
  957. case R_028068_CB_COLOR2_SIZE:
  958. case R_02806C_CB_COLOR3_SIZE:
  959. case R_028070_CB_COLOR4_SIZE:
  960. case R_028074_CB_COLOR5_SIZE:
  961. case R_028078_CB_COLOR6_SIZE:
  962. case R_02807C_CB_COLOR7_SIZE:
  963. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  964. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  965. track->cb_color_size_idx[tmp] = idx;
  966. break;
  967. /* This register were added late, there is userspace
  968. * which does provide relocation for those but set
  969. * 0 offset. In order to avoid breaking old userspace
  970. * we detect this and set address to point to last
  971. * CB_COLOR0_BASE, note that if userspace doesn't set
  972. * CB_COLOR0_BASE before this register we will report
  973. * error. Old userspace always set CB_COLOR0_BASE
  974. * before any of this.
  975. */
  976. case R_0280E0_CB_COLOR0_FRAG:
  977. case R_0280E4_CB_COLOR1_FRAG:
  978. case R_0280E8_CB_COLOR2_FRAG:
  979. case R_0280EC_CB_COLOR3_FRAG:
  980. case R_0280F0_CB_COLOR4_FRAG:
  981. case R_0280F4_CB_COLOR5_FRAG:
  982. case R_0280F8_CB_COLOR6_FRAG:
  983. case R_0280FC_CB_COLOR7_FRAG:
  984. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  985. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  986. if (!track->cb_color_base_last[tmp]) {
  987. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  988. return -EINVAL;
  989. }
  990. ib[idx] = track->cb_color_base_last[tmp];
  991. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  992. } else {
  993. r = r600_cs_packet_next_reloc(p, &reloc);
  994. if (r) {
  995. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  996. return -EINVAL;
  997. }
  998. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  999. track->cb_color_frag_bo[tmp] = reloc->robj;
  1000. }
  1001. break;
  1002. case R_0280C0_CB_COLOR0_TILE:
  1003. case R_0280C4_CB_COLOR1_TILE:
  1004. case R_0280C8_CB_COLOR2_TILE:
  1005. case R_0280CC_CB_COLOR3_TILE:
  1006. case R_0280D0_CB_COLOR4_TILE:
  1007. case R_0280D4_CB_COLOR5_TILE:
  1008. case R_0280D8_CB_COLOR6_TILE:
  1009. case R_0280DC_CB_COLOR7_TILE:
  1010. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1011. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1012. if (!track->cb_color_base_last[tmp]) {
  1013. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1014. return -EINVAL;
  1015. }
  1016. ib[idx] = track->cb_color_base_last[tmp];
  1017. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1018. } else {
  1019. r = r600_cs_packet_next_reloc(p, &reloc);
  1020. if (r) {
  1021. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1022. return -EINVAL;
  1023. }
  1024. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1025. track->cb_color_tile_bo[tmp] = reloc->robj;
  1026. }
  1027. break;
  1028. case CB_COLOR0_BASE:
  1029. case CB_COLOR1_BASE:
  1030. case CB_COLOR2_BASE:
  1031. case CB_COLOR3_BASE:
  1032. case CB_COLOR4_BASE:
  1033. case CB_COLOR5_BASE:
  1034. case CB_COLOR6_BASE:
  1035. case CB_COLOR7_BASE:
  1036. r = r600_cs_packet_next_reloc(p, &reloc);
  1037. if (r) {
  1038. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1039. "0x%04X\n", reg);
  1040. return -EINVAL;
  1041. }
  1042. tmp = (reg - CB_COLOR0_BASE) / 4;
  1043. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1044. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1045. track->cb_color_base_last[tmp] = ib[idx];
  1046. track->cb_color_bo[tmp] = reloc->robj;
  1047. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1048. break;
  1049. case DB_DEPTH_BASE:
  1050. r = r600_cs_packet_next_reloc(p, &reloc);
  1051. if (r) {
  1052. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1053. "0x%04X\n", reg);
  1054. return -EINVAL;
  1055. }
  1056. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1057. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1058. track->db_bo = reloc->robj;
  1059. track->db_bo_mc = reloc->lobj.gpu_offset;
  1060. break;
  1061. case DB_HTILE_DATA_BASE:
  1062. case SQ_PGM_START_FS:
  1063. case SQ_PGM_START_ES:
  1064. case SQ_PGM_START_VS:
  1065. case SQ_PGM_START_GS:
  1066. case SQ_PGM_START_PS:
  1067. case SQ_ALU_CONST_CACHE_GS_0:
  1068. case SQ_ALU_CONST_CACHE_GS_1:
  1069. case SQ_ALU_CONST_CACHE_GS_2:
  1070. case SQ_ALU_CONST_CACHE_GS_3:
  1071. case SQ_ALU_CONST_CACHE_GS_4:
  1072. case SQ_ALU_CONST_CACHE_GS_5:
  1073. case SQ_ALU_CONST_CACHE_GS_6:
  1074. case SQ_ALU_CONST_CACHE_GS_7:
  1075. case SQ_ALU_CONST_CACHE_GS_8:
  1076. case SQ_ALU_CONST_CACHE_GS_9:
  1077. case SQ_ALU_CONST_CACHE_GS_10:
  1078. case SQ_ALU_CONST_CACHE_GS_11:
  1079. case SQ_ALU_CONST_CACHE_GS_12:
  1080. case SQ_ALU_CONST_CACHE_GS_13:
  1081. case SQ_ALU_CONST_CACHE_GS_14:
  1082. case SQ_ALU_CONST_CACHE_GS_15:
  1083. case SQ_ALU_CONST_CACHE_PS_0:
  1084. case SQ_ALU_CONST_CACHE_PS_1:
  1085. case SQ_ALU_CONST_CACHE_PS_2:
  1086. case SQ_ALU_CONST_CACHE_PS_3:
  1087. case SQ_ALU_CONST_CACHE_PS_4:
  1088. case SQ_ALU_CONST_CACHE_PS_5:
  1089. case SQ_ALU_CONST_CACHE_PS_6:
  1090. case SQ_ALU_CONST_CACHE_PS_7:
  1091. case SQ_ALU_CONST_CACHE_PS_8:
  1092. case SQ_ALU_CONST_CACHE_PS_9:
  1093. case SQ_ALU_CONST_CACHE_PS_10:
  1094. case SQ_ALU_CONST_CACHE_PS_11:
  1095. case SQ_ALU_CONST_CACHE_PS_12:
  1096. case SQ_ALU_CONST_CACHE_PS_13:
  1097. case SQ_ALU_CONST_CACHE_PS_14:
  1098. case SQ_ALU_CONST_CACHE_PS_15:
  1099. case SQ_ALU_CONST_CACHE_VS_0:
  1100. case SQ_ALU_CONST_CACHE_VS_1:
  1101. case SQ_ALU_CONST_CACHE_VS_2:
  1102. case SQ_ALU_CONST_CACHE_VS_3:
  1103. case SQ_ALU_CONST_CACHE_VS_4:
  1104. case SQ_ALU_CONST_CACHE_VS_5:
  1105. case SQ_ALU_CONST_CACHE_VS_6:
  1106. case SQ_ALU_CONST_CACHE_VS_7:
  1107. case SQ_ALU_CONST_CACHE_VS_8:
  1108. case SQ_ALU_CONST_CACHE_VS_9:
  1109. case SQ_ALU_CONST_CACHE_VS_10:
  1110. case SQ_ALU_CONST_CACHE_VS_11:
  1111. case SQ_ALU_CONST_CACHE_VS_12:
  1112. case SQ_ALU_CONST_CACHE_VS_13:
  1113. case SQ_ALU_CONST_CACHE_VS_14:
  1114. case SQ_ALU_CONST_CACHE_VS_15:
  1115. r = r600_cs_packet_next_reloc(p, &reloc);
  1116. if (r) {
  1117. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1118. "0x%04X\n", reg);
  1119. return -EINVAL;
  1120. }
  1121. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1122. break;
  1123. case SX_MEMORY_EXPORT_BASE:
  1124. r = r600_cs_packet_next_reloc(p, &reloc);
  1125. if (r) {
  1126. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1127. "0x%04X\n", reg);
  1128. return -EINVAL;
  1129. }
  1130. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1131. break;
  1132. default:
  1133. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1134. return -EINVAL;
  1135. }
  1136. return 0;
  1137. }
  1138. static inline unsigned mip_minify(unsigned size, unsigned level)
  1139. {
  1140. unsigned val;
  1141. val = max(1U, size >> level);
  1142. if (level > 0)
  1143. val = roundup_pow_of_two(val);
  1144. return val;
  1145. }
  1146. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1147. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1148. unsigned block_align, unsigned height_align, unsigned base_align,
  1149. unsigned *l0_size, unsigned *mipmap_size)
  1150. {
  1151. unsigned offset, i, level;
  1152. unsigned width, height, depth, size;
  1153. unsigned blocksize;
  1154. unsigned nbx, nby;
  1155. unsigned nlevels = llevel - blevel + 1;
  1156. *l0_size = -1;
  1157. blocksize = fmt_get_blocksize(format);
  1158. w0 = mip_minify(w0, 0);
  1159. h0 = mip_minify(h0, 0);
  1160. d0 = mip_minify(d0, 0);
  1161. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1162. width = mip_minify(w0, i);
  1163. nbx = fmt_get_nblocksx(format, width);
  1164. nbx = round_up(nbx, block_align);
  1165. height = mip_minify(h0, i);
  1166. nby = fmt_get_nblocksy(format, height);
  1167. nby = round_up(nby, height_align);
  1168. depth = mip_minify(d0, i);
  1169. size = nbx * nby * blocksize;
  1170. if (nfaces)
  1171. size *= nfaces;
  1172. else
  1173. size *= depth;
  1174. if (i == 0)
  1175. *l0_size = size;
  1176. if (i == 0 || i == 1)
  1177. offset = round_up(offset, base_align);
  1178. offset += size;
  1179. }
  1180. *mipmap_size = offset;
  1181. if (llevel == 0)
  1182. *mipmap_size = *l0_size;
  1183. if (!blevel)
  1184. *mipmap_size -= *l0_size;
  1185. }
  1186. /**
  1187. * r600_check_texture_resource() - check if register is authorized or not
  1188. * @p: parser structure holding parsing context
  1189. * @idx: index into the cs buffer
  1190. * @texture: texture's bo structure
  1191. * @mipmap: mipmap's bo structure
  1192. *
  1193. * This function will check that the resource has valid field and that
  1194. * the texture and mipmap bo object are big enough to cover this resource.
  1195. */
  1196. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1197. struct radeon_bo *texture,
  1198. struct radeon_bo *mipmap,
  1199. u64 base_offset,
  1200. u64 mip_offset,
  1201. u32 tiling_flags)
  1202. {
  1203. struct r600_cs_track *track = p->track;
  1204. u32 nfaces, llevel, blevel, w0, h0, d0;
  1205. u32 word0, word1, l0_size, mipmap_size, word2, word3;
  1206. u32 height_align, pitch, pitch_align, depth_align;
  1207. u32 array, barray, larray;
  1208. u64 base_align;
  1209. struct array_mode_checker array_check;
  1210. u32 format;
  1211. /* on legacy kernel we don't perform advanced check */
  1212. if (p->rdev == NULL)
  1213. return 0;
  1214. /* convert to bytes */
  1215. base_offset <<= 8;
  1216. mip_offset <<= 8;
  1217. word0 = radeon_get_ib_value(p, idx + 0);
  1218. if (tiling_flags & RADEON_TILING_MACRO)
  1219. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1220. else if (tiling_flags & RADEON_TILING_MICRO)
  1221. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1222. word1 = radeon_get_ib_value(p, idx + 1);
  1223. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1224. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1225. d0 = G_038004_TEX_DEPTH(word1);
  1226. nfaces = 1;
  1227. switch (G_038000_DIM(word0)) {
  1228. case V_038000_SQ_TEX_DIM_1D:
  1229. case V_038000_SQ_TEX_DIM_2D:
  1230. case V_038000_SQ_TEX_DIM_3D:
  1231. break;
  1232. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1233. if (p->family >= CHIP_RV770)
  1234. nfaces = 8;
  1235. else
  1236. nfaces = 6;
  1237. break;
  1238. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1239. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1240. array = 1;
  1241. break;
  1242. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1243. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1244. default:
  1245. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1246. return -EINVAL;
  1247. }
  1248. format = G_038004_DATA_FORMAT(word1);
  1249. if (!fmt_is_valid_texture(format, p->family)) {
  1250. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1251. __func__, __LINE__, format);
  1252. return -EINVAL;
  1253. }
  1254. /* pitch in texels */
  1255. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1256. array_check.array_mode = G_038000_TILE_MODE(word0);
  1257. array_check.group_size = track->group_size;
  1258. array_check.nbanks = track->nbanks;
  1259. array_check.npipes = track->npipes;
  1260. array_check.nsamples = 1;
  1261. array_check.blocksize = fmt_get_blocksize(format);
  1262. if (r600_get_array_mode_alignment(&array_check,
  1263. &pitch_align, &height_align, &depth_align, &base_align)) {
  1264. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1265. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1266. return -EINVAL;
  1267. }
  1268. /* XXX check height as well... */
  1269. if (!IS_ALIGNED(pitch, pitch_align)) {
  1270. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1271. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1272. return -EINVAL;
  1273. }
  1274. if (!IS_ALIGNED(base_offset, base_align)) {
  1275. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1276. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1277. return -EINVAL;
  1278. }
  1279. if (!IS_ALIGNED(mip_offset, base_align)) {
  1280. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1281. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1282. return -EINVAL;
  1283. }
  1284. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1285. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1286. word0 = radeon_get_ib_value(p, idx + 4);
  1287. word1 = radeon_get_ib_value(p, idx + 5);
  1288. blevel = G_038010_BASE_LEVEL(word0);
  1289. llevel = G_038014_LAST_LEVEL(word1);
  1290. if (array == 1) {
  1291. barray = G_038014_BASE_ARRAY(word1);
  1292. larray = G_038014_LAST_ARRAY(word1);
  1293. nfaces = larray - barray + 1;
  1294. }
  1295. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1296. pitch_align, height_align, base_align,
  1297. &l0_size, &mipmap_size);
  1298. /* using get ib will give us the offset into the texture bo */
  1299. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1300. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1301. w0, h0, format, word2, l0_size, radeon_bo_size(texture));
  1302. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1303. return -EINVAL;
  1304. }
  1305. /* using get ib will give us the offset into the mipmap bo */
  1306. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1307. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1308. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1309. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1310. }
  1311. return 0;
  1312. }
  1313. static int r600_packet3_check(struct radeon_cs_parser *p,
  1314. struct radeon_cs_packet *pkt)
  1315. {
  1316. struct radeon_cs_reloc *reloc;
  1317. struct r600_cs_track *track;
  1318. volatile u32 *ib;
  1319. unsigned idx;
  1320. unsigned i;
  1321. unsigned start_reg, end_reg, reg;
  1322. int r;
  1323. u32 idx_value;
  1324. track = (struct r600_cs_track *)p->track;
  1325. ib = p->ib->ptr;
  1326. idx = pkt->idx + 1;
  1327. idx_value = radeon_get_ib_value(p, idx);
  1328. switch (pkt->opcode) {
  1329. case PACKET3_SET_PREDICATION:
  1330. {
  1331. int pred_op;
  1332. int tmp;
  1333. if (pkt->count != 1) {
  1334. DRM_ERROR("bad SET PREDICATION\n");
  1335. return -EINVAL;
  1336. }
  1337. tmp = radeon_get_ib_value(p, idx + 1);
  1338. pred_op = (tmp >> 16) & 0x7;
  1339. /* for the clear predicate operation */
  1340. if (pred_op == 0)
  1341. return 0;
  1342. if (pred_op > 2) {
  1343. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1344. return -EINVAL;
  1345. }
  1346. r = r600_cs_packet_next_reloc(p, &reloc);
  1347. if (r) {
  1348. DRM_ERROR("bad SET PREDICATION\n");
  1349. return -EINVAL;
  1350. }
  1351. ib[idx + 0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1352. ib[idx + 1] = tmp + (upper_32_bits(reloc->lobj.gpu_offset) & 0xff);
  1353. }
  1354. break;
  1355. case PACKET3_START_3D_CMDBUF:
  1356. if (p->family >= CHIP_RV770 || pkt->count) {
  1357. DRM_ERROR("bad START_3D\n");
  1358. return -EINVAL;
  1359. }
  1360. break;
  1361. case PACKET3_CONTEXT_CONTROL:
  1362. if (pkt->count != 1) {
  1363. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1364. return -EINVAL;
  1365. }
  1366. break;
  1367. case PACKET3_INDEX_TYPE:
  1368. case PACKET3_NUM_INSTANCES:
  1369. if (pkt->count) {
  1370. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1371. return -EINVAL;
  1372. }
  1373. break;
  1374. case PACKET3_DRAW_INDEX:
  1375. if (pkt->count != 3) {
  1376. DRM_ERROR("bad DRAW_INDEX\n");
  1377. return -EINVAL;
  1378. }
  1379. r = r600_cs_packet_next_reloc(p, &reloc);
  1380. if (r) {
  1381. DRM_ERROR("bad DRAW_INDEX\n");
  1382. return -EINVAL;
  1383. }
  1384. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1385. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1386. r = r600_cs_track_check(p);
  1387. if (r) {
  1388. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1389. return r;
  1390. }
  1391. break;
  1392. case PACKET3_DRAW_INDEX_AUTO:
  1393. if (pkt->count != 1) {
  1394. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1395. return -EINVAL;
  1396. }
  1397. r = r600_cs_track_check(p);
  1398. if (r) {
  1399. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1400. return r;
  1401. }
  1402. break;
  1403. case PACKET3_DRAW_INDEX_IMMD_BE:
  1404. case PACKET3_DRAW_INDEX_IMMD:
  1405. if (pkt->count < 2) {
  1406. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1407. return -EINVAL;
  1408. }
  1409. r = r600_cs_track_check(p);
  1410. if (r) {
  1411. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1412. return r;
  1413. }
  1414. break;
  1415. case PACKET3_WAIT_REG_MEM:
  1416. if (pkt->count != 5) {
  1417. DRM_ERROR("bad WAIT_REG_MEM\n");
  1418. return -EINVAL;
  1419. }
  1420. /* bit 4 is reg (0) or mem (1) */
  1421. if (idx_value & 0x10) {
  1422. r = r600_cs_packet_next_reloc(p, &reloc);
  1423. if (r) {
  1424. DRM_ERROR("bad WAIT_REG_MEM\n");
  1425. return -EINVAL;
  1426. }
  1427. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1428. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1429. }
  1430. break;
  1431. case PACKET3_SURFACE_SYNC:
  1432. if (pkt->count != 3) {
  1433. DRM_ERROR("bad SURFACE_SYNC\n");
  1434. return -EINVAL;
  1435. }
  1436. /* 0xffffffff/0x0 is flush all cache flag */
  1437. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1438. radeon_get_ib_value(p, idx + 2) != 0) {
  1439. r = r600_cs_packet_next_reloc(p, &reloc);
  1440. if (r) {
  1441. DRM_ERROR("bad SURFACE_SYNC\n");
  1442. return -EINVAL;
  1443. }
  1444. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1445. }
  1446. break;
  1447. case PACKET3_EVENT_WRITE:
  1448. if (pkt->count != 2 && pkt->count != 0) {
  1449. DRM_ERROR("bad EVENT_WRITE\n");
  1450. return -EINVAL;
  1451. }
  1452. if (pkt->count) {
  1453. r = r600_cs_packet_next_reloc(p, &reloc);
  1454. if (r) {
  1455. DRM_ERROR("bad EVENT_WRITE\n");
  1456. return -EINVAL;
  1457. }
  1458. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1459. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1460. }
  1461. break;
  1462. case PACKET3_EVENT_WRITE_EOP:
  1463. if (pkt->count != 4) {
  1464. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1465. return -EINVAL;
  1466. }
  1467. r = r600_cs_packet_next_reloc(p, &reloc);
  1468. if (r) {
  1469. DRM_ERROR("bad EVENT_WRITE\n");
  1470. return -EINVAL;
  1471. }
  1472. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1473. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1474. break;
  1475. case PACKET3_SET_CONFIG_REG:
  1476. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1477. end_reg = 4 * pkt->count + start_reg - 4;
  1478. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1479. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1480. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1481. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1482. return -EINVAL;
  1483. }
  1484. for (i = 0; i < pkt->count; i++) {
  1485. reg = start_reg + (4 * i);
  1486. r = r600_cs_check_reg(p, reg, idx+1+i);
  1487. if (r)
  1488. return r;
  1489. }
  1490. break;
  1491. case PACKET3_SET_CONTEXT_REG:
  1492. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1493. end_reg = 4 * pkt->count + start_reg - 4;
  1494. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1495. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1496. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1497. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1498. return -EINVAL;
  1499. }
  1500. for (i = 0; i < pkt->count; i++) {
  1501. reg = start_reg + (4 * i);
  1502. r = r600_cs_check_reg(p, reg, idx+1+i);
  1503. if (r)
  1504. return r;
  1505. }
  1506. break;
  1507. case PACKET3_SET_RESOURCE:
  1508. if (pkt->count % 7) {
  1509. DRM_ERROR("bad SET_RESOURCE\n");
  1510. return -EINVAL;
  1511. }
  1512. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1513. end_reg = 4 * pkt->count + start_reg - 4;
  1514. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1515. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1516. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1517. DRM_ERROR("bad SET_RESOURCE\n");
  1518. return -EINVAL;
  1519. }
  1520. for (i = 0; i < (pkt->count / 7); i++) {
  1521. struct radeon_bo *texture, *mipmap;
  1522. u32 size, offset, base_offset, mip_offset;
  1523. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1524. case SQ_TEX_VTX_VALID_TEXTURE:
  1525. /* tex base */
  1526. r = r600_cs_packet_next_reloc(p, &reloc);
  1527. if (r) {
  1528. DRM_ERROR("bad SET_RESOURCE\n");
  1529. return -EINVAL;
  1530. }
  1531. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1532. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1533. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1534. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1535. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1536. texture = reloc->robj;
  1537. /* tex mip base */
  1538. r = r600_cs_packet_next_reloc(p, &reloc);
  1539. if (r) {
  1540. DRM_ERROR("bad SET_RESOURCE\n");
  1541. return -EINVAL;
  1542. }
  1543. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1544. mipmap = reloc->robj;
  1545. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1546. texture, mipmap,
  1547. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1548. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1549. reloc->lobj.tiling_flags);
  1550. if (r)
  1551. return r;
  1552. ib[idx+1+(i*7)+2] += base_offset;
  1553. ib[idx+1+(i*7)+3] += mip_offset;
  1554. break;
  1555. case SQ_TEX_VTX_VALID_BUFFER:
  1556. /* vtx base */
  1557. r = r600_cs_packet_next_reloc(p, &reloc);
  1558. if (r) {
  1559. DRM_ERROR("bad SET_RESOURCE\n");
  1560. return -EINVAL;
  1561. }
  1562. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1563. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1564. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1565. /* force size to size of the buffer */
  1566. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1567. size + offset, radeon_bo_size(reloc->robj));
  1568. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1569. }
  1570. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1571. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1572. break;
  1573. case SQ_TEX_VTX_INVALID_TEXTURE:
  1574. case SQ_TEX_VTX_INVALID_BUFFER:
  1575. default:
  1576. DRM_ERROR("bad SET_RESOURCE\n");
  1577. return -EINVAL;
  1578. }
  1579. }
  1580. break;
  1581. case PACKET3_SET_ALU_CONST:
  1582. if (track->sq_config & DX9_CONSTS) {
  1583. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1584. end_reg = 4 * pkt->count + start_reg - 4;
  1585. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1586. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1587. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1588. DRM_ERROR("bad SET_ALU_CONST\n");
  1589. return -EINVAL;
  1590. }
  1591. }
  1592. break;
  1593. case PACKET3_SET_BOOL_CONST:
  1594. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1595. end_reg = 4 * pkt->count + start_reg - 4;
  1596. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1597. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1598. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1599. DRM_ERROR("bad SET_BOOL_CONST\n");
  1600. return -EINVAL;
  1601. }
  1602. break;
  1603. case PACKET3_SET_LOOP_CONST:
  1604. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1605. end_reg = 4 * pkt->count + start_reg - 4;
  1606. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1607. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1608. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1609. DRM_ERROR("bad SET_LOOP_CONST\n");
  1610. return -EINVAL;
  1611. }
  1612. break;
  1613. case PACKET3_SET_CTL_CONST:
  1614. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1615. end_reg = 4 * pkt->count + start_reg - 4;
  1616. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1617. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1618. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1619. DRM_ERROR("bad SET_CTL_CONST\n");
  1620. return -EINVAL;
  1621. }
  1622. break;
  1623. case PACKET3_SET_SAMPLER:
  1624. if (pkt->count % 3) {
  1625. DRM_ERROR("bad SET_SAMPLER\n");
  1626. return -EINVAL;
  1627. }
  1628. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1629. end_reg = 4 * pkt->count + start_reg - 4;
  1630. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1631. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1632. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1633. DRM_ERROR("bad SET_SAMPLER\n");
  1634. return -EINVAL;
  1635. }
  1636. break;
  1637. case PACKET3_SURFACE_BASE_UPDATE:
  1638. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1639. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1640. return -EINVAL;
  1641. }
  1642. if (pkt->count) {
  1643. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1644. return -EINVAL;
  1645. }
  1646. break;
  1647. case PACKET3_NOP:
  1648. break;
  1649. default:
  1650. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1651. return -EINVAL;
  1652. }
  1653. return 0;
  1654. }
  1655. int r600_cs_parse(struct radeon_cs_parser *p)
  1656. {
  1657. struct radeon_cs_packet pkt;
  1658. struct r600_cs_track *track;
  1659. int r;
  1660. if (p->track == NULL) {
  1661. /* initialize tracker, we are in kms */
  1662. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1663. if (track == NULL)
  1664. return -ENOMEM;
  1665. r600_cs_track_init(track);
  1666. if (p->rdev->family < CHIP_RV770) {
  1667. track->npipes = p->rdev->config.r600.tiling_npipes;
  1668. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1669. track->group_size = p->rdev->config.r600.tiling_group_size;
  1670. } else if (p->rdev->family <= CHIP_RV740) {
  1671. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1672. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1673. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1674. }
  1675. p->track = track;
  1676. }
  1677. do {
  1678. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1679. if (r) {
  1680. kfree(p->track);
  1681. p->track = NULL;
  1682. return r;
  1683. }
  1684. p->idx += pkt.count + 2;
  1685. switch (pkt.type) {
  1686. case PACKET_TYPE0:
  1687. r = r600_cs_parse_packet0(p, &pkt);
  1688. break;
  1689. case PACKET_TYPE2:
  1690. break;
  1691. case PACKET_TYPE3:
  1692. r = r600_packet3_check(p, &pkt);
  1693. break;
  1694. default:
  1695. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1696. kfree(p->track);
  1697. p->track = NULL;
  1698. return -EINVAL;
  1699. }
  1700. if (r) {
  1701. kfree(p->track);
  1702. p->track = NULL;
  1703. return r;
  1704. }
  1705. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1706. #if 0
  1707. for (r = 0; r < p->ib->length_dw; r++) {
  1708. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1709. mdelay(1);
  1710. }
  1711. #endif
  1712. kfree(p->track);
  1713. p->track = NULL;
  1714. return 0;
  1715. }
  1716. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1717. {
  1718. if (p->chunk_relocs_idx == -1) {
  1719. return 0;
  1720. }
  1721. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1722. if (p->relocs == NULL) {
  1723. return -ENOMEM;
  1724. }
  1725. return 0;
  1726. }
  1727. /**
  1728. * cs_parser_fini() - clean parser states
  1729. * @parser: parser structure holding parsing context.
  1730. * @error: error number
  1731. *
  1732. * If error is set than unvalidate buffer, otherwise just free memory
  1733. * used by parsing context.
  1734. **/
  1735. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1736. {
  1737. unsigned i;
  1738. kfree(parser->relocs);
  1739. for (i = 0; i < parser->nchunks; i++) {
  1740. kfree(parser->chunks[i].kdata);
  1741. kfree(parser->chunks[i].kpage[0]);
  1742. kfree(parser->chunks[i].kpage[1]);
  1743. }
  1744. kfree(parser->chunks);
  1745. kfree(parser->chunks_array);
  1746. }
  1747. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1748. unsigned family, u32 *ib, int *l)
  1749. {
  1750. struct radeon_cs_parser parser;
  1751. struct radeon_cs_chunk *ib_chunk;
  1752. struct radeon_ib fake_ib;
  1753. struct r600_cs_track *track;
  1754. int r;
  1755. /* initialize tracker */
  1756. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1757. if (track == NULL)
  1758. return -ENOMEM;
  1759. r600_cs_track_init(track);
  1760. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1761. /* initialize parser */
  1762. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1763. parser.filp = filp;
  1764. parser.dev = &dev->pdev->dev;
  1765. parser.rdev = NULL;
  1766. parser.family = family;
  1767. parser.ib = &fake_ib;
  1768. parser.track = track;
  1769. fake_ib.ptr = ib;
  1770. r = radeon_cs_parser_init(&parser, data);
  1771. if (r) {
  1772. DRM_ERROR("Failed to initialize parser !\n");
  1773. r600_cs_parser_fini(&parser, r);
  1774. return r;
  1775. }
  1776. r = r600_cs_parser_relocs_legacy(&parser);
  1777. if (r) {
  1778. DRM_ERROR("Failed to parse relocation !\n");
  1779. r600_cs_parser_fini(&parser, r);
  1780. return r;
  1781. }
  1782. /* Copy the packet into the IB, the parser will read from the
  1783. * input memory (cached) and write to the IB (which can be
  1784. * uncached). */
  1785. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1786. parser.ib->length_dw = ib_chunk->length_dw;
  1787. *l = parser.ib->length_dw;
  1788. r = r600_cs_parse(&parser);
  1789. if (r) {
  1790. DRM_ERROR("Invalid command stream !\n");
  1791. r600_cs_parser_fini(&parser, r);
  1792. return r;
  1793. }
  1794. r = radeon_cs_finish_pages(&parser);
  1795. if (r) {
  1796. DRM_ERROR("Invalid command stream !\n");
  1797. r600_cs_parser_fini(&parser, r);
  1798. return r;
  1799. }
  1800. r600_cs_parser_fini(&parser, r);
  1801. return r;
  1802. }
  1803. void r600_cs_legacy_init(void)
  1804. {
  1805. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1806. }