r600_blit_shaders.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. /*
  29. * R6xx+ cards need to use the 3D engine to blit data which requires
  30. * quite a bit of hw state setup. Rather than pull the whole 3D driver
  31. * (which normally generates the 3D state) into the DRM, we opt to use
  32. * statically generated state tables. The regsiter state and shaders
  33. * were hand generated to support blitting functionality. See the 3D
  34. * driver or documentation for descriptions of the registers and
  35. * shader instructions.
  36. */
  37. const u32 r6xx_default_state[] =
  38. {
  39. 0xc0002400, /* START_3D_CMDBUF */
  40. 0x00000000,
  41. 0xc0012800, /* CONTEXT_CONTROL */
  42. 0x80000000,
  43. 0x80000000,
  44. 0xc0016800,
  45. 0x00000010,
  46. 0x00008000, /* WAIT_UNTIL */
  47. 0xc0016800,
  48. 0x00000542,
  49. 0x07000003, /* TA_CNTL_AUX */
  50. 0xc0016800,
  51. 0x000005c5,
  52. 0x00000000, /* VC_ENHANCE */
  53. 0xc0016800,
  54. 0x00000363,
  55. 0x00000000, /* SQ_DYN_GPR_CNTL_PS_FLUSH_REQ */
  56. 0xc0016800,
  57. 0x0000060c,
  58. 0x82000000, /* DB_DEBUG */
  59. 0xc0016800,
  60. 0x0000060e,
  61. 0x01020204, /* DB_WATERMARKS */
  62. 0xc0026f00,
  63. 0x00000000,
  64. 0x00000000, /* SQ_VTX_BASE_VTX_LOC */
  65. 0x00000000, /* SQ_VTX_START_INST_LOC */
  66. 0xc0096900,
  67. 0x0000022a,
  68. 0x00000000, /* SQ_ESGS_RING_ITEMSIZE */
  69. 0x00000000,
  70. 0x00000000,
  71. 0x00000000,
  72. 0x00000000,
  73. 0x00000000,
  74. 0x00000000,
  75. 0x00000000,
  76. 0x00000000,
  77. 0xc0016900,
  78. 0x00000004,
  79. 0x00000000, /* DB_DEPTH_INFO */
  80. 0xc0026900,
  81. 0x0000000a,
  82. 0x00000000, /* DB_STENCIL_CLEAR */
  83. 0x00000000, /* DB_DEPTH_CLEAR */
  84. 0xc0016900,
  85. 0x00000200,
  86. 0x00000000, /* DB_DEPTH_CONTROL */
  87. 0xc0026900,
  88. 0x00000343,
  89. 0x00000060, /* DB_RENDER_CONTROL */
  90. 0x00000040, /* DB_RENDER_OVERRIDE */
  91. 0xc0016900,
  92. 0x00000351,
  93. 0x0000aa00, /* DB_ALPHA_TO_MASK */
  94. 0xc00f6900,
  95. 0x00000100,
  96. 0x00000800, /* VGT_MAX_VTX_INDX */
  97. 0x00000000, /* VGT_MIN_VTX_INDX */
  98. 0x00000000, /* VGT_INDX_OFFSET */
  99. 0x00000000, /* VGT_MULTI_PRIM_IB_RESET_INDX */
  100. 0x00000000, /* SX_ALPHA_TEST_CONTROL */
  101. 0x00000000, /* CB_BLEND_RED */
  102. 0x00000000,
  103. 0x00000000,
  104. 0x00000000,
  105. 0x00000000, /* CB_FOG_RED */
  106. 0x00000000,
  107. 0x00000000,
  108. 0x00000000, /* DB_STENCILREFMASK */
  109. 0x00000000, /* DB_STENCILREFMASK_BF */
  110. 0x00000000, /* SX_ALPHA_REF */
  111. 0xc0046900,
  112. 0x0000030c,
  113. 0x01000000, /* CB_CLRCMP_CNTL */
  114. 0x00000000,
  115. 0x00000000,
  116. 0x00000000,
  117. 0xc0046900,
  118. 0x00000048,
  119. 0x3f800000, /* CB_CLEAR_RED */
  120. 0x00000000,
  121. 0x3f800000,
  122. 0x3f800000,
  123. 0xc0016900,
  124. 0x00000080,
  125. 0x00000000, /* PA_SC_WINDOW_OFFSET */
  126. 0xc00a6900,
  127. 0x00000083,
  128. 0x0000ffff, /* PA_SC_CLIP_RECT_RULE */
  129. 0x00000000, /* PA_SC_CLIPRECT_0_TL */
  130. 0x20002000,
  131. 0x00000000,
  132. 0x20002000,
  133. 0x00000000,
  134. 0x20002000,
  135. 0x00000000,
  136. 0x20002000,
  137. 0x00000000, /* PA_SC_EDGERULE */
  138. 0xc0406900,
  139. 0x00000094,
  140. 0x80000000, /* PA_SC_VPORT_SCISSOR_0_TL */
  141. 0x20002000, /* PA_SC_VPORT_SCISSOR_0_BR */
  142. 0x80000000, /* PA_SC_VPORT_SCISSOR_1_TL */
  143. 0x20002000,
  144. 0x80000000,
  145. 0x20002000,
  146. 0x80000000,
  147. 0x20002000,
  148. 0x80000000,
  149. 0x20002000,
  150. 0x80000000,
  151. 0x20002000,
  152. 0x80000000,
  153. 0x20002000,
  154. 0x80000000,
  155. 0x20002000,
  156. 0x80000000,
  157. 0x20002000,
  158. 0x80000000,
  159. 0x20002000,
  160. 0x80000000,
  161. 0x20002000,
  162. 0x80000000,
  163. 0x20002000,
  164. 0x80000000,
  165. 0x20002000,
  166. 0x80000000,
  167. 0x20002000,
  168. 0x80000000,
  169. 0x20002000,
  170. 0x80000000,
  171. 0x20002000,
  172. 0x00000000, /* PA_SC_VPORT_ZMIN_0 */
  173. 0x3f800000,
  174. 0x00000000,
  175. 0x3f800000,
  176. 0x00000000,
  177. 0x3f800000,
  178. 0x00000000,
  179. 0x3f800000,
  180. 0x00000000,
  181. 0x3f800000,
  182. 0x00000000,
  183. 0x3f800000,
  184. 0x00000000,
  185. 0x3f800000,
  186. 0x00000000,
  187. 0x3f800000,
  188. 0x00000000,
  189. 0x3f800000,
  190. 0x00000000,
  191. 0x3f800000,
  192. 0x00000000,
  193. 0x3f800000,
  194. 0x00000000,
  195. 0x3f800000,
  196. 0x00000000,
  197. 0x3f800000,
  198. 0x00000000,
  199. 0x3f800000,
  200. 0x00000000,
  201. 0x3f800000,
  202. 0x00000000,
  203. 0x3f800000,
  204. 0xc0026900,
  205. 0x00000292,
  206. 0x00000000, /* PA_SC_MPASS_PS_CNTL */
  207. 0x00004010, /* PA_SC_MODE_CNTL */
  208. 0xc0096900,
  209. 0x00000300,
  210. 0x00000000, /* PA_SC_LINE_CNTL */
  211. 0x00000000, /* PA_SC_AA_CONFIG */
  212. 0x0000002d, /* PA_SU_VTX_CNTL */
  213. 0x3f800000, /* PA_CL_GB_VERT_CLIP_ADJ */
  214. 0x3f800000,
  215. 0x3f800000,
  216. 0x3f800000,
  217. 0x00000000, /* PA_SC_SAMPLE_LOCS_MCTX */
  218. 0x00000000,
  219. 0xc0016900,
  220. 0x00000312,
  221. 0xffffffff, /* PA_SC_AA_MASK */
  222. 0xc0066900,
  223. 0x0000037e,
  224. 0x00000000, /* PA_SU_POLY_OFFSET_DB_FMT_CNTL */
  225. 0x00000000, /* PA_SU_POLY_OFFSET_CLAMP */
  226. 0x00000000, /* PA_SU_POLY_OFFSET_FRONT_SCALE */
  227. 0x00000000, /* PA_SU_POLY_OFFSET_FRONT_OFFSET */
  228. 0x00000000, /* PA_SU_POLY_OFFSET_BACK_SCALE */
  229. 0x00000000, /* PA_SU_POLY_OFFSET_BACK_OFFSET */
  230. 0xc0046900,
  231. 0x000001b6,
  232. 0x00000000, /* SPI_INPUT_Z */
  233. 0x00000000, /* SPI_FOG_CNTL */
  234. 0x00000000, /* SPI_FOG_FUNC_SCALE */
  235. 0x00000000, /* SPI_FOG_FUNC_BIAS */
  236. 0xc0016900,
  237. 0x00000225,
  238. 0x00000000, /* SQ_PGM_START_FS */
  239. 0xc0016900,
  240. 0x00000229,
  241. 0x00000000, /* SQ_PGM_RESOURCES_FS */
  242. 0xc0016900,
  243. 0x00000237,
  244. 0x00000000, /* SQ_PGM_CF_OFFSET_FS */
  245. 0xc0026900,
  246. 0x000002a8,
  247. 0x00000000, /* VGT_INSTANCE_STEP_RATE_0 */
  248. 0x00000000, /* VGT_INSTANCE_STEP_RATE_1 */
  249. 0xc0116900,
  250. 0x00000280,
  251. 0x00000000, /* PA_SU_POINT_SIZE */
  252. 0x00000000, /* PA_SU_POINT_MINMAX */
  253. 0x00000008, /* PA_SU_LINE_CNTL */
  254. 0x00000000, /* PA_SC_LINE_STIPPLE */
  255. 0x00000000, /* VGT_OUTPUT_PATH_CNTL */
  256. 0x00000000, /* VGT_HOS_CNTL */
  257. 0x00000000, /* VGT_HOS_MAX_TESS_LEVEL */
  258. 0x00000000, /* VGT_HOS_MIN_TESS_LEVEL */
  259. 0x00000000, /* VGT_HOS_REUSE_DEPTH */
  260. 0x00000000, /* VGT_GROUP_PRIM_TYPE */
  261. 0x00000000, /* VGT_GROUP_FIRST_DECR */
  262. 0x00000000, /* VGT_GROUP_DECR */
  263. 0x00000000, /* VGT_GROUP_VECT_0_CNTL */
  264. 0x00000000, /* VGT_GROUP_VECT_1_CNTL */
  265. 0x00000000, /* VGT_GROUP_VECT_0_FMT_CNTL */
  266. 0x00000000, /* VGT_GROUP_VECT_1_FMT_CNTL */
  267. 0x00000000, /* VGT_GS_MODE */
  268. 0xc0016900,
  269. 0x000002a1,
  270. 0x00000000, /* VGT_PRIMITIVEID_EN */
  271. 0xc0016900,
  272. 0x000002a5,
  273. 0x00000000, /* VGT_MULTI_PRIM_ID_RESET_EN */
  274. 0xc0036900,
  275. 0x000002ac,
  276. 0x00000000, /* VGT_STRMOUT_EN */
  277. 0x00000000, /* VGT_REUSE_OFF */
  278. 0x00000000, /* VGT_VTX_CNT_EN */
  279. 0xc0016900,
  280. 0x000002c8,
  281. 0x00000000, /* VGT_STRMOUT_BUFFER_EN */
  282. 0xc0076900,
  283. 0x00000202,
  284. 0x00cc0000, /* CB_COLOR_CONTROL */
  285. 0x00000210, /* DB_SHADER_CNTL */
  286. 0x00010000, /* PA_CL_CLIP_CNTL */
  287. 0x00000244, /* PA_SU_SC_MODE_CNTL */
  288. 0x00000100, /* PA_CL_VTE_CNTL */
  289. 0x00000000, /* PA_CL_VS_OUT_CNTL */
  290. 0x00000000, /* PA_CL_NANINF_CNTL */
  291. 0xc0026900,
  292. 0x0000008e,
  293. 0x0000000f, /* CB_TARGET_MASK */
  294. 0x0000000f, /* CB_SHADER_MASK */
  295. 0xc0016900,
  296. 0x000001e8,
  297. 0x00000001, /* CB_SHADER_CONTROL */
  298. 0xc0016900,
  299. 0x00000185,
  300. 0x00000000, /* SPI_VS_OUT_ID_0 */
  301. 0xc0016900,
  302. 0x00000191,
  303. 0x00000b00, /* SPI_PS_INPUT_CNTL_0 */
  304. 0xc0056900,
  305. 0x000001b1,
  306. 0x00000000, /* SPI_VS_OUT_CONFIG */
  307. 0x00000000, /* SPI_THREAD_GROUPING */
  308. 0x00000001, /* SPI_PS_IN_CONTROL_0 */
  309. 0x00000000, /* SPI_PS_IN_CONTROL_1 */
  310. 0x00000000, /* SPI_INTERP_CONTROL_0 */
  311. 0xc0036e00, /* SET_SAMPLER */
  312. 0x00000000,
  313. 0x00000012,
  314. 0x00000000,
  315. 0x00000000,
  316. };
  317. const u32 r7xx_default_state[] =
  318. {
  319. 0xc0012800, /* CONTEXT_CONTROL */
  320. 0x80000000,
  321. 0x80000000,
  322. 0xc0016800,
  323. 0x00000010,
  324. 0x00008000, /* WAIT_UNTIL */
  325. 0xc0016800,
  326. 0x00000542,
  327. 0x07000002, /* TA_CNTL_AUX */
  328. 0xc0016800,
  329. 0x000005c5,
  330. 0x00000000, /* VC_ENHANCE */
  331. 0xc0016800,
  332. 0x00000363,
  333. 0x00004000, /* SQ_DYN_GPR_CNTL_PS_FLUSH_REQ */
  334. 0xc0016800,
  335. 0x0000060c,
  336. 0x00000000, /* DB_DEBUG */
  337. 0xc0016800,
  338. 0x0000060e,
  339. 0x00420204, /* DB_WATERMARKS */
  340. 0xc0026f00,
  341. 0x00000000,
  342. 0x00000000, /* SQ_VTX_BASE_VTX_LOC */
  343. 0x00000000, /* SQ_VTX_START_INST_LOC */
  344. 0xc0096900,
  345. 0x0000022a,
  346. 0x00000000, /* SQ_ESGS_RING_ITEMSIZE */
  347. 0x00000000,
  348. 0x00000000,
  349. 0x00000000,
  350. 0x00000000,
  351. 0x00000000,
  352. 0x00000000,
  353. 0x00000000,
  354. 0x00000000,
  355. 0xc0016900,
  356. 0x00000004,
  357. 0x00000000, /* DB_DEPTH_INFO */
  358. 0xc0026900,
  359. 0x0000000a,
  360. 0x00000000, /* DB_STENCIL_CLEAR */
  361. 0x00000000, /* DB_DEPTH_CLEAR */
  362. 0xc0016900,
  363. 0x00000200,
  364. 0x00000000, /* DB_DEPTH_CONTROL */
  365. 0xc0026900,
  366. 0x00000343,
  367. 0x00000060, /* DB_RENDER_CONTROL */
  368. 0x00000000, /* DB_RENDER_OVERRIDE */
  369. 0xc0016900,
  370. 0x00000351,
  371. 0x0000aa00, /* DB_ALPHA_TO_MASK */
  372. 0xc0096900,
  373. 0x00000100,
  374. 0x00000800, /* VGT_MAX_VTX_INDX */
  375. 0x00000000, /* VGT_MIN_VTX_INDX */
  376. 0x00000000, /* VGT_INDX_OFFSET */
  377. 0x00000000, /* VGT_MULTI_PRIM_IB_RESET_INDX */
  378. 0x00000000, /* SX_ALPHA_TEST_CONTROL */
  379. 0x00000000, /* CB_BLEND_RED */
  380. 0x00000000,
  381. 0x00000000,
  382. 0x00000000,
  383. 0xc0036900,
  384. 0x0000010c,
  385. 0x00000000, /* DB_STENCILREFMASK */
  386. 0x00000000, /* DB_STENCILREFMASK_BF */
  387. 0x00000000, /* SX_ALPHA_REF */
  388. 0xc0046900,
  389. 0x0000030c, /* CB_CLRCMP_CNTL */
  390. 0x01000000,
  391. 0x00000000,
  392. 0x00000000,
  393. 0x00000000,
  394. 0xc0016900,
  395. 0x00000080,
  396. 0x00000000, /* PA_SC_WINDOW_OFFSET */
  397. 0xc00a6900,
  398. 0x00000083,
  399. 0x0000ffff, /* PA_SC_CLIP_RECT_RULE */
  400. 0x00000000, /* PA_SC_CLIPRECT_0_TL */
  401. 0x20002000,
  402. 0x00000000,
  403. 0x20002000,
  404. 0x00000000,
  405. 0x20002000,
  406. 0x00000000,
  407. 0x20002000,
  408. 0xaaaaaaaa, /* PA_SC_EDGERULE */
  409. 0xc0406900,
  410. 0x00000094,
  411. 0x80000000, /* PA_SC_VPORT_SCISSOR_0_TL */
  412. 0x20002000, /* PA_SC_VPORT_SCISSOR_0_BR */
  413. 0x80000000, /* PA_SC_VPORT_SCISSOR_1_TL */
  414. 0x20002000,
  415. 0x80000000,
  416. 0x20002000,
  417. 0x80000000,
  418. 0x20002000,
  419. 0x80000000,
  420. 0x20002000,
  421. 0x80000000,
  422. 0x20002000,
  423. 0x80000000,
  424. 0x20002000,
  425. 0x80000000,
  426. 0x20002000,
  427. 0x80000000,
  428. 0x20002000,
  429. 0x80000000,
  430. 0x20002000,
  431. 0x80000000,
  432. 0x20002000,
  433. 0x80000000,
  434. 0x20002000,
  435. 0x80000000,
  436. 0x20002000,
  437. 0x80000000,
  438. 0x20002000,
  439. 0x80000000,
  440. 0x20002000,
  441. 0x80000000,
  442. 0x20002000,
  443. 0x00000000, /* PA_SC_VPORT_ZMIN_0 */
  444. 0x3f800000,
  445. 0x00000000,
  446. 0x3f800000,
  447. 0x00000000,
  448. 0x3f800000,
  449. 0x00000000,
  450. 0x3f800000,
  451. 0x00000000,
  452. 0x3f800000,
  453. 0x00000000,
  454. 0x3f800000,
  455. 0x00000000,
  456. 0x3f800000,
  457. 0x00000000,
  458. 0x3f800000,
  459. 0x00000000,
  460. 0x3f800000,
  461. 0x00000000,
  462. 0x3f800000,
  463. 0x00000000,
  464. 0x3f800000,
  465. 0x00000000,
  466. 0x3f800000,
  467. 0x00000000,
  468. 0x3f800000,
  469. 0x00000000,
  470. 0x3f800000,
  471. 0x00000000,
  472. 0x3f800000,
  473. 0x00000000,
  474. 0x3f800000,
  475. 0xc0026900,
  476. 0x00000292,
  477. 0x00000000, /* PA_SC_MPASS_PS_CNTL */
  478. 0x00514000, /* PA_SC_MODE_CNTL */
  479. 0xc0096900,
  480. 0x00000300,
  481. 0x00000000, /* PA_SC_LINE_CNTL */
  482. 0x00000000, /* PA_SC_AA_CONFIG */
  483. 0x0000002d, /* PA_SU_VTX_CNTL */
  484. 0x3f800000, /* PA_CL_GB_VERT_CLIP_ADJ */
  485. 0x3f800000,
  486. 0x3f800000,
  487. 0x3f800000,
  488. 0x00000000, /* PA_SC_SAMPLE_LOCS_MCTX */
  489. 0x00000000,
  490. 0xc0016900,
  491. 0x00000312,
  492. 0xffffffff, /* PA_SC_AA_MASK */
  493. 0xc0066900,
  494. 0x0000037e,
  495. 0x00000000, /* PA_SU_POLY_OFFSET_DB_FMT_CNTL */
  496. 0x00000000, /* PA_SU_POLY_OFFSET_CLAMP */
  497. 0x00000000, /* PA_SU_POLY_OFFSET_FRONT_SCALE */
  498. 0x00000000, /* PA_SU_POLY_OFFSET_FRONT_OFFSET */
  499. 0x00000000, /* PA_SU_POLY_OFFSET_BACK_SCALE */
  500. 0x00000000, /* PA_SU_POLY_OFFSET_BACK_OFFSET */
  501. 0xc0046900,
  502. 0x000001b6,
  503. 0x00000000, /* SPI_INPUT_Z */
  504. 0x00000000, /* SPI_FOG_CNTL */
  505. 0x00000000, /* SPI_FOG_FUNC_SCALE */
  506. 0x00000000, /* SPI_FOG_FUNC_BIAS */
  507. 0xc0016900,
  508. 0x00000225,
  509. 0x00000000, /* SQ_PGM_START_FS */
  510. 0xc0016900,
  511. 0x00000229,
  512. 0x00000000, /* SQ_PGM_RESOURCES_FS */
  513. 0xc0016900,
  514. 0x00000237,
  515. 0x00000000, /* SQ_PGM_CF_OFFSET_FS */
  516. 0xc0026900,
  517. 0x000002a8,
  518. 0x00000000, /* VGT_INSTANCE_STEP_RATE_0 */
  519. 0x00000000, /* VGT_INSTANCE_STEP_RATE_1 */
  520. 0xc0116900,
  521. 0x00000280,
  522. 0x00000000, /* PA_SU_POINT_SIZE */
  523. 0x00000000, /* PA_SU_POINT_MINMAX */
  524. 0x00000008, /* PA_SU_LINE_CNTL */
  525. 0x00000000, /* PA_SC_LINE_STIPPLE */
  526. 0x00000000, /* VGT_OUTPUT_PATH_CNTL */
  527. 0x00000000, /* VGT_HOS_CNTL */
  528. 0x00000000, /* VGT_HOS_MAX_TESS_LEVEL */
  529. 0x00000000, /* VGT_HOS_MIN_TESS_LEVEL */
  530. 0x00000000, /* VGT_HOS_REUSE_DEPTH */
  531. 0x00000000, /* VGT_GROUP_PRIM_TYPE */
  532. 0x00000000, /* VGT_GROUP_FIRST_DECR */
  533. 0x00000000, /* VGT_GROUP_DECR */
  534. 0x00000000, /* VGT_GROUP_VECT_0_CNTL */
  535. 0x00000000, /* VGT_GROUP_VECT_1_CNTL */
  536. 0x00000000, /* VGT_GROUP_VECT_0_FMT_CNTL */
  537. 0x00000000, /* VGT_GROUP_VECT_1_FMT_CNTL */
  538. 0x00000000, /* VGT_GS_MODE */
  539. 0xc0016900,
  540. 0x000002a1,
  541. 0x00000000, /* VGT_PRIMITIVEID_EN */
  542. 0xc0016900,
  543. 0x000002a5,
  544. 0x00000000, /* VGT_MULTI_PRIM_ID_RESET_EN */
  545. 0xc0036900,
  546. 0x000002ac,
  547. 0x00000000, /* VGT_STRMOUT_EN */
  548. 0x00000000, /* VGT_REUSE_OFF */
  549. 0x00000000, /* VGT_VTX_CNT_EN */
  550. 0xc0016900,
  551. 0x000002c8,
  552. 0x00000000, /* VGT_STRMOUT_BUFFER_EN */
  553. 0xc0076900,
  554. 0x00000202,
  555. 0x00cc0000, /* CB_COLOR_CONTROL */
  556. 0x00000210, /* DB_SHADER_CNTL */
  557. 0x00010000, /* PA_CL_CLIP_CNTL */
  558. 0x00000244, /* PA_SU_SC_MODE_CNTL */
  559. 0x00000100, /* PA_CL_VTE_CNTL */
  560. 0x00000000, /* PA_CL_VS_OUT_CNTL */
  561. 0x00000000, /* PA_CL_NANINF_CNTL */
  562. 0xc0026900,
  563. 0x0000008e,
  564. 0x0000000f, /* CB_TARGET_MASK */
  565. 0x0000000f, /* CB_SHADER_MASK */
  566. 0xc0016900,
  567. 0x000001e8,
  568. 0x00000001, /* CB_SHADER_CONTROL */
  569. 0xc0016900,
  570. 0x00000185,
  571. 0x00000000, /* SPI_VS_OUT_ID_0 */
  572. 0xc0016900,
  573. 0x00000191,
  574. 0x00000b00, /* SPI_PS_INPUT_CNTL_0 */
  575. 0xc0056900,
  576. 0x000001b1,
  577. 0x00000000, /* SPI_VS_OUT_CONFIG */
  578. 0x00000001, /* SPI_THREAD_GROUPING */
  579. 0x00000001, /* SPI_PS_IN_CONTROL_0 */
  580. 0x00000000, /* SPI_PS_IN_CONTROL_1 */
  581. 0x00000000, /* SPI_INTERP_CONTROL_0 */
  582. 0xc0036e00, /* SET_SAMPLER */
  583. 0x00000000,
  584. 0x00000012,
  585. 0x00000000,
  586. 0x00000000,
  587. };
  588. /* same for r6xx/r7xx */
  589. const u32 r6xx_vs[] =
  590. {
  591. 0x00000004,
  592. 0x81000000,
  593. 0x0000203c,
  594. 0x94000b08,
  595. 0x00004000,
  596. 0x14200b1a,
  597. 0x00000000,
  598. 0x00000000,
  599. 0x3c000000,
  600. 0x68cd1000,
  601. #ifdef __BIG_ENDIAN
  602. 0x000a0000,
  603. #else
  604. 0x00080000,
  605. #endif
  606. 0x00000000,
  607. };
  608. const u32 r6xx_ps[] =
  609. {
  610. 0x00000002,
  611. 0x80800000,
  612. 0x00000000,
  613. 0x94200688,
  614. 0x00000010,
  615. 0x000d1000,
  616. 0xb0800000,
  617. 0x00000000,
  618. };
  619. const u32 r6xx_ps_size = ARRAY_SIZE(r6xx_ps);
  620. const u32 r6xx_vs_size = ARRAY_SIZE(r6xx_vs);
  621. const u32 r6xx_default_size = ARRAY_SIZE(r6xx_default_state);
  622. const u32 r7xx_default_size = ARRAY_SIZE(r7xx_default_state);