atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. #include "drm_dp_helper.h"
  32. /* move these to drm_dp_helper.c/h */
  33. #define DP_LINK_CONFIGURATION_SIZE 9
  34. #define DP_LINK_STATUS_SIZE 6
  35. #define DP_DPCD_SIZE 8
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)rdev->mode_info.atom_context->scratch;
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0;
  62. args.v1.lpDataOut = 16;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. if (send_bytes > 16)
  101. return -1;
  102. msg[0] = address;
  103. msg[1] = address >> 8;
  104. msg[2] = AUX_NATIVE_WRITE << 4;
  105. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  106. memcpy(&msg[4], send, send_bytes);
  107. while (1) {
  108. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  109. msg, msg_bytes, NULL, 0, delay, &ack);
  110. if (ret < 0)
  111. return ret;
  112. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  113. break;
  114. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  115. udelay(400);
  116. else
  117. return -EIO;
  118. }
  119. return send_bytes;
  120. }
  121. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  122. u16 address, u8 *recv, int recv_bytes, u8 delay)
  123. {
  124. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  125. u8 msg[4];
  126. int msg_bytes = 4;
  127. u8 ack;
  128. int ret;
  129. msg[0] = address;
  130. msg[1] = address >> 8;
  131. msg[2] = AUX_NATIVE_READ << 4;
  132. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  133. while (1) {
  134. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  135. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  136. if (ret == 0)
  137. return -EPROTO;
  138. if (ret < 0)
  139. return ret;
  140. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  141. return ret;
  142. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  143. udelay(400);
  144. else
  145. return -EIO;
  146. }
  147. }
  148. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  149. u16 reg, u8 val)
  150. {
  151. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  152. }
  153. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  154. u16 reg)
  155. {
  156. u8 val = 0;
  157. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  158. return val;
  159. }
  160. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  161. u8 write_byte, u8 *read_byte)
  162. {
  163. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  164. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  165. u16 address = algo_data->address;
  166. u8 msg[5];
  167. u8 reply[2];
  168. unsigned retry;
  169. int msg_bytes;
  170. int reply_bytes = 1;
  171. int ret;
  172. u8 ack;
  173. /* Set up the command byte */
  174. if (mode & MODE_I2C_READ)
  175. msg[2] = AUX_I2C_READ << 4;
  176. else
  177. msg[2] = AUX_I2C_WRITE << 4;
  178. if (!(mode & MODE_I2C_STOP))
  179. msg[2] |= AUX_I2C_MOT << 4;
  180. msg[0] = address;
  181. msg[1] = address >> 8;
  182. switch (mode) {
  183. case MODE_I2C_WRITE:
  184. msg_bytes = 5;
  185. msg[3] = msg_bytes << 4;
  186. msg[4] = write_byte;
  187. break;
  188. case MODE_I2C_READ:
  189. msg_bytes = 4;
  190. msg[3] = msg_bytes << 4;
  191. break;
  192. default:
  193. msg_bytes = 4;
  194. msg[3] = 3 << 4;
  195. break;
  196. }
  197. for (retry = 0; retry < 4; retry++) {
  198. ret = radeon_process_aux_ch(auxch,
  199. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  200. if (ret < 0) {
  201. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  202. return ret;
  203. }
  204. switch (ack & AUX_NATIVE_REPLY_MASK) {
  205. case AUX_NATIVE_REPLY_ACK:
  206. /* I2C-over-AUX Reply field is only valid
  207. * when paired with AUX ACK.
  208. */
  209. break;
  210. case AUX_NATIVE_REPLY_NACK:
  211. DRM_DEBUG_KMS("aux_ch native nack\n");
  212. return -EREMOTEIO;
  213. case AUX_NATIVE_REPLY_DEFER:
  214. DRM_DEBUG_KMS("aux_ch native defer\n");
  215. udelay(400);
  216. continue;
  217. default:
  218. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  219. return -EREMOTEIO;
  220. }
  221. switch (ack & AUX_I2C_REPLY_MASK) {
  222. case AUX_I2C_REPLY_ACK:
  223. if (mode == MODE_I2C_READ)
  224. *read_byte = reply[0];
  225. return ret;
  226. case AUX_I2C_REPLY_NACK:
  227. DRM_DEBUG_KMS("aux_i2c nack\n");
  228. return -EREMOTEIO;
  229. case AUX_I2C_REPLY_DEFER:
  230. DRM_DEBUG_KMS("aux_i2c defer\n");
  231. udelay(400);
  232. break;
  233. default:
  234. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  235. return -EREMOTEIO;
  236. }
  237. }
  238. DRM_ERROR("aux i2c too many retries, giving up\n");
  239. return -EREMOTEIO;
  240. }
  241. /***** general DP utility functions *****/
  242. static u8 dp_link_status(u8 link_status[DP_LINK_STATUS_SIZE], int r)
  243. {
  244. return link_status[r - DP_LANE0_1_STATUS];
  245. }
  246. static u8 dp_get_lane_status(u8 link_status[DP_LINK_STATUS_SIZE],
  247. int lane)
  248. {
  249. int i = DP_LANE0_1_STATUS + (lane >> 1);
  250. int s = (lane & 1) * 4;
  251. u8 l = dp_link_status(link_status, i);
  252. return (l >> s) & 0xf;
  253. }
  254. static bool dp_clock_recovery_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  255. int lane_count)
  256. {
  257. int lane;
  258. u8 lane_status;
  259. for (lane = 0; lane < lane_count; lane++) {
  260. lane_status = dp_get_lane_status(link_status, lane);
  261. if ((lane_status & DP_LANE_CR_DONE) == 0)
  262. return false;
  263. }
  264. return true;
  265. }
  266. static bool dp_channel_eq_ok(u8 link_status[DP_LINK_STATUS_SIZE],
  267. int lane_count)
  268. {
  269. u8 lane_align;
  270. u8 lane_status;
  271. int lane;
  272. lane_align = dp_link_status(link_status,
  273. DP_LANE_ALIGN_STATUS_UPDATED);
  274. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  275. return false;
  276. for (lane = 0; lane < lane_count; lane++) {
  277. lane_status = dp_get_lane_status(link_status, lane);
  278. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  279. return false;
  280. }
  281. return true;
  282. }
  283. static u8 dp_get_adjust_request_voltage(u8 link_status[DP_LINK_STATUS_SIZE],
  284. int lane)
  285. {
  286. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  287. int s = ((lane & 1) ?
  288. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  289. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  290. u8 l = dp_link_status(link_status, i);
  291. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  292. }
  293. static u8 dp_get_adjust_request_pre_emphasis(u8 link_status[DP_LINK_STATUS_SIZE],
  294. int lane)
  295. {
  296. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  297. int s = ((lane & 1) ?
  298. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  299. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  300. u8 l = dp_link_status(link_status, i);
  301. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  302. }
  303. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  304. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  305. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  306. int lane_count,
  307. u8 train_set[4])
  308. {
  309. u8 v = 0;
  310. u8 p = 0;
  311. int lane;
  312. for (lane = 0; lane < lane_count; lane++) {
  313. u8 this_v = dp_get_adjust_request_voltage(link_status, lane);
  314. u8 this_p = dp_get_adjust_request_pre_emphasis(link_status, lane);
  315. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  316. lane,
  317. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  318. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  319. if (this_v > v)
  320. v = this_v;
  321. if (this_p > p)
  322. p = this_p;
  323. }
  324. if (v >= DP_VOLTAGE_MAX)
  325. v |= DP_TRAIN_MAX_SWING_REACHED;
  326. if (p >= DP_PRE_EMPHASIS_MAX)
  327. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  328. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  329. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  330. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  331. for (lane = 0; lane < 4; lane++)
  332. train_set[lane] = v | p;
  333. }
  334. /* convert bits per color to bits per pixel */
  335. /* get bpc from the EDID */
  336. static int convert_bpc_to_bpp(int bpc)
  337. {
  338. if (bpc == 0)
  339. return 24;
  340. else
  341. return bpc * 3;
  342. }
  343. /* get the max pix clock supported by the link rate and lane num */
  344. static int dp_get_max_dp_pix_clock(int link_rate,
  345. int lane_num,
  346. int bpp)
  347. {
  348. return (link_rate * lane_num * 8) / bpp;
  349. }
  350. static int dp_get_max_link_rate(u8 dpcd[DP_DPCD_SIZE])
  351. {
  352. switch (dpcd[DP_MAX_LINK_RATE]) {
  353. case DP_LINK_BW_1_62:
  354. default:
  355. return 162000;
  356. case DP_LINK_BW_2_7:
  357. return 270000;
  358. case DP_LINK_BW_5_4:
  359. return 540000;
  360. }
  361. }
  362. static u8 dp_get_max_lane_number(u8 dpcd[DP_DPCD_SIZE])
  363. {
  364. return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
  365. }
  366. static u8 dp_get_dp_link_rate_coded(int link_rate)
  367. {
  368. switch (link_rate) {
  369. case 162000:
  370. default:
  371. return DP_LINK_BW_1_62;
  372. case 270000:
  373. return DP_LINK_BW_2_7;
  374. case 540000:
  375. return DP_LINK_BW_5_4;
  376. }
  377. }
  378. /***** radeon specific DP functions *****/
  379. /* First get the min lane# when low rate is used according to pixel clock
  380. * (prefer low rate), second check max lane# supported by DP panel,
  381. * if the max lane# < low rate lane# then use max lane# instead.
  382. */
  383. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  384. u8 dpcd[DP_DPCD_SIZE],
  385. int pix_clock)
  386. {
  387. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  388. int max_link_rate = dp_get_max_link_rate(dpcd);
  389. int max_lane_num = dp_get_max_lane_number(dpcd);
  390. int lane_num;
  391. int max_dp_pix_clock;
  392. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  393. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  394. if (pix_clock <= max_dp_pix_clock)
  395. break;
  396. }
  397. return lane_num;
  398. }
  399. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  400. u8 dpcd[DP_DPCD_SIZE],
  401. int pix_clock)
  402. {
  403. int bpp = convert_bpc_to_bpp(connector->display_info.bpc);
  404. int lane_num, max_pix_clock;
  405. if (radeon_connector_encoder_is_dp_bridge(connector))
  406. return 270000;
  407. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  408. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  409. if (pix_clock <= max_pix_clock)
  410. return 162000;
  411. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  412. if (pix_clock <= max_pix_clock)
  413. return 270000;
  414. if (radeon_connector_is_dp12_capable(connector)) {
  415. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  416. if (pix_clock <= max_pix_clock)
  417. return 540000;
  418. }
  419. return dp_get_max_link_rate(dpcd);
  420. }
  421. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  422. int action, int dp_clock,
  423. u8 ucconfig, u8 lane_num)
  424. {
  425. DP_ENCODER_SERVICE_PARAMETERS args;
  426. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  427. memset(&args, 0, sizeof(args));
  428. args.ucLinkClock = dp_clock / 10;
  429. args.ucConfig = ucconfig;
  430. args.ucAction = action;
  431. args.ucLaneNum = lane_num;
  432. args.ucStatus = 0;
  433. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  434. return args.ucStatus;
  435. }
  436. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  437. {
  438. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  439. struct drm_device *dev = radeon_connector->base.dev;
  440. struct radeon_device *rdev = dev->dev_private;
  441. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  442. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  443. }
  444. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  445. {
  446. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  447. u8 msg[25];
  448. int ret, i;
  449. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg, 8, 0);
  450. if (ret > 0) {
  451. memcpy(dig_connector->dpcd, msg, 8);
  452. DRM_DEBUG_KMS("DPCD: ");
  453. for (i = 0; i < 8; i++)
  454. DRM_DEBUG_KMS("%02x ", msg[i]);
  455. DRM_DEBUG_KMS("\n");
  456. return true;
  457. }
  458. dig_connector->dpcd[0] = 0;
  459. return false;
  460. }
  461. static void radeon_dp_set_panel_mode(struct drm_encoder *encoder,
  462. struct drm_connector *connector)
  463. {
  464. struct drm_device *dev = encoder->dev;
  465. struct radeon_device *rdev = dev->dev_private;
  466. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  467. if (!ASIC_IS_DCE4(rdev))
  468. return;
  469. if (radeon_connector_encoder_is_dp_bridge(connector))
  470. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  471. atombios_dig_encoder_setup(encoder,
  472. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  473. panel_mode);
  474. }
  475. void radeon_dp_set_link_config(struct drm_connector *connector,
  476. struct drm_display_mode *mode)
  477. {
  478. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  479. struct radeon_connector_atom_dig *dig_connector;
  480. if (!radeon_connector->con_priv)
  481. return;
  482. dig_connector = radeon_connector->con_priv;
  483. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  484. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  485. dig_connector->dp_clock =
  486. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  487. dig_connector->dp_lane_count =
  488. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  489. }
  490. }
  491. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  492. struct drm_display_mode *mode)
  493. {
  494. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  495. struct radeon_connector_atom_dig *dig_connector;
  496. int dp_clock;
  497. if (!radeon_connector->con_priv)
  498. return MODE_CLOCK_HIGH;
  499. dig_connector = radeon_connector->con_priv;
  500. dp_clock =
  501. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  502. if ((dp_clock == 540000) &&
  503. (!radeon_connector_is_dp12_capable(connector)))
  504. return MODE_CLOCK_HIGH;
  505. return MODE_OK;
  506. }
  507. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  508. u8 link_status[DP_LINK_STATUS_SIZE])
  509. {
  510. int ret;
  511. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  512. link_status, DP_LINK_STATUS_SIZE, 100);
  513. if (ret <= 0) {
  514. DRM_ERROR("displayport link status failed\n");
  515. return false;
  516. }
  517. DRM_DEBUG_KMS("link status %02x %02x %02x %02x %02x %02x\n",
  518. link_status[0], link_status[1], link_status[2],
  519. link_status[3], link_status[4], link_status[5]);
  520. return true;
  521. }
  522. struct radeon_dp_link_train_info {
  523. struct radeon_device *rdev;
  524. struct drm_encoder *encoder;
  525. struct drm_connector *connector;
  526. struct radeon_connector *radeon_connector;
  527. int enc_id;
  528. int dp_clock;
  529. int dp_lane_count;
  530. int rd_interval;
  531. bool tp3_supported;
  532. u8 dpcd[8];
  533. u8 train_set[4];
  534. u8 link_status[DP_LINK_STATUS_SIZE];
  535. u8 tries;
  536. bool use_dpencoder;
  537. };
  538. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  539. {
  540. /* set the initial vs/emph on the source */
  541. atombios_dig_transmitter_setup(dp_info->encoder,
  542. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  543. 0, dp_info->train_set[0]); /* sets all lanes at once */
  544. /* set the vs/emph on the sink */
  545. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  546. dp_info->train_set, dp_info->dp_lane_count, 0);
  547. }
  548. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  549. {
  550. int rtp = 0;
  551. /* set training pattern on the source */
  552. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  553. switch (tp) {
  554. case DP_TRAINING_PATTERN_1:
  555. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  556. break;
  557. case DP_TRAINING_PATTERN_2:
  558. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  559. break;
  560. case DP_TRAINING_PATTERN_3:
  561. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  562. break;
  563. }
  564. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  565. } else {
  566. switch (tp) {
  567. case DP_TRAINING_PATTERN_1:
  568. rtp = 0;
  569. break;
  570. case DP_TRAINING_PATTERN_2:
  571. rtp = 1;
  572. break;
  573. }
  574. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  575. dp_info->dp_clock, dp_info->enc_id, rtp);
  576. }
  577. /* enable training pattern on the sink */
  578. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  579. }
  580. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  581. {
  582. u8 tmp;
  583. /* power up the sink */
  584. if (dp_info->dpcd[0] >= 0x11)
  585. radeon_write_dpcd_reg(dp_info->radeon_connector,
  586. DP_SET_POWER, DP_SET_POWER_D0);
  587. /* possibly enable downspread on the sink */
  588. if (dp_info->dpcd[3] & 0x1)
  589. radeon_write_dpcd_reg(dp_info->radeon_connector,
  590. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  591. else
  592. radeon_write_dpcd_reg(dp_info->radeon_connector,
  593. DP_DOWNSPREAD_CTRL, 0);
  594. radeon_dp_set_panel_mode(dp_info->encoder, dp_info->connector);
  595. /* set the lane count on the sink */
  596. tmp = dp_info->dp_lane_count;
  597. if (dp_info->dpcd[0] >= 0x11)
  598. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  599. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  600. /* set the link rate on the sink */
  601. tmp = dp_get_dp_link_rate_coded(dp_info->dp_clock);
  602. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  603. /* start training on the source */
  604. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  605. atombios_dig_encoder_setup(dp_info->encoder,
  606. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  607. else
  608. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  609. dp_info->dp_clock, dp_info->enc_id, 0);
  610. /* disable the training pattern on the sink */
  611. radeon_write_dpcd_reg(dp_info->radeon_connector,
  612. DP_TRAINING_PATTERN_SET,
  613. DP_TRAINING_PATTERN_DISABLE);
  614. return 0;
  615. }
  616. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  617. {
  618. udelay(400);
  619. /* disable the training pattern on the sink */
  620. radeon_write_dpcd_reg(dp_info->radeon_connector,
  621. DP_TRAINING_PATTERN_SET,
  622. DP_TRAINING_PATTERN_DISABLE);
  623. /* disable the training pattern on the source */
  624. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  625. atombios_dig_encoder_setup(dp_info->encoder,
  626. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  627. else
  628. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  629. dp_info->dp_clock, dp_info->enc_id, 0);
  630. return 0;
  631. }
  632. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  633. {
  634. bool clock_recovery;
  635. u8 voltage;
  636. int i;
  637. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  638. memset(dp_info->train_set, 0, 4);
  639. radeon_dp_update_vs_emph(dp_info);
  640. udelay(400);
  641. /* clock recovery loop */
  642. clock_recovery = false;
  643. dp_info->tries = 0;
  644. voltage = 0xff;
  645. while (1) {
  646. if (dp_info->rd_interval == 0)
  647. udelay(100);
  648. else
  649. mdelay(dp_info->rd_interval * 4);
  650. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  651. break;
  652. if (dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  653. clock_recovery = true;
  654. break;
  655. }
  656. for (i = 0; i < dp_info->dp_lane_count; i++) {
  657. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  658. break;
  659. }
  660. if (i == dp_info->dp_lane_count) {
  661. DRM_ERROR("clock recovery reached max voltage\n");
  662. break;
  663. }
  664. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  665. ++dp_info->tries;
  666. if (dp_info->tries == 5) {
  667. DRM_ERROR("clock recovery tried 5 times\n");
  668. break;
  669. }
  670. } else
  671. dp_info->tries = 0;
  672. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  673. /* Compute new train_set as requested by sink */
  674. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  675. radeon_dp_update_vs_emph(dp_info);
  676. }
  677. if (!clock_recovery) {
  678. DRM_ERROR("clock recovery failed\n");
  679. return -1;
  680. } else {
  681. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  682. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  683. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  684. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  685. return 0;
  686. }
  687. }
  688. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  689. {
  690. bool channel_eq;
  691. if (dp_info->tp3_supported)
  692. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  693. else
  694. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  695. /* channel equalization loop */
  696. dp_info->tries = 0;
  697. channel_eq = false;
  698. while (1) {
  699. if (dp_info->rd_interval == 0)
  700. udelay(400);
  701. else
  702. mdelay(dp_info->rd_interval * 4);
  703. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status))
  704. break;
  705. if (dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  706. channel_eq = true;
  707. break;
  708. }
  709. /* Try 5 times */
  710. if (dp_info->tries > 5) {
  711. DRM_ERROR("channel eq failed: 5 tries\n");
  712. break;
  713. }
  714. /* Compute new train_set as requested by sink */
  715. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  716. radeon_dp_update_vs_emph(dp_info);
  717. dp_info->tries++;
  718. }
  719. if (!channel_eq) {
  720. DRM_ERROR("channel eq failed\n");
  721. return -1;
  722. } else {
  723. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  724. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  725. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  726. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  727. return 0;
  728. }
  729. }
  730. void radeon_dp_link_train(struct drm_encoder *encoder,
  731. struct drm_connector *connector)
  732. {
  733. struct drm_device *dev = encoder->dev;
  734. struct radeon_device *rdev = dev->dev_private;
  735. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  736. struct radeon_encoder_atom_dig *dig;
  737. struct radeon_connector *radeon_connector;
  738. struct radeon_connector_atom_dig *dig_connector;
  739. struct radeon_dp_link_train_info dp_info;
  740. int index;
  741. u8 tmp, frev, crev;
  742. if (!radeon_encoder->enc_priv)
  743. return;
  744. dig = radeon_encoder->enc_priv;
  745. radeon_connector = to_radeon_connector(connector);
  746. if (!radeon_connector->con_priv)
  747. return;
  748. dig_connector = radeon_connector->con_priv;
  749. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  750. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  751. return;
  752. /* DPEncoderService newer than 1.1 can't program properly the
  753. * training pattern. When facing such version use the
  754. * DIGXEncoderControl (X== 1 | 2)
  755. */
  756. dp_info.use_dpencoder = true;
  757. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  758. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  759. if (crev > 1) {
  760. dp_info.use_dpencoder = false;
  761. }
  762. }
  763. dp_info.enc_id = 0;
  764. if (dig->dig_encoder)
  765. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  766. else
  767. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  768. if (dig->linkb)
  769. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  770. else
  771. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  772. dp_info.rd_interval = radeon_read_dpcd_reg(radeon_connector, DP_TRAINING_AUX_RD_INTERVAL);
  773. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  774. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  775. dp_info.tp3_supported = true;
  776. else
  777. dp_info.tp3_supported = false;
  778. memcpy(dp_info.dpcd, dig_connector->dpcd, 8);
  779. dp_info.rdev = rdev;
  780. dp_info.encoder = encoder;
  781. dp_info.connector = connector;
  782. dp_info.radeon_connector = radeon_connector;
  783. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  784. dp_info.dp_clock = dig_connector->dp_clock;
  785. if (radeon_dp_link_train_init(&dp_info))
  786. goto done;
  787. if (radeon_dp_link_train_cr(&dp_info))
  788. goto done;
  789. if (radeon_dp_link_train_ce(&dp_info))
  790. goto done;
  791. done:
  792. if (radeon_dp_link_train_finish(&dp_info))
  793. return;
  794. }