nvc0_graph.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908
  1. /*
  2. * Copyright 2010 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <linux/firmware.h>
  25. #include "drmP.h"
  26. #include "nouveau_drv.h"
  27. #include "nouveau_mm.h"
  28. #include "nvc0_graph.h"
  29. #include "nvc0_grhub.fuc.h"
  30. #include "nvc0_grgpc.fuc.h"
  31. static void
  32. nvc0_graph_ctxctl_debug_unit(struct drm_device *dev, u32 base)
  33. {
  34. NV_INFO(dev, "PGRAPH: %06x - done 0x%08x\n", base,
  35. nv_rd32(dev, base + 0x400));
  36. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  37. nv_rd32(dev, base + 0x800), nv_rd32(dev, base + 0x804),
  38. nv_rd32(dev, base + 0x808), nv_rd32(dev, base + 0x80c));
  39. NV_INFO(dev, "PGRAPH: %06x - stat 0x%08x 0x%08x 0x%08x 0x%08x\n", base,
  40. nv_rd32(dev, base + 0x810), nv_rd32(dev, base + 0x814),
  41. nv_rd32(dev, base + 0x818), nv_rd32(dev, base + 0x81c));
  42. }
  43. static void
  44. nvc0_graph_ctxctl_debug(struct drm_device *dev)
  45. {
  46. u32 gpcnr = nv_rd32(dev, 0x409604) & 0xffff;
  47. u32 gpc;
  48. nvc0_graph_ctxctl_debug_unit(dev, 0x409000);
  49. for (gpc = 0; gpc < gpcnr; gpc++)
  50. nvc0_graph_ctxctl_debug_unit(dev, 0x502000 + (gpc * 0x8000));
  51. }
  52. static int
  53. nvc0_graph_load_context(struct nouveau_channel *chan)
  54. {
  55. struct drm_device *dev = chan->dev;
  56. nv_wr32(dev, 0x409840, 0x00000030);
  57. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  58. nv_wr32(dev, 0x409504, 0x00000003);
  59. if (!nv_wait(dev, 0x409800, 0x00000010, 0x00000010))
  60. NV_ERROR(dev, "PGRAPH: load_ctx timeout\n");
  61. return 0;
  62. }
  63. static int
  64. nvc0_graph_unload_context_to(struct drm_device *dev, u64 chan)
  65. {
  66. nv_wr32(dev, 0x409840, 0x00000003);
  67. nv_wr32(dev, 0x409500, 0x80000000 | chan >> 12);
  68. nv_wr32(dev, 0x409504, 0x00000009);
  69. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000000)) {
  70. NV_ERROR(dev, "PGRAPH: unload_ctx timeout\n");
  71. return -EBUSY;
  72. }
  73. return 0;
  74. }
  75. static int
  76. nvc0_graph_construct_context(struct nouveau_channel *chan)
  77. {
  78. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  79. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  80. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  81. struct drm_device *dev = chan->dev;
  82. int ret, i;
  83. u32 *ctx;
  84. ctx = kmalloc(priv->grctx_size, GFP_KERNEL);
  85. if (!ctx)
  86. return -ENOMEM;
  87. if (!nouveau_ctxfw) {
  88. nv_wr32(dev, 0x409840, 0x80000000);
  89. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  90. nv_wr32(dev, 0x409504, 0x00000001);
  91. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  92. NV_ERROR(dev, "PGRAPH: HUB_SET_CHAN timeout\n");
  93. nvc0_graph_ctxctl_debug(dev);
  94. ret = -EBUSY;
  95. goto err;
  96. }
  97. } else {
  98. nvc0_graph_load_context(chan);
  99. nv_wo32(grch->grctx, 0x1c, 1);
  100. nv_wo32(grch->grctx, 0x20, 0);
  101. nv_wo32(grch->grctx, 0x28, 0);
  102. nv_wo32(grch->grctx, 0x2c, 0);
  103. dev_priv->engine.instmem.flush(dev);
  104. }
  105. ret = nvc0_grctx_generate(chan);
  106. if (ret)
  107. goto err;
  108. if (!nouveau_ctxfw) {
  109. nv_wr32(dev, 0x409840, 0x80000000);
  110. nv_wr32(dev, 0x409500, 0x80000000 | chan->ramin->vinst >> 12);
  111. nv_wr32(dev, 0x409504, 0x00000002);
  112. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  113. NV_ERROR(dev, "PGRAPH: HUB_CTX_SAVE timeout\n");
  114. nvc0_graph_ctxctl_debug(dev);
  115. ret = -EBUSY;
  116. goto err;
  117. }
  118. } else {
  119. ret = nvc0_graph_unload_context_to(dev, chan->ramin->vinst);
  120. if (ret)
  121. goto err;
  122. }
  123. for (i = 0; i < priv->grctx_size; i += 4)
  124. ctx[i / 4] = nv_ro32(grch->grctx, i);
  125. priv->grctx_vals = ctx;
  126. return 0;
  127. err:
  128. kfree(ctx);
  129. return ret;
  130. }
  131. static int
  132. nvc0_graph_create_context_mmio_list(struct nouveau_channel *chan)
  133. {
  134. struct nvc0_graph_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_GR);
  135. struct nvc0_graph_chan *grch = chan->engctx[NVOBJ_ENGINE_GR];
  136. struct drm_device *dev = chan->dev;
  137. int i = 0, gpc, tp, ret;
  138. u32 magic;
  139. ret = nouveau_gpuobj_new(dev, chan, 0x2000, 256, NVOBJ_FLAG_VM,
  140. &grch->unk408004);
  141. if (ret)
  142. return ret;
  143. ret = nouveau_gpuobj_new(dev, chan, 0x8000, 256, NVOBJ_FLAG_VM,
  144. &grch->unk40800c);
  145. if (ret)
  146. return ret;
  147. ret = nouveau_gpuobj_new(dev, chan, 384 * 1024, 4096,
  148. NVOBJ_FLAG_VM | NVOBJ_FLAG_VM_USER,
  149. &grch->unk418810);
  150. if (ret)
  151. return ret;
  152. ret = nouveau_gpuobj_new(dev, chan, 0x1000, 0, NVOBJ_FLAG_VM,
  153. &grch->mmio);
  154. if (ret)
  155. return ret;
  156. nv_wo32(grch->mmio, i++ * 4, 0x00408004);
  157. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  158. nv_wo32(grch->mmio, i++ * 4, 0x00408008);
  159. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  160. nv_wo32(grch->mmio, i++ * 4, 0x0040800c);
  161. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  162. nv_wo32(grch->mmio, i++ * 4, 0x00408010);
  163. nv_wo32(grch->mmio, i++ * 4, 0x80000000);
  164. nv_wo32(grch->mmio, i++ * 4, 0x00418810);
  165. nv_wo32(grch->mmio, i++ * 4, 0x80000000 | grch->unk418810->linst >> 12);
  166. nv_wo32(grch->mmio, i++ * 4, 0x00419848);
  167. nv_wo32(grch->mmio, i++ * 4, 0x10000000 | grch->unk418810->linst >> 12);
  168. nv_wo32(grch->mmio, i++ * 4, 0x00419004);
  169. nv_wo32(grch->mmio, i++ * 4, grch->unk40800c->linst >> 8);
  170. nv_wo32(grch->mmio, i++ * 4, 0x00419008);
  171. nv_wo32(grch->mmio, i++ * 4, 0x00000000);
  172. nv_wo32(grch->mmio, i++ * 4, 0x00418808);
  173. nv_wo32(grch->mmio, i++ * 4, grch->unk408004->linst >> 8);
  174. nv_wo32(grch->mmio, i++ * 4, 0x0041880c);
  175. nv_wo32(grch->mmio, i++ * 4, 0x80000018);
  176. magic = 0x02180000;
  177. nv_wo32(grch->mmio, i++ * 4, 0x00405830);
  178. nv_wo32(grch->mmio, i++ * 4, magic);
  179. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  180. for (tp = 0; tp < priv->tp_nr[gpc]; tp++, magic += 0x0324) {
  181. u32 reg = 0x504520 + (gpc * 0x8000) + (tp * 0x0800);
  182. nv_wo32(grch->mmio, i++ * 4, reg);
  183. nv_wo32(grch->mmio, i++ * 4, magic);
  184. }
  185. }
  186. grch->mmio_nr = i / 2;
  187. return 0;
  188. }
  189. static int
  190. nvc0_graph_context_new(struct nouveau_channel *chan, int engine)
  191. {
  192. struct drm_device *dev = chan->dev;
  193. struct drm_nouveau_private *dev_priv = dev->dev_private;
  194. struct nouveau_instmem_engine *pinstmem = &dev_priv->engine.instmem;
  195. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  196. struct nvc0_graph_chan *grch;
  197. struct nouveau_gpuobj *grctx;
  198. int ret, i;
  199. grch = kzalloc(sizeof(*grch), GFP_KERNEL);
  200. if (!grch)
  201. return -ENOMEM;
  202. chan->engctx[NVOBJ_ENGINE_GR] = grch;
  203. ret = nouveau_gpuobj_new(dev, chan, priv->grctx_size, 256,
  204. NVOBJ_FLAG_VM | NVOBJ_FLAG_ZERO_ALLOC,
  205. &grch->grctx);
  206. if (ret)
  207. goto error;
  208. grctx = grch->grctx;
  209. ret = nvc0_graph_create_context_mmio_list(chan);
  210. if (ret)
  211. goto error;
  212. nv_wo32(chan->ramin, 0x0210, lower_32_bits(grctx->linst) | 4);
  213. nv_wo32(chan->ramin, 0x0214, upper_32_bits(grctx->linst));
  214. pinstmem->flush(dev);
  215. if (!priv->grctx_vals) {
  216. ret = nvc0_graph_construct_context(chan);
  217. if (ret)
  218. goto error;
  219. }
  220. for (i = 0; i < priv->grctx_size; i += 4)
  221. nv_wo32(grctx, i, priv->grctx_vals[i / 4]);
  222. if (!nouveau_ctxfw) {
  223. nv_wo32(grctx, 0x00, grch->mmio_nr);
  224. nv_wo32(grctx, 0x04, grch->mmio->linst >> 8);
  225. } else {
  226. nv_wo32(grctx, 0xf4, 0);
  227. nv_wo32(grctx, 0xf8, 0);
  228. nv_wo32(grctx, 0x10, grch->mmio_nr);
  229. nv_wo32(grctx, 0x14, lower_32_bits(grch->mmio->linst));
  230. nv_wo32(grctx, 0x18, upper_32_bits(grch->mmio->linst));
  231. nv_wo32(grctx, 0x1c, 1);
  232. nv_wo32(grctx, 0x20, 0);
  233. nv_wo32(grctx, 0x28, 0);
  234. nv_wo32(grctx, 0x2c, 0);
  235. }
  236. pinstmem->flush(dev);
  237. return 0;
  238. error:
  239. priv->base.context_del(chan, engine);
  240. return ret;
  241. }
  242. static void
  243. nvc0_graph_context_del(struct nouveau_channel *chan, int engine)
  244. {
  245. struct nvc0_graph_chan *grch = chan->engctx[engine];
  246. nouveau_gpuobj_ref(NULL, &grch->mmio);
  247. nouveau_gpuobj_ref(NULL, &grch->unk418810);
  248. nouveau_gpuobj_ref(NULL, &grch->unk40800c);
  249. nouveau_gpuobj_ref(NULL, &grch->unk408004);
  250. nouveau_gpuobj_ref(NULL, &grch->grctx);
  251. chan->engctx[engine] = NULL;
  252. }
  253. static int
  254. nvc0_graph_object_new(struct nouveau_channel *chan, int engine,
  255. u32 handle, u16 class)
  256. {
  257. return 0;
  258. }
  259. static int
  260. nvc0_graph_fini(struct drm_device *dev, int engine, bool suspend)
  261. {
  262. return 0;
  263. }
  264. static int
  265. nvc0_graph_mthd_page_flip(struct nouveau_channel *chan,
  266. u32 class, u32 mthd, u32 data)
  267. {
  268. nouveau_finish_page_flip(chan, NULL);
  269. return 0;
  270. }
  271. static void
  272. nvc0_graph_init_obj418880(struct drm_device *dev)
  273. {
  274. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  275. int i;
  276. nv_wr32(dev, GPC_BCAST(0x0880), 0x00000000);
  277. nv_wr32(dev, GPC_BCAST(0x08a4), 0x00000000);
  278. for (i = 0; i < 4; i++)
  279. nv_wr32(dev, GPC_BCAST(0x0888) + (i * 4), 0x00000000);
  280. nv_wr32(dev, GPC_BCAST(0x08b4), priv->unk4188b4->vinst >> 8);
  281. nv_wr32(dev, GPC_BCAST(0x08b8), priv->unk4188b8->vinst >> 8);
  282. }
  283. static void
  284. nvc0_graph_init_regs(struct drm_device *dev)
  285. {
  286. nv_wr32(dev, 0x400080, 0x003083c2);
  287. nv_wr32(dev, 0x400088, 0x00006fe7);
  288. nv_wr32(dev, 0x40008c, 0x00000000);
  289. nv_wr32(dev, 0x400090, 0x00000030);
  290. nv_wr32(dev, 0x40013c, 0x013901f7);
  291. nv_wr32(dev, 0x400140, 0x00000100);
  292. nv_wr32(dev, 0x400144, 0x00000000);
  293. nv_wr32(dev, 0x400148, 0x00000110);
  294. nv_wr32(dev, 0x400138, 0x00000000);
  295. nv_wr32(dev, 0x400130, 0x00000000);
  296. nv_wr32(dev, 0x400134, 0x00000000);
  297. nv_wr32(dev, 0x400124, 0x00000002);
  298. }
  299. static void
  300. nvc0_graph_init_gpc_0(struct drm_device *dev)
  301. {
  302. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  303. const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, priv->tp_total);
  304. u32 data[TP_MAX / 8];
  305. u8 tpnr[GPC_MAX];
  306. int i, gpc, tpc;
  307. /*
  308. * TP ROP UNKVAL(magic_not_rop_nr)
  309. * 450: 4/0/0/0 2 3
  310. * 460: 3/4/0/0 4 1
  311. * 465: 3/4/4/0 4 7
  312. * 470: 3/3/4/4 5 5
  313. * 480: 3/4/4/4 6 6
  314. */
  315. memset(data, 0x00, sizeof(data));
  316. memcpy(tpnr, priv->tp_nr, sizeof(priv->tp_nr));
  317. for (i = 0, gpc = -1; i < priv->tp_total; i++) {
  318. do {
  319. gpc = (gpc + 1) % priv->gpc_nr;
  320. } while (!tpnr[gpc]);
  321. tpc = priv->tp_nr[gpc] - tpnr[gpc]--;
  322. data[i / 8] |= tpc << ((i % 8) * 4);
  323. }
  324. nv_wr32(dev, GPC_BCAST(0x0980), data[0]);
  325. nv_wr32(dev, GPC_BCAST(0x0984), data[1]);
  326. nv_wr32(dev, GPC_BCAST(0x0988), data[2]);
  327. nv_wr32(dev, GPC_BCAST(0x098c), data[3]);
  328. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  329. nv_wr32(dev, GPC_UNIT(gpc, 0x0914), priv->magic_not_rop_nr << 8 |
  330. priv->tp_nr[gpc]);
  331. nv_wr32(dev, GPC_UNIT(gpc, 0x0910), 0x00040000 | priv->tp_total);
  332. nv_wr32(dev, GPC_UNIT(gpc, 0x0918), magicgpc918);
  333. }
  334. nv_wr32(dev, GPC_BCAST(0x1bd4), magicgpc918);
  335. nv_wr32(dev, GPC_BCAST(0x08ac), priv->rop_nr);
  336. }
  337. static void
  338. nvc0_graph_init_units(struct drm_device *dev)
  339. {
  340. nv_wr32(dev, 0x409c24, 0x000f0000);
  341. nv_wr32(dev, 0x404000, 0xc0000000); /* DISPATCH */
  342. nv_wr32(dev, 0x404600, 0xc0000000); /* M2MF */
  343. nv_wr32(dev, 0x408030, 0xc0000000);
  344. nv_wr32(dev, 0x40601c, 0xc0000000);
  345. nv_wr32(dev, 0x404490, 0xc0000000); /* MACRO */
  346. nv_wr32(dev, 0x406018, 0xc0000000);
  347. nv_wr32(dev, 0x405840, 0xc0000000);
  348. nv_wr32(dev, 0x405844, 0x00ffffff);
  349. nv_mask(dev, 0x419cc0, 0x00000008, 0x00000008);
  350. nv_mask(dev, 0x419eb4, 0x00001000, 0x00001000);
  351. }
  352. static void
  353. nvc0_graph_init_gpc_1(struct drm_device *dev)
  354. {
  355. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  356. int gpc, tp;
  357. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  358. nv_wr32(dev, GPC_UNIT(gpc, 0x0420), 0xc0000000);
  359. nv_wr32(dev, GPC_UNIT(gpc, 0x0900), 0xc0000000);
  360. nv_wr32(dev, GPC_UNIT(gpc, 0x1028), 0xc0000000);
  361. nv_wr32(dev, GPC_UNIT(gpc, 0x0824), 0xc0000000);
  362. for (tp = 0; tp < priv->tp_nr[gpc]; tp++) {
  363. nv_wr32(dev, TP_UNIT(gpc, tp, 0x508), 0xffffffff);
  364. nv_wr32(dev, TP_UNIT(gpc, tp, 0x50c), 0xffffffff);
  365. nv_wr32(dev, TP_UNIT(gpc, tp, 0x224), 0xc0000000);
  366. nv_wr32(dev, TP_UNIT(gpc, tp, 0x48c), 0xc0000000);
  367. nv_wr32(dev, TP_UNIT(gpc, tp, 0x084), 0xc0000000);
  368. nv_wr32(dev, TP_UNIT(gpc, tp, 0x644), 0x001ffffe);
  369. nv_wr32(dev, TP_UNIT(gpc, tp, 0x64c), 0x0000000f);
  370. }
  371. nv_wr32(dev, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
  372. nv_wr32(dev, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
  373. }
  374. }
  375. static void
  376. nvc0_graph_init_rop(struct drm_device *dev)
  377. {
  378. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  379. int rop;
  380. for (rop = 0; rop < priv->rop_nr; rop++) {
  381. nv_wr32(dev, ROP_UNIT(rop, 0x144), 0xc0000000);
  382. nv_wr32(dev, ROP_UNIT(rop, 0x070), 0xc0000000);
  383. nv_wr32(dev, ROP_UNIT(rop, 0x204), 0xffffffff);
  384. nv_wr32(dev, ROP_UNIT(rop, 0x208), 0xffffffff);
  385. }
  386. }
  387. static void
  388. nvc0_graph_init_fuc(struct drm_device *dev, u32 fuc_base,
  389. struct nvc0_graph_fuc *code, struct nvc0_graph_fuc *data)
  390. {
  391. int i;
  392. nv_wr32(dev, fuc_base + 0x01c0, 0x01000000);
  393. for (i = 0; i < data->size / 4; i++)
  394. nv_wr32(dev, fuc_base + 0x01c4, data->data[i]);
  395. nv_wr32(dev, fuc_base + 0x0180, 0x01000000);
  396. for (i = 0; i < code->size / 4; i++) {
  397. if ((i & 0x3f) == 0)
  398. nv_wr32(dev, fuc_base + 0x0188, i >> 6);
  399. nv_wr32(dev, fuc_base + 0x0184, code->data[i]);
  400. }
  401. }
  402. static int
  403. nvc0_graph_init_ctxctl(struct drm_device *dev)
  404. {
  405. struct drm_nouveau_private *dev_priv = dev->dev_private;
  406. struct nvc0_graph_priv *priv = nv_engine(dev, NVOBJ_ENGINE_GR);
  407. u32 r000260;
  408. int i;
  409. if (!nouveau_ctxfw) {
  410. /* load HUB microcode */
  411. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  412. nv_wr32(dev, 0x4091c0, 0x01000000);
  413. for (i = 0; i < sizeof(nvc0_grhub_data) / 4; i++)
  414. nv_wr32(dev, 0x4091c4, nvc0_grhub_data[i]);
  415. nv_wr32(dev, 0x409180, 0x01000000);
  416. for (i = 0; i < sizeof(nvc0_grhub_code) / 4; i++) {
  417. if ((i & 0x3f) == 0)
  418. nv_wr32(dev, 0x409188, i >> 6);
  419. nv_wr32(dev, 0x409184, nvc0_grhub_code[i]);
  420. }
  421. /* load GPC microcode */
  422. nv_wr32(dev, 0x41a1c0, 0x01000000);
  423. for (i = 0; i < sizeof(nvc0_grgpc_data) / 4; i++)
  424. nv_wr32(dev, 0x41a1c4, nvc0_grgpc_data[i]);
  425. nv_wr32(dev, 0x41a180, 0x01000000);
  426. for (i = 0; i < sizeof(nvc0_grgpc_code) / 4; i++) {
  427. if ((i & 0x3f) == 0)
  428. nv_wr32(dev, 0x41a188, i >> 6);
  429. nv_wr32(dev, 0x41a184, nvc0_grgpc_code[i]);
  430. }
  431. nv_wr32(dev, 0x000260, r000260);
  432. /* start HUB ucode running, it'll init the GPCs */
  433. nv_wr32(dev, 0x409800, dev_priv->chipset);
  434. nv_wr32(dev, 0x40910c, 0x00000000);
  435. nv_wr32(dev, 0x409100, 0x00000002);
  436. if (!nv_wait(dev, 0x409800, 0x80000000, 0x80000000)) {
  437. NV_ERROR(dev, "PGRAPH: HUB_INIT timed out\n");
  438. nvc0_graph_ctxctl_debug(dev);
  439. return -EBUSY;
  440. }
  441. priv->grctx_size = nv_rd32(dev, 0x409804);
  442. return 0;
  443. }
  444. /* load fuc microcode */
  445. r000260 = nv_mask(dev, 0x000260, 0x00000001, 0x00000000);
  446. nvc0_graph_init_fuc(dev, 0x409000, &priv->fuc409c, &priv->fuc409d);
  447. nvc0_graph_init_fuc(dev, 0x41a000, &priv->fuc41ac, &priv->fuc41ad);
  448. nv_wr32(dev, 0x000260, r000260);
  449. /* start both of them running */
  450. nv_wr32(dev, 0x409840, 0xffffffff);
  451. nv_wr32(dev, 0x41a10c, 0x00000000);
  452. nv_wr32(dev, 0x40910c, 0x00000000);
  453. nv_wr32(dev, 0x41a100, 0x00000002);
  454. nv_wr32(dev, 0x409100, 0x00000002);
  455. if (!nv_wait(dev, 0x409800, 0x00000001, 0x00000001))
  456. NV_INFO(dev, "0x409800 wait failed\n");
  457. nv_wr32(dev, 0x409840, 0xffffffff);
  458. nv_wr32(dev, 0x409500, 0x7fffffff);
  459. nv_wr32(dev, 0x409504, 0x00000021);
  460. nv_wr32(dev, 0x409840, 0xffffffff);
  461. nv_wr32(dev, 0x409500, 0x00000000);
  462. nv_wr32(dev, 0x409504, 0x00000010);
  463. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  464. NV_ERROR(dev, "fuc09 req 0x10 timeout\n");
  465. return -EBUSY;
  466. }
  467. priv->grctx_size = nv_rd32(dev, 0x409800);
  468. nv_wr32(dev, 0x409840, 0xffffffff);
  469. nv_wr32(dev, 0x409500, 0x00000000);
  470. nv_wr32(dev, 0x409504, 0x00000016);
  471. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  472. NV_ERROR(dev, "fuc09 req 0x16 timeout\n");
  473. return -EBUSY;
  474. }
  475. nv_wr32(dev, 0x409840, 0xffffffff);
  476. nv_wr32(dev, 0x409500, 0x00000000);
  477. nv_wr32(dev, 0x409504, 0x00000025);
  478. if (!nv_wait_ne(dev, 0x409800, 0xffffffff, 0x00000000)) {
  479. NV_ERROR(dev, "fuc09 req 0x25 timeout\n");
  480. return -EBUSY;
  481. }
  482. return 0;
  483. }
  484. static int
  485. nvc0_graph_init(struct drm_device *dev, int engine)
  486. {
  487. int ret;
  488. nv_mask(dev, 0x000200, 0x18001000, 0x00000000);
  489. nv_mask(dev, 0x000200, 0x18001000, 0x18001000);
  490. nvc0_graph_init_obj418880(dev);
  491. nvc0_graph_init_regs(dev);
  492. /*nvc0_graph_init_unitplemented_magics(dev);*/
  493. nvc0_graph_init_gpc_0(dev);
  494. /*nvc0_graph_init_unitplemented_c242(dev);*/
  495. nv_wr32(dev, 0x400500, 0x00010001);
  496. nv_wr32(dev, 0x400100, 0xffffffff);
  497. nv_wr32(dev, 0x40013c, 0xffffffff);
  498. nvc0_graph_init_units(dev);
  499. nvc0_graph_init_gpc_1(dev);
  500. nvc0_graph_init_rop(dev);
  501. nv_wr32(dev, 0x400108, 0xffffffff);
  502. nv_wr32(dev, 0x400138, 0xffffffff);
  503. nv_wr32(dev, 0x400118, 0xffffffff);
  504. nv_wr32(dev, 0x400130, 0xffffffff);
  505. nv_wr32(dev, 0x40011c, 0xffffffff);
  506. nv_wr32(dev, 0x400134, 0xffffffff);
  507. nv_wr32(dev, 0x400054, 0x34ce3464);
  508. ret = nvc0_graph_init_ctxctl(dev);
  509. if (ret)
  510. return ret;
  511. return 0;
  512. }
  513. int
  514. nvc0_graph_isr_chid(struct drm_device *dev, u64 inst)
  515. {
  516. struct drm_nouveau_private *dev_priv = dev->dev_private;
  517. struct nouveau_channel *chan;
  518. unsigned long flags;
  519. int i;
  520. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  521. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  522. chan = dev_priv->channels.ptr[i];
  523. if (!chan || !chan->ramin)
  524. continue;
  525. if (inst == chan->ramin->vinst)
  526. break;
  527. }
  528. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  529. return i;
  530. }
  531. static void
  532. nvc0_graph_ctxctl_isr(struct drm_device *dev)
  533. {
  534. u32 ustat = nv_rd32(dev, 0x409c18);
  535. if (ustat & 0x00000001)
  536. NV_INFO(dev, "PGRAPH: CTXCTRL ucode error\n");
  537. if (ustat & 0x00080000)
  538. NV_INFO(dev, "PGRAPH: CTXCTRL watchdog timeout\n");
  539. if (ustat & ~0x00080001)
  540. NV_INFO(dev, "PGRAPH: CTXCTRL 0x%08x\n", ustat);
  541. nvc0_graph_ctxctl_debug(dev);
  542. nv_wr32(dev, 0x409c20, ustat);
  543. }
  544. static void
  545. nvc0_graph_isr(struct drm_device *dev)
  546. {
  547. u64 inst = (u64)(nv_rd32(dev, 0x409b00) & 0x0fffffff) << 12;
  548. u32 chid = nvc0_graph_isr_chid(dev, inst);
  549. u32 stat = nv_rd32(dev, 0x400100);
  550. u32 addr = nv_rd32(dev, 0x400704);
  551. u32 mthd = (addr & 0x00003ffc);
  552. u32 subc = (addr & 0x00070000) >> 16;
  553. u32 data = nv_rd32(dev, 0x400708);
  554. u32 code = nv_rd32(dev, 0x400110);
  555. u32 class = nv_rd32(dev, 0x404200 + (subc * 4));
  556. if (stat & 0x00000010) {
  557. if (nouveau_gpuobj_mthd_call2(dev, chid, class, mthd, data)) {
  558. NV_INFO(dev, "PGRAPH: ILLEGAL_MTHD ch %d [0x%010llx] "
  559. "subc %d class 0x%04x mthd 0x%04x "
  560. "data 0x%08x\n",
  561. chid, inst, subc, class, mthd, data);
  562. }
  563. nv_wr32(dev, 0x400100, 0x00000010);
  564. stat &= ~0x00000010;
  565. }
  566. if (stat & 0x00000020) {
  567. NV_INFO(dev, "PGRAPH: ILLEGAL_CLASS ch %d [0x%010llx] subc %d "
  568. "class 0x%04x mthd 0x%04x data 0x%08x\n",
  569. chid, inst, subc, class, mthd, data);
  570. nv_wr32(dev, 0x400100, 0x00000020);
  571. stat &= ~0x00000020;
  572. }
  573. if (stat & 0x00100000) {
  574. NV_INFO(dev, "PGRAPH: DATA_ERROR [");
  575. nouveau_enum_print(nv50_data_error_names, code);
  576. printk("] ch %d [0x%010llx] subc %d class 0x%04x "
  577. "mthd 0x%04x data 0x%08x\n",
  578. chid, inst, subc, class, mthd, data);
  579. nv_wr32(dev, 0x400100, 0x00100000);
  580. stat &= ~0x00100000;
  581. }
  582. if (stat & 0x00200000) {
  583. u32 trap = nv_rd32(dev, 0x400108);
  584. NV_INFO(dev, "PGRAPH: TRAP ch %d status 0x%08x\n", chid, trap);
  585. nv_wr32(dev, 0x400108, trap);
  586. nv_wr32(dev, 0x400100, 0x00200000);
  587. stat &= ~0x00200000;
  588. }
  589. if (stat & 0x00080000) {
  590. nvc0_graph_ctxctl_isr(dev);
  591. nv_wr32(dev, 0x400100, 0x00080000);
  592. stat &= ~0x00080000;
  593. }
  594. if (stat) {
  595. NV_INFO(dev, "PGRAPH: unknown stat 0x%08x\n", stat);
  596. nv_wr32(dev, 0x400100, stat);
  597. }
  598. nv_wr32(dev, 0x400500, 0x00010001);
  599. }
  600. static void
  601. nvc0_runk140_isr(struct drm_device *dev)
  602. {
  603. u32 units = nv_rd32(dev, 0x00017c) & 0x1f;
  604. while (units) {
  605. u32 unit = ffs(units) - 1;
  606. u32 reg = 0x140000 + unit * 0x2000;
  607. u32 st0 = nv_mask(dev, reg + 0x1020, 0, 0);
  608. u32 st1 = nv_mask(dev, reg + 0x1420, 0, 0);
  609. NV_DEBUG(dev, "PRUNK140: %d 0x%08x 0x%08x\n", unit, st0, st1);
  610. units &= ~(1 << unit);
  611. }
  612. }
  613. static int
  614. nvc0_graph_create_fw(struct drm_device *dev, const char *fwname,
  615. struct nvc0_graph_fuc *fuc)
  616. {
  617. struct drm_nouveau_private *dev_priv = dev->dev_private;
  618. const struct firmware *fw;
  619. char f[32];
  620. int ret;
  621. snprintf(f, sizeof(f), "nouveau/nv%02x_%s", dev_priv->chipset, fwname);
  622. ret = request_firmware(&fw, f, &dev->pdev->dev);
  623. if (ret) {
  624. snprintf(f, sizeof(f), "nouveau/%s", fwname);
  625. ret = request_firmware(&fw, f, &dev->pdev->dev);
  626. if (ret) {
  627. NV_ERROR(dev, "failed to load %s\n", fwname);
  628. return ret;
  629. }
  630. }
  631. fuc->size = fw->size;
  632. fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
  633. release_firmware(fw);
  634. return (fuc->data != NULL) ? 0 : -ENOMEM;
  635. }
  636. static void
  637. nvc0_graph_destroy_fw(struct nvc0_graph_fuc *fuc)
  638. {
  639. if (fuc->data) {
  640. kfree(fuc->data);
  641. fuc->data = NULL;
  642. }
  643. }
  644. static void
  645. nvc0_graph_destroy(struct drm_device *dev, int engine)
  646. {
  647. struct nvc0_graph_priv *priv = nv_engine(dev, engine);
  648. if (nouveau_ctxfw) {
  649. nvc0_graph_destroy_fw(&priv->fuc409c);
  650. nvc0_graph_destroy_fw(&priv->fuc409d);
  651. nvc0_graph_destroy_fw(&priv->fuc41ac);
  652. nvc0_graph_destroy_fw(&priv->fuc41ad);
  653. }
  654. nouveau_irq_unregister(dev, 12);
  655. nouveau_irq_unregister(dev, 25);
  656. nouveau_gpuobj_ref(NULL, &priv->unk4188b8);
  657. nouveau_gpuobj_ref(NULL, &priv->unk4188b4);
  658. if (priv->grctx_vals)
  659. kfree(priv->grctx_vals);
  660. NVOBJ_ENGINE_DEL(dev, GR);
  661. kfree(priv);
  662. }
  663. int
  664. nvc0_graph_create(struct drm_device *dev)
  665. {
  666. struct drm_nouveau_private *dev_priv = dev->dev_private;
  667. struct nvc0_graph_priv *priv;
  668. int ret, gpc, i;
  669. u32 fermi;
  670. fermi = nvc0_graph_class(dev);
  671. if (!fermi) {
  672. NV_ERROR(dev, "PGRAPH: unsupported chipset, please report!\n");
  673. return 0;
  674. }
  675. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  676. if (!priv)
  677. return -ENOMEM;
  678. priv->base.destroy = nvc0_graph_destroy;
  679. priv->base.init = nvc0_graph_init;
  680. priv->base.fini = nvc0_graph_fini;
  681. priv->base.context_new = nvc0_graph_context_new;
  682. priv->base.context_del = nvc0_graph_context_del;
  683. priv->base.object_new = nvc0_graph_object_new;
  684. NVOBJ_ENGINE_ADD(dev, GR, &priv->base);
  685. nouveau_irq_register(dev, 12, nvc0_graph_isr);
  686. nouveau_irq_register(dev, 25, nvc0_runk140_isr);
  687. if (nouveau_ctxfw) {
  688. NV_INFO(dev, "PGRAPH: using external firmware\n");
  689. if (nvc0_graph_create_fw(dev, "fuc409c", &priv->fuc409c) ||
  690. nvc0_graph_create_fw(dev, "fuc409d", &priv->fuc409d) ||
  691. nvc0_graph_create_fw(dev, "fuc41ac", &priv->fuc41ac) ||
  692. nvc0_graph_create_fw(dev, "fuc41ad", &priv->fuc41ad)) {
  693. ret = 0;
  694. goto error;
  695. }
  696. }
  697. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b4);
  698. if (ret)
  699. goto error;
  700. ret = nouveau_gpuobj_new(dev, NULL, 0x1000, 256, 0, &priv->unk4188b8);
  701. if (ret)
  702. goto error;
  703. for (i = 0; i < 0x1000; i += 4) {
  704. nv_wo32(priv->unk4188b4, i, 0x00000010);
  705. nv_wo32(priv->unk4188b8, i, 0x00000010);
  706. }
  707. priv->gpc_nr = nv_rd32(dev, 0x409604) & 0x0000001f;
  708. priv->rop_nr = (nv_rd32(dev, 0x409604) & 0x001f0000) >> 16;
  709. for (gpc = 0; gpc < priv->gpc_nr; gpc++) {
  710. priv->tp_nr[gpc] = nv_rd32(dev, GPC_UNIT(gpc, 0x2608));
  711. priv->tp_total += priv->tp_nr[gpc];
  712. }
  713. /*XXX: these need figuring out... */
  714. switch (dev_priv->chipset) {
  715. case 0xc0:
  716. if (priv->tp_total == 11) { /* 465, 3/4/4/0, 4 */
  717. priv->magic_not_rop_nr = 0x07;
  718. } else
  719. if (priv->tp_total == 14) { /* 470, 3/3/4/4, 5 */
  720. priv->magic_not_rop_nr = 0x05;
  721. } else
  722. if (priv->tp_total == 15) { /* 480, 3/4/4/4, 6 */
  723. priv->magic_not_rop_nr = 0x06;
  724. }
  725. break;
  726. case 0xc3: /* 450, 4/0/0/0, 2 */
  727. priv->magic_not_rop_nr = 0x03;
  728. break;
  729. case 0xc4: /* 460, 3/4/0/0, 4 */
  730. priv->magic_not_rop_nr = 0x01;
  731. break;
  732. case 0xc1: /* 2/0/0/0, 1 */
  733. priv->magic_not_rop_nr = 0x01;
  734. break;
  735. case 0xc8: /* 4/4/3/4, 5 */
  736. priv->magic_not_rop_nr = 0x06;
  737. break;
  738. case 0xce: /* 4/4/0/0, 4 */
  739. priv->magic_not_rop_nr = 0x03;
  740. break;
  741. }
  742. if (!priv->magic_not_rop_nr) {
  743. NV_ERROR(dev, "PGRAPH: unknown config: %d/%d/%d/%d, %d\n",
  744. priv->tp_nr[0], priv->tp_nr[1], priv->tp_nr[2],
  745. priv->tp_nr[3], priv->rop_nr);
  746. /* use 0xc3's values... */
  747. priv->magic_not_rop_nr = 0x03;
  748. }
  749. NVOBJ_CLASS(dev, 0x902d, GR); /* 2D */
  750. NVOBJ_CLASS(dev, 0x9039, GR); /* M2MF */
  751. NVOBJ_MTHD (dev, 0x9039, 0x0500, nvc0_graph_mthd_page_flip);
  752. NVOBJ_CLASS(dev, 0x9097, GR); /* 3D */
  753. if (fermi >= 0x9197)
  754. NVOBJ_CLASS(dev, 0x9197, GR); /* 3D (NVC1-) */
  755. if (fermi >= 0x9297)
  756. NVOBJ_CLASS(dev, 0x9297, GR); /* 3D (NVC8-) */
  757. NVOBJ_CLASS(dev, 0x90c0, GR); /* COMPUTE */
  758. return 0;
  759. error:
  760. nvc0_graph_destroy(dev, NVOBJ_ENGINE_GR);
  761. return ret;
  762. }
  763. MODULE_FIRMWARE("nouveau/nvc0_fuc409c");
  764. MODULE_FIRMWARE("nouveau/nvc0_fuc409d");
  765. MODULE_FIRMWARE("nouveau/nvc0_fuc41ac");
  766. MODULE_FIRMWARE("nouveau/nvc0_fuc41ad");
  767. MODULE_FIRMWARE("nouveau/nvc3_fuc409c");
  768. MODULE_FIRMWARE("nouveau/nvc3_fuc409d");
  769. MODULE_FIRMWARE("nouveau/nvc3_fuc41ac");
  770. MODULE_FIRMWARE("nouveau/nvc3_fuc41ad");
  771. MODULE_FIRMWARE("nouveau/nvc4_fuc409c");
  772. MODULE_FIRMWARE("nouveau/nvc4_fuc409d");
  773. MODULE_FIRMWARE("nouveau/nvc4_fuc41ac");
  774. MODULE_FIRMWARE("nouveau/nvc4_fuc41ad");
  775. MODULE_FIRMWARE("nouveau/fuc409c");
  776. MODULE_FIRMWARE("nouveau/fuc409d");
  777. MODULE_FIRMWARE("nouveau/fuc41ac");
  778. MODULE_FIRMWARE("nouveau/fuc41ad");