nv50_sor.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
  29. #include "nouveau_reg.h"
  30. #include "nouveau_drv.h"
  31. #include "nouveau_dma.h"
  32. #include "nouveau_encoder.h"
  33. #include "nouveau_connector.h"
  34. #include "nouveau_crtc.h"
  35. #include "nv50_display.h"
  36. static void
  37. nv50_sor_disconnect(struct drm_encoder *encoder)
  38. {
  39. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  40. struct drm_device *dev = encoder->dev;
  41. struct nouveau_channel *evo = nv50_display(dev)->master;
  42. int ret;
  43. if (!nv_encoder->crtc)
  44. return;
  45. nv50_crtc_blank(nouveau_crtc(nv_encoder->crtc), true);
  46. NV_DEBUG_KMS(dev, "Disconnecting SOR %d\n", nv_encoder->or);
  47. ret = RING_SPACE(evo, 4);
  48. if (ret) {
  49. NV_ERROR(dev, "no space while disconnecting SOR\n");
  50. return;
  51. }
  52. BEGIN_RING(evo, 0, NV50_EVO_SOR(nv_encoder->or, MODE_CTRL), 1);
  53. OUT_RING (evo, 0);
  54. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  55. OUT_RING (evo, 0);
  56. nv_encoder->crtc = NULL;
  57. nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
  58. }
  59. static void
  60. nv50_sor_dpms(struct drm_encoder *encoder, int mode)
  61. {
  62. struct drm_device *dev = encoder->dev;
  63. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  64. struct drm_encoder *enc;
  65. uint32_t val;
  66. int or = nv_encoder->or;
  67. NV_DEBUG_KMS(dev, "or %d type %d mode %d\n", or, nv_encoder->dcb->type, mode);
  68. nv_encoder->last_dpms = mode;
  69. list_for_each_entry(enc, &dev->mode_config.encoder_list, head) {
  70. struct nouveau_encoder *nvenc = nouveau_encoder(enc);
  71. if (nvenc == nv_encoder ||
  72. (nvenc->dcb->type != OUTPUT_TMDS &&
  73. nvenc->dcb->type != OUTPUT_LVDS &&
  74. nvenc->dcb->type != OUTPUT_DP) ||
  75. nvenc->dcb->or != nv_encoder->dcb->or)
  76. continue;
  77. if (nvenc->last_dpms == DRM_MODE_DPMS_ON)
  78. return;
  79. }
  80. /* wait for it to be done */
  81. if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_CTRL(or),
  82. NV50_PDISPLAY_SOR_DPMS_CTRL_PENDING, 0)) {
  83. NV_ERROR(dev, "timeout: SOR_DPMS_CTRL_PENDING(%d) == 0\n", or);
  84. NV_ERROR(dev, "SOR_DPMS_CTRL(%d) = 0x%08x\n", or,
  85. nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_CTRL(or)));
  86. }
  87. val = nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_CTRL(or));
  88. if (mode == DRM_MODE_DPMS_ON)
  89. val |= NV50_PDISPLAY_SOR_DPMS_CTRL_ON;
  90. else
  91. val &= ~NV50_PDISPLAY_SOR_DPMS_CTRL_ON;
  92. nv_wr32(dev, NV50_PDISPLAY_SOR_DPMS_CTRL(or), val |
  93. NV50_PDISPLAY_SOR_DPMS_CTRL_PENDING);
  94. if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_STATE(or),
  95. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  96. NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", or);
  97. NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", or,
  98. nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(or)));
  99. }
  100. if (nv_encoder->dcb->type == OUTPUT_DP) {
  101. struct nouveau_i2c_chan *auxch;
  102. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  103. if (!auxch)
  104. return;
  105. if (mode == DRM_MODE_DPMS_ON) {
  106. u8 status = DP_SET_POWER_D0;
  107. nouveau_dp_auxch(auxch, 8, DP_SET_POWER, &status, 1);
  108. nouveau_dp_link_train(encoder);
  109. } else {
  110. u8 status = DP_SET_POWER_D3;
  111. nouveau_dp_auxch(auxch, 8, DP_SET_POWER, &status, 1);
  112. }
  113. }
  114. }
  115. static void
  116. nv50_sor_save(struct drm_encoder *encoder)
  117. {
  118. NV_ERROR(encoder->dev, "!!\n");
  119. }
  120. static void
  121. nv50_sor_restore(struct drm_encoder *encoder)
  122. {
  123. NV_ERROR(encoder->dev, "!!\n");
  124. }
  125. static bool
  126. nv50_sor_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  127. struct drm_display_mode *adjusted_mode)
  128. {
  129. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  130. struct nouveau_connector *connector;
  131. NV_DEBUG_KMS(encoder->dev, "or %d\n", nv_encoder->or);
  132. connector = nouveau_encoder_connector_get(nv_encoder);
  133. if (!connector) {
  134. NV_ERROR(encoder->dev, "Encoder has no connector\n");
  135. return false;
  136. }
  137. if (connector->scaling_mode != DRM_MODE_SCALE_NONE &&
  138. connector->native_mode) {
  139. int id = adjusted_mode->base.id;
  140. *adjusted_mode = *connector->native_mode;
  141. adjusted_mode->base.id = id;
  142. }
  143. return true;
  144. }
  145. static void
  146. nv50_sor_prepare(struct drm_encoder *encoder)
  147. {
  148. }
  149. static void
  150. nv50_sor_commit(struct drm_encoder *encoder)
  151. {
  152. }
  153. static void
  154. nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  155. struct drm_display_mode *adjusted_mode)
  156. {
  157. struct nouveau_channel *evo = nv50_display(encoder->dev)->master;
  158. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  159. struct drm_device *dev = encoder->dev;
  160. struct nouveau_crtc *crtc = nouveau_crtc(encoder->crtc);
  161. uint32_t mode_ctl = 0;
  162. int ret;
  163. NV_DEBUG_KMS(dev, "or %d type %d -> crtc %d\n",
  164. nv_encoder->or, nv_encoder->dcb->type, crtc->index);
  165. nv50_sor_dpms(encoder, DRM_MODE_DPMS_ON);
  166. switch (nv_encoder->dcb->type) {
  167. case OUTPUT_TMDS:
  168. if (nv_encoder->dcb->sorconf.link & 1) {
  169. if (adjusted_mode->clock < 165000)
  170. mode_ctl = 0x0100;
  171. else
  172. mode_ctl = 0x0500;
  173. } else
  174. mode_ctl = 0x0200;
  175. break;
  176. case OUTPUT_DP:
  177. mode_ctl |= (nv_encoder->dp.mc_unknown << 16);
  178. if (nv_encoder->dcb->sorconf.link & 1)
  179. mode_ctl |= 0x00000800;
  180. else
  181. mode_ctl |= 0x00000900;
  182. break;
  183. default:
  184. break;
  185. }
  186. if (crtc->index == 1)
  187. mode_ctl |= NV50_EVO_SOR_MODE_CTRL_CRTC1;
  188. else
  189. mode_ctl |= NV50_EVO_SOR_MODE_CTRL_CRTC0;
  190. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  191. mode_ctl |= NV50_EVO_SOR_MODE_CTRL_NHSYNC;
  192. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  193. mode_ctl |= NV50_EVO_SOR_MODE_CTRL_NVSYNC;
  194. ret = RING_SPACE(evo, 2);
  195. if (ret) {
  196. NV_ERROR(dev, "no space while connecting SOR\n");
  197. return;
  198. }
  199. BEGIN_RING(evo, 0, NV50_EVO_SOR(nv_encoder->or, MODE_CTRL), 1);
  200. OUT_RING(evo, mode_ctl);
  201. nv_encoder->crtc = encoder->crtc;
  202. }
  203. static struct drm_crtc *
  204. nv50_sor_crtc_get(struct drm_encoder *encoder)
  205. {
  206. return nouveau_encoder(encoder)->crtc;
  207. }
  208. static const struct drm_encoder_helper_funcs nv50_sor_helper_funcs = {
  209. .dpms = nv50_sor_dpms,
  210. .save = nv50_sor_save,
  211. .restore = nv50_sor_restore,
  212. .mode_fixup = nv50_sor_mode_fixup,
  213. .prepare = nv50_sor_prepare,
  214. .commit = nv50_sor_commit,
  215. .mode_set = nv50_sor_mode_set,
  216. .get_crtc = nv50_sor_crtc_get,
  217. .detect = NULL,
  218. .disable = nv50_sor_disconnect
  219. };
  220. static void
  221. nv50_sor_destroy(struct drm_encoder *encoder)
  222. {
  223. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  224. if (!encoder)
  225. return;
  226. NV_DEBUG_KMS(encoder->dev, "\n");
  227. drm_encoder_cleanup(encoder);
  228. kfree(nv_encoder);
  229. }
  230. static const struct drm_encoder_funcs nv50_sor_encoder_funcs = {
  231. .destroy = nv50_sor_destroy,
  232. };
  233. int
  234. nv50_sor_create(struct drm_connector *connector, struct dcb_entry *entry)
  235. {
  236. struct nouveau_encoder *nv_encoder = NULL;
  237. struct drm_device *dev = connector->dev;
  238. struct drm_encoder *encoder;
  239. int type;
  240. NV_DEBUG_KMS(dev, "\n");
  241. switch (entry->type) {
  242. case OUTPUT_TMDS:
  243. case OUTPUT_DP:
  244. type = DRM_MODE_ENCODER_TMDS;
  245. break;
  246. case OUTPUT_LVDS:
  247. type = DRM_MODE_ENCODER_LVDS;
  248. break;
  249. default:
  250. return -EINVAL;
  251. }
  252. nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
  253. if (!nv_encoder)
  254. return -ENOMEM;
  255. encoder = to_drm_encoder(nv_encoder);
  256. nv_encoder->dcb = entry;
  257. nv_encoder->or = ffs(entry->or) - 1;
  258. nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
  259. drm_encoder_init(dev, encoder, &nv50_sor_encoder_funcs, type);
  260. drm_encoder_helper_add(encoder, &nv50_sor_helper_funcs);
  261. encoder->possible_crtcs = entry->heads;
  262. encoder->possible_clones = 0;
  263. if (nv_encoder->dcb->type == OUTPUT_DP) {
  264. int or = nv_encoder->or, link = !(entry->dpconf.sor.link & 1);
  265. uint32_t tmp;
  266. tmp = nv_rd32(dev, 0x61c700 + (or * 0x800));
  267. if (!tmp)
  268. tmp = nv_rd32(dev, 0x610798 + (or * 8));
  269. switch ((tmp & 0x00000f00) >> 8) {
  270. case 8:
  271. case 9:
  272. nv_encoder->dp.mc_unknown = (tmp & 0x000f0000) >> 16;
  273. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  274. nv_encoder->dp.unk0 = tmp & 0x000001fc;
  275. tmp = nv_rd32(dev, NV50_SOR_DP_UNK128(or, link));
  276. nv_encoder->dp.unk1 = tmp & 0x010f7f3f;
  277. break;
  278. default:
  279. break;
  280. }
  281. if (!nv_encoder->dp.mc_unknown)
  282. nv_encoder->dp.mc_unknown = 5;
  283. }
  284. drm_mode_connector_attach_encoder(connector, encoder);
  285. return 0;
  286. }