nv50_crtc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm_mode.h"
  28. #include "drm_crtc_helper.h"
  29. #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
  30. #include "nouveau_reg.h"
  31. #include "nouveau_drv.h"
  32. #include "nouveau_hw.h"
  33. #include "nouveau_encoder.h"
  34. #include "nouveau_crtc.h"
  35. #include "nouveau_fb.h"
  36. #include "nouveau_connector.h"
  37. #include "nv50_display.h"
  38. static void
  39. nv50_crtc_lut_load(struct drm_crtc *crtc)
  40. {
  41. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  42. void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
  43. int i;
  44. NV_DEBUG_KMS(crtc->dev, "\n");
  45. for (i = 0; i < 256; i++) {
  46. writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
  47. writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
  48. writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
  49. }
  50. if (nv_crtc->lut.depth == 30) {
  51. writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
  52. writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
  53. writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
  54. }
  55. }
  56. int
  57. nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
  58. {
  59. struct drm_device *dev = nv_crtc->base.dev;
  60. struct drm_nouveau_private *dev_priv = dev->dev_private;
  61. struct nouveau_channel *evo = nv50_display(dev)->master;
  62. int index = nv_crtc->index, ret;
  63. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  64. NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
  65. if (blanked) {
  66. nv_crtc->cursor.hide(nv_crtc, false);
  67. ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
  68. if (ret) {
  69. NV_ERROR(dev, "no space while blanking crtc\n");
  70. return ret;
  71. }
  72. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
  73. OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
  74. OUT_RING(evo, 0);
  75. if (dev_priv->chipset != 0x50) {
  76. BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
  77. OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
  78. }
  79. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
  80. OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
  81. } else {
  82. if (nv_crtc->cursor.visible)
  83. nv_crtc->cursor.show(nv_crtc, false);
  84. else
  85. nv_crtc->cursor.hide(nv_crtc, false);
  86. ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
  87. if (ret) {
  88. NV_ERROR(dev, "no space while unblanking crtc\n");
  89. return ret;
  90. }
  91. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
  92. OUT_RING(evo, nv_crtc->lut.depth == 8 ?
  93. NV50_EVO_CRTC_CLUT_MODE_OFF :
  94. NV50_EVO_CRTC_CLUT_MODE_ON);
  95. OUT_RING(evo, nv_crtc->lut.nvbo->bo.offset >> 8);
  96. if (dev_priv->chipset != 0x50) {
  97. BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
  98. OUT_RING(evo, NvEvoVRAM);
  99. }
  100. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
  101. OUT_RING(evo, nv_crtc->fb.offset >> 8);
  102. OUT_RING(evo, 0);
  103. BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
  104. if (dev_priv->chipset != 0x50)
  105. if (nv_crtc->fb.tile_flags == 0x7a00 ||
  106. nv_crtc->fb.tile_flags == 0xfe00)
  107. OUT_RING(evo, NvEvoFB32);
  108. else
  109. if (nv_crtc->fb.tile_flags == 0x7000)
  110. OUT_RING(evo, NvEvoFB16);
  111. else
  112. OUT_RING(evo, NvEvoVRAM_LP);
  113. else
  114. OUT_RING(evo, NvEvoVRAM_LP);
  115. }
  116. nv_crtc->fb.blanked = blanked;
  117. return 0;
  118. }
  119. static int
  120. nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
  121. {
  122. struct drm_device *dev = nv_crtc->base.dev;
  123. struct nouveau_channel *evo = nv50_display(dev)->master;
  124. int ret;
  125. NV_DEBUG_KMS(dev, "\n");
  126. ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
  127. if (ret) {
  128. NV_ERROR(dev, "no space while setting dither\n");
  129. return ret;
  130. }
  131. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
  132. if (on)
  133. OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
  134. else
  135. OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
  136. if (update) {
  137. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  138. OUT_RING(evo, 0);
  139. FIRE_RING(evo);
  140. }
  141. return 0;
  142. }
  143. struct nouveau_connector *
  144. nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
  145. {
  146. struct drm_device *dev = nv_crtc->base.dev;
  147. struct drm_connector *connector;
  148. struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
  149. /* The safest approach is to find an encoder with the right crtc, that
  150. * is also linked to a connector. */
  151. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  152. if (connector->encoder)
  153. if (connector->encoder->crtc == crtc)
  154. return nouveau_connector(connector);
  155. }
  156. return NULL;
  157. }
  158. static int
  159. nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
  160. {
  161. struct nouveau_connector *nv_connector =
  162. nouveau_crtc_connector_get(nv_crtc);
  163. struct drm_device *dev = nv_crtc->base.dev;
  164. struct nouveau_channel *evo = nv50_display(dev)->master;
  165. struct drm_display_mode *native_mode = NULL;
  166. struct drm_display_mode *mode = &nv_crtc->base.mode;
  167. uint32_t outX, outY, horiz, vert;
  168. int ret;
  169. NV_DEBUG_KMS(dev, "\n");
  170. switch (scaling_mode) {
  171. case DRM_MODE_SCALE_NONE:
  172. break;
  173. default:
  174. if (!nv_connector || !nv_connector->native_mode) {
  175. NV_ERROR(dev, "No native mode, forcing panel scaling\n");
  176. scaling_mode = DRM_MODE_SCALE_NONE;
  177. } else {
  178. native_mode = nv_connector->native_mode;
  179. }
  180. break;
  181. }
  182. switch (scaling_mode) {
  183. case DRM_MODE_SCALE_ASPECT:
  184. horiz = (native_mode->hdisplay << 19) / mode->hdisplay;
  185. vert = (native_mode->vdisplay << 19) / mode->vdisplay;
  186. if (vert > horiz) {
  187. outX = (mode->hdisplay * horiz) >> 19;
  188. outY = (mode->vdisplay * horiz) >> 19;
  189. } else {
  190. outX = (mode->hdisplay * vert) >> 19;
  191. outY = (mode->vdisplay * vert) >> 19;
  192. }
  193. break;
  194. case DRM_MODE_SCALE_FULLSCREEN:
  195. outX = native_mode->hdisplay;
  196. outY = native_mode->vdisplay;
  197. break;
  198. case DRM_MODE_SCALE_CENTER:
  199. case DRM_MODE_SCALE_NONE:
  200. default:
  201. outX = mode->hdisplay;
  202. outY = mode->vdisplay;
  203. break;
  204. }
  205. ret = RING_SPACE(evo, update ? 7 : 5);
  206. if (ret)
  207. return ret;
  208. /* Got a better name for SCALER_ACTIVE? */
  209. /* One day i've got to really figure out why this is needed. */
  210. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
  211. if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ||
  212. (mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  213. mode->hdisplay != outX || mode->vdisplay != outY) {
  214. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE);
  215. } else {
  216. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE);
  217. }
  218. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
  219. OUT_RING(evo, outY << 16 | outX);
  220. OUT_RING(evo, outY << 16 | outX);
  221. if (update) {
  222. BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
  223. OUT_RING(evo, 0);
  224. FIRE_RING(evo);
  225. }
  226. return 0;
  227. }
  228. int
  229. nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
  230. {
  231. struct drm_nouveau_private *dev_priv = dev->dev_private;
  232. struct pll_lims pll;
  233. uint32_t reg1, reg2;
  234. int ret, N1, M1, N2, M2, P;
  235. ret = get_pll_limits(dev, PLL_VPLL0 + head, &pll);
  236. if (ret)
  237. return ret;
  238. if (pll.vco2.maxfreq) {
  239. ret = nv50_calc_pll(dev, &pll, pclk, &N1, &M1, &N2, &M2, &P);
  240. if (ret <= 0)
  241. return 0;
  242. NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
  243. pclk, ret, N1, M1, N2, M2, P);
  244. reg1 = nv_rd32(dev, pll.reg + 4) & 0xff00ff00;
  245. reg2 = nv_rd32(dev, pll.reg + 8) & 0x8000ff00;
  246. nv_wr32(dev, pll.reg + 0, 0x10000611);
  247. nv_wr32(dev, pll.reg + 4, reg1 | (M1 << 16) | N1);
  248. nv_wr32(dev, pll.reg + 8, reg2 | (P << 28) | (M2 << 16) | N2);
  249. } else
  250. if (dev_priv->chipset < NV_C0) {
  251. ret = nva3_calc_pll(dev, &pll, pclk, &N1, &N2, &M1, &P);
  252. if (ret <= 0)
  253. return 0;
  254. NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
  255. pclk, ret, N1, N2, M1, P);
  256. reg1 = nv_rd32(dev, pll.reg + 4) & 0xffc00000;
  257. nv_wr32(dev, pll.reg + 0, 0x50000610);
  258. nv_wr32(dev, pll.reg + 4, reg1 | (P << 16) | (M1 << 8) | N1);
  259. nv_wr32(dev, pll.reg + 8, N2);
  260. } else {
  261. ret = nva3_calc_pll(dev, &pll, pclk, &N1, &N2, &M1, &P);
  262. if (ret <= 0)
  263. return 0;
  264. NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
  265. pclk, ret, N1, N2, M1, P);
  266. nv_mask(dev, pll.reg + 0x0c, 0x00000000, 0x00000100);
  267. nv_wr32(dev, pll.reg + 0x04, (P << 16) | (N1 << 8) | M1);
  268. nv_wr32(dev, pll.reg + 0x10, N2 << 16);
  269. }
  270. return 0;
  271. }
  272. static void
  273. nv50_crtc_destroy(struct drm_crtc *crtc)
  274. {
  275. struct drm_device *dev;
  276. struct nouveau_crtc *nv_crtc;
  277. if (!crtc)
  278. return;
  279. dev = crtc->dev;
  280. nv_crtc = nouveau_crtc(crtc);
  281. NV_DEBUG_KMS(dev, "\n");
  282. drm_crtc_cleanup(&nv_crtc->base);
  283. nv50_cursor_fini(nv_crtc);
  284. nouveau_bo_unmap(nv_crtc->lut.nvbo);
  285. nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
  286. nouveau_bo_unmap(nv_crtc->cursor.nvbo);
  287. nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
  288. kfree(nv_crtc->mode);
  289. kfree(nv_crtc);
  290. }
  291. int
  292. nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
  293. uint32_t buffer_handle, uint32_t width, uint32_t height)
  294. {
  295. struct drm_device *dev = crtc->dev;
  296. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  297. struct nouveau_bo *cursor = NULL;
  298. struct drm_gem_object *gem;
  299. int ret = 0, i;
  300. if (!buffer_handle) {
  301. nv_crtc->cursor.hide(nv_crtc, true);
  302. return 0;
  303. }
  304. if (width != 64 || height != 64)
  305. return -EINVAL;
  306. gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
  307. if (!gem)
  308. return -ENOENT;
  309. cursor = nouveau_gem_object(gem);
  310. ret = nouveau_bo_map(cursor);
  311. if (ret)
  312. goto out;
  313. /* The simple will do for now. */
  314. for (i = 0; i < 64 * 64; i++)
  315. nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
  316. nouveau_bo_unmap(cursor);
  317. nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset);
  318. nv_crtc->cursor.show(nv_crtc, true);
  319. out:
  320. drm_gem_object_unreference_unlocked(gem);
  321. return ret;
  322. }
  323. int
  324. nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  325. {
  326. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  327. nv_crtc->cursor.set_pos(nv_crtc, x, y);
  328. return 0;
  329. }
  330. static void
  331. nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
  332. uint32_t start, uint32_t size)
  333. {
  334. int end = (start + size > 256) ? 256 : start + size, i;
  335. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  336. for (i = start; i < end; i++) {
  337. nv_crtc->lut.r[i] = r[i];
  338. nv_crtc->lut.g[i] = g[i];
  339. nv_crtc->lut.b[i] = b[i];
  340. }
  341. /* We need to know the depth before we upload, but it's possible to
  342. * get called before a framebuffer is bound. If this is the case,
  343. * mark the lut values as dirty by setting depth==0, and it'll be
  344. * uploaded on the first mode_set_base()
  345. */
  346. if (!nv_crtc->base.fb) {
  347. nv_crtc->lut.depth = 0;
  348. return;
  349. }
  350. nv50_crtc_lut_load(crtc);
  351. }
  352. static void
  353. nv50_crtc_save(struct drm_crtc *crtc)
  354. {
  355. NV_ERROR(crtc->dev, "!!\n");
  356. }
  357. static void
  358. nv50_crtc_restore(struct drm_crtc *crtc)
  359. {
  360. NV_ERROR(crtc->dev, "!!\n");
  361. }
  362. static const struct drm_crtc_funcs nv50_crtc_funcs = {
  363. .save = nv50_crtc_save,
  364. .restore = nv50_crtc_restore,
  365. .cursor_set = nv50_crtc_cursor_set,
  366. .cursor_move = nv50_crtc_cursor_move,
  367. .gamma_set = nv50_crtc_gamma_set,
  368. .set_config = drm_crtc_helper_set_config,
  369. .page_flip = nouveau_crtc_page_flip,
  370. .destroy = nv50_crtc_destroy,
  371. };
  372. static void
  373. nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
  374. {
  375. }
  376. static int
  377. nv50_crtc_wait_complete(struct drm_crtc *crtc)
  378. {
  379. struct drm_device *dev = crtc->dev;
  380. struct drm_nouveau_private *dev_priv = dev->dev_private;
  381. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  382. struct nv50_display *disp = nv50_display(dev);
  383. struct nouveau_channel *evo = disp->master;
  384. u64 start;
  385. int ret;
  386. ret = RING_SPACE(evo, 6);
  387. if (ret)
  388. return ret;
  389. BEGIN_RING(evo, 0, 0x0084, 1);
  390. OUT_RING (evo, 0x80000000);
  391. BEGIN_RING(evo, 0, 0x0080, 1);
  392. OUT_RING (evo, 0);
  393. BEGIN_RING(evo, 0, 0x0084, 1);
  394. OUT_RING (evo, 0x00000000);
  395. nv_wo32(disp->ntfy, 0x000, 0x00000000);
  396. FIRE_RING (evo);
  397. start = ptimer->read(dev);
  398. do {
  399. if (nv_ro32(disp->ntfy, 0x000))
  400. return 0;
  401. } while (ptimer->read(dev) - start < 2000000000ULL);
  402. return -EBUSY;
  403. }
  404. static void
  405. nv50_crtc_prepare(struct drm_crtc *crtc)
  406. {
  407. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  408. struct drm_device *dev = crtc->dev;
  409. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  410. nv50_display_flip_stop(crtc);
  411. drm_vblank_pre_modeset(dev, nv_crtc->index);
  412. nv50_crtc_blank(nv_crtc, true);
  413. }
  414. static void
  415. nv50_crtc_commit(struct drm_crtc *crtc)
  416. {
  417. struct drm_device *dev = crtc->dev;
  418. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  419. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  420. nv50_crtc_blank(nv_crtc, false);
  421. drm_vblank_post_modeset(dev, nv_crtc->index);
  422. nv50_crtc_wait_complete(crtc);
  423. nv50_display_flip_next(crtc, crtc->fb, NULL);
  424. }
  425. static bool
  426. nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
  427. struct drm_display_mode *adjusted_mode)
  428. {
  429. return true;
  430. }
  431. static int
  432. nv50_crtc_do_mode_set_base(struct drm_crtc *crtc,
  433. struct drm_framebuffer *passed_fb,
  434. int x, int y, bool atomic)
  435. {
  436. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  437. struct drm_device *dev = nv_crtc->base.dev;
  438. struct drm_nouveau_private *dev_priv = dev->dev_private;
  439. struct nouveau_channel *evo = nv50_display(dev)->master;
  440. struct drm_framebuffer *drm_fb = nv_crtc->base.fb;
  441. struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb);
  442. int ret;
  443. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  444. /* If atomic, we want to switch to the fb we were passed, so
  445. * now we update pointers to do that. (We don't pin; just
  446. * assume we're already pinned and update the base address.)
  447. */
  448. if (atomic) {
  449. drm_fb = passed_fb;
  450. fb = nouveau_framebuffer(passed_fb);
  451. } else {
  452. /* If not atomic, we can go ahead and pin, and unpin the
  453. * old fb we were passed.
  454. */
  455. ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
  456. if (ret)
  457. return ret;
  458. if (passed_fb) {
  459. struct nouveau_framebuffer *ofb = nouveau_framebuffer(passed_fb);
  460. nouveau_bo_unpin(ofb->nvbo);
  461. }
  462. }
  463. nv_crtc->fb.offset = fb->nvbo->bo.offset;
  464. nv_crtc->fb.tile_flags = nouveau_bo_tile_layout(fb->nvbo);
  465. nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
  466. if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
  467. ret = RING_SPACE(evo, 2);
  468. if (ret)
  469. return ret;
  470. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
  471. OUT_RING (evo, fb->r_dma);
  472. }
  473. ret = RING_SPACE(evo, 12);
  474. if (ret)
  475. return ret;
  476. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
  477. OUT_RING (evo, nv_crtc->fb.offset >> 8);
  478. OUT_RING (evo, 0);
  479. OUT_RING (evo, (drm_fb->height << 16) | drm_fb->width);
  480. OUT_RING (evo, fb->r_pitch);
  481. OUT_RING (evo, fb->r_format);
  482. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
  483. OUT_RING (evo, fb->base.depth == 8 ?
  484. NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
  485. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
  486. OUT_RING (evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
  487. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
  488. OUT_RING (evo, (y << 16) | x);
  489. if (nv_crtc->lut.depth != fb->base.depth) {
  490. nv_crtc->lut.depth = fb->base.depth;
  491. nv50_crtc_lut_load(crtc);
  492. }
  493. return 0;
  494. }
  495. static int
  496. nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
  497. struct drm_display_mode *adjusted_mode, int x, int y,
  498. struct drm_framebuffer *old_fb)
  499. {
  500. struct drm_device *dev = crtc->dev;
  501. struct nouveau_channel *evo = nv50_display(dev)->master;
  502. struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
  503. struct nouveau_connector *nv_connector = NULL;
  504. uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
  505. uint32_t hunk1, vunk1, vunk2a, vunk2b;
  506. int ret;
  507. /* Find the connector attached to this CRTC */
  508. nv_connector = nouveau_crtc_connector_get(nv_crtc);
  509. *nv_crtc->mode = *adjusted_mode;
  510. NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
  511. hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
  512. vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
  513. hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
  514. vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
  515. /* I can't give this a proper name, anyone else can? */
  516. hunk1 = adjusted_mode->htotal -
  517. adjusted_mode->hsync_start + adjusted_mode->hdisplay;
  518. vunk1 = adjusted_mode->vtotal -
  519. adjusted_mode->vsync_start + adjusted_mode->vdisplay;
  520. /* Another strange value, this time only for interlaced adjusted_modes. */
  521. vunk2a = 2 * adjusted_mode->vtotal -
  522. adjusted_mode->vsync_start + adjusted_mode->vdisplay;
  523. vunk2b = adjusted_mode->vtotal -
  524. adjusted_mode->vsync_start + adjusted_mode->vtotal;
  525. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  526. vsync_dur /= 2;
  527. vsync_start_to_end /= 2;
  528. vunk1 /= 2;
  529. vunk2a /= 2;
  530. vunk2b /= 2;
  531. /* magic */
  532. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
  533. vsync_start_to_end -= 1;
  534. vunk1 -= 1;
  535. vunk2a -= 1;
  536. vunk2b -= 1;
  537. }
  538. }
  539. ret = RING_SPACE(evo, 17);
  540. if (ret)
  541. return ret;
  542. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
  543. OUT_RING(evo, adjusted_mode->clock | 0x800000);
  544. OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
  545. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
  546. OUT_RING(evo, 0);
  547. OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
  548. OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
  549. OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
  550. (hsync_start_to_end - 1));
  551. OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
  552. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  553. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
  554. OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
  555. } else {
  556. OUT_RING(evo, 0);
  557. OUT_RING(evo, 0);
  558. }
  559. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
  560. OUT_RING(evo, 0);
  561. /* This is the actual resolution of the mode. */
  562. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
  563. OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
  564. BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
  565. OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
  566. nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
  567. nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
  568. return nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
  569. }
  570. static int
  571. nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  572. struct drm_framebuffer *old_fb)
  573. {
  574. int ret;
  575. nv50_display_flip_stop(crtc);
  576. ret = nv50_crtc_do_mode_set_base(crtc, old_fb, x, y, false);
  577. if (ret)
  578. return ret;
  579. ret = nv50_crtc_wait_complete(crtc);
  580. if (ret)
  581. return ret;
  582. return nv50_display_flip_next(crtc, crtc->fb, NULL);
  583. }
  584. static int
  585. nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
  586. struct drm_framebuffer *fb,
  587. int x, int y, enum mode_set_atomic state)
  588. {
  589. int ret;
  590. nv50_display_flip_stop(crtc);
  591. ret = nv50_crtc_do_mode_set_base(crtc, fb, x, y, true);
  592. if (ret)
  593. return ret;
  594. return nv50_crtc_wait_complete(crtc);
  595. }
  596. static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
  597. .dpms = nv50_crtc_dpms,
  598. .prepare = nv50_crtc_prepare,
  599. .commit = nv50_crtc_commit,
  600. .mode_fixup = nv50_crtc_mode_fixup,
  601. .mode_set = nv50_crtc_mode_set,
  602. .mode_set_base = nv50_crtc_mode_set_base,
  603. .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
  604. .load_lut = nv50_crtc_lut_load,
  605. };
  606. int
  607. nv50_crtc_create(struct drm_device *dev, int index)
  608. {
  609. struct nouveau_crtc *nv_crtc = NULL;
  610. int ret, i;
  611. NV_DEBUG_KMS(dev, "\n");
  612. nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
  613. if (!nv_crtc)
  614. return -ENOMEM;
  615. nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
  616. if (!nv_crtc->mode) {
  617. kfree(nv_crtc);
  618. return -ENOMEM;
  619. }
  620. /* Default CLUT parameters, will be activated on the hw upon
  621. * first mode set.
  622. */
  623. for (i = 0; i < 256; i++) {
  624. nv_crtc->lut.r[i] = i << 8;
  625. nv_crtc->lut.g[i] = i << 8;
  626. nv_crtc->lut.b[i] = i << 8;
  627. }
  628. nv_crtc->lut.depth = 0;
  629. ret = nouveau_bo_new(dev, 4096, 0x100, TTM_PL_FLAG_VRAM,
  630. 0, 0x0000, &nv_crtc->lut.nvbo);
  631. if (!ret) {
  632. ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
  633. if (!ret)
  634. ret = nouveau_bo_map(nv_crtc->lut.nvbo);
  635. if (ret)
  636. nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
  637. }
  638. if (ret) {
  639. kfree(nv_crtc->mode);
  640. kfree(nv_crtc);
  641. return ret;
  642. }
  643. nv_crtc->index = index;
  644. /* set function pointers */
  645. nv_crtc->set_dither = nv50_crtc_set_dither;
  646. nv_crtc->set_scale = nv50_crtc_set_scale;
  647. drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
  648. drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
  649. drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
  650. ret = nouveau_bo_new(dev, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
  651. 0, 0x0000, &nv_crtc->cursor.nvbo);
  652. if (!ret) {
  653. ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
  654. if (!ret)
  655. ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
  656. if (ret)
  657. nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
  658. }
  659. nv50_cursor_init(nv_crtc);
  660. return 0;
  661. }