nouveau_state.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.takedown = nouveau_stub_takedown;
  90. engine->vram.flags_valid = nouveau_mem_flags_valid;
  91. break;
  92. case 0x10:
  93. engine->instmem.init = nv04_instmem_init;
  94. engine->instmem.takedown = nv04_instmem_takedown;
  95. engine->instmem.suspend = nv04_instmem_suspend;
  96. engine->instmem.resume = nv04_instmem_resume;
  97. engine->instmem.get = nv04_instmem_get;
  98. engine->instmem.put = nv04_instmem_put;
  99. engine->instmem.map = nv04_instmem_map;
  100. engine->instmem.unmap = nv04_instmem_unmap;
  101. engine->instmem.flush = nv04_instmem_flush;
  102. engine->mc.init = nv04_mc_init;
  103. engine->mc.takedown = nv04_mc_takedown;
  104. engine->timer.init = nv04_timer_init;
  105. engine->timer.read = nv04_timer_read;
  106. engine->timer.takedown = nv04_timer_takedown;
  107. engine->fb.init = nv10_fb_init;
  108. engine->fb.takedown = nv10_fb_takedown;
  109. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  110. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  111. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  112. engine->fifo.channels = 32;
  113. engine->fifo.init = nv10_fifo_init;
  114. engine->fifo.takedown = nv04_fifo_fini;
  115. engine->fifo.disable = nv04_fifo_disable;
  116. engine->fifo.enable = nv04_fifo_enable;
  117. engine->fifo.reassign = nv04_fifo_reassign;
  118. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  119. engine->fifo.channel_id = nv10_fifo_channel_id;
  120. engine->fifo.create_context = nv10_fifo_create_context;
  121. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  122. engine->fifo.load_context = nv10_fifo_load_context;
  123. engine->fifo.unload_context = nv10_fifo_unload_context;
  124. engine->display.early_init = nv04_display_early_init;
  125. engine->display.late_takedown = nv04_display_late_takedown;
  126. engine->display.create = nv04_display_create;
  127. engine->display.init = nv04_display_init;
  128. engine->display.destroy = nv04_display_destroy;
  129. engine->gpio.init = nouveau_stub_init;
  130. engine->gpio.takedown = nouveau_stub_takedown;
  131. engine->gpio.get = nv10_gpio_get;
  132. engine->gpio.set = nv10_gpio_set;
  133. engine->gpio.irq_enable = NULL;
  134. engine->pm.clock_get = nv04_pm_clock_get;
  135. engine->pm.clock_pre = nv04_pm_clock_pre;
  136. engine->pm.clock_set = nv04_pm_clock_set;
  137. engine->vram.init = nouveau_mem_detect;
  138. engine->vram.takedown = nouveau_stub_takedown;
  139. engine->vram.flags_valid = nouveau_mem_flags_valid;
  140. break;
  141. case 0x20:
  142. engine->instmem.init = nv04_instmem_init;
  143. engine->instmem.takedown = nv04_instmem_takedown;
  144. engine->instmem.suspend = nv04_instmem_suspend;
  145. engine->instmem.resume = nv04_instmem_resume;
  146. engine->instmem.get = nv04_instmem_get;
  147. engine->instmem.put = nv04_instmem_put;
  148. engine->instmem.map = nv04_instmem_map;
  149. engine->instmem.unmap = nv04_instmem_unmap;
  150. engine->instmem.flush = nv04_instmem_flush;
  151. engine->mc.init = nv04_mc_init;
  152. engine->mc.takedown = nv04_mc_takedown;
  153. engine->timer.init = nv04_timer_init;
  154. engine->timer.read = nv04_timer_read;
  155. engine->timer.takedown = nv04_timer_takedown;
  156. engine->fb.init = nv10_fb_init;
  157. engine->fb.takedown = nv10_fb_takedown;
  158. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  159. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  160. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  161. engine->fifo.channels = 32;
  162. engine->fifo.init = nv10_fifo_init;
  163. engine->fifo.takedown = nv04_fifo_fini;
  164. engine->fifo.disable = nv04_fifo_disable;
  165. engine->fifo.enable = nv04_fifo_enable;
  166. engine->fifo.reassign = nv04_fifo_reassign;
  167. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  168. engine->fifo.channel_id = nv10_fifo_channel_id;
  169. engine->fifo.create_context = nv10_fifo_create_context;
  170. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  171. engine->fifo.load_context = nv10_fifo_load_context;
  172. engine->fifo.unload_context = nv10_fifo_unload_context;
  173. engine->display.early_init = nv04_display_early_init;
  174. engine->display.late_takedown = nv04_display_late_takedown;
  175. engine->display.create = nv04_display_create;
  176. engine->display.init = nv04_display_init;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->gpio.init = nouveau_stub_init;
  179. engine->gpio.takedown = nouveau_stub_takedown;
  180. engine->gpio.get = nv10_gpio_get;
  181. engine->gpio.set = nv10_gpio_set;
  182. engine->gpio.irq_enable = NULL;
  183. engine->pm.clock_get = nv04_pm_clock_get;
  184. engine->pm.clock_pre = nv04_pm_clock_pre;
  185. engine->pm.clock_set = nv04_pm_clock_set;
  186. engine->vram.init = nouveau_mem_detect;
  187. engine->vram.takedown = nouveau_stub_takedown;
  188. engine->vram.flags_valid = nouveau_mem_flags_valid;
  189. break;
  190. case 0x30:
  191. engine->instmem.init = nv04_instmem_init;
  192. engine->instmem.takedown = nv04_instmem_takedown;
  193. engine->instmem.suspend = nv04_instmem_suspend;
  194. engine->instmem.resume = nv04_instmem_resume;
  195. engine->instmem.get = nv04_instmem_get;
  196. engine->instmem.put = nv04_instmem_put;
  197. engine->instmem.map = nv04_instmem_map;
  198. engine->instmem.unmap = nv04_instmem_unmap;
  199. engine->instmem.flush = nv04_instmem_flush;
  200. engine->mc.init = nv04_mc_init;
  201. engine->mc.takedown = nv04_mc_takedown;
  202. engine->timer.init = nv04_timer_init;
  203. engine->timer.read = nv04_timer_read;
  204. engine->timer.takedown = nv04_timer_takedown;
  205. engine->fb.init = nv30_fb_init;
  206. engine->fb.takedown = nv30_fb_takedown;
  207. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  208. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  209. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  210. engine->fifo.channels = 32;
  211. engine->fifo.init = nv10_fifo_init;
  212. engine->fifo.takedown = nv04_fifo_fini;
  213. engine->fifo.disable = nv04_fifo_disable;
  214. engine->fifo.enable = nv04_fifo_enable;
  215. engine->fifo.reassign = nv04_fifo_reassign;
  216. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  217. engine->fifo.channel_id = nv10_fifo_channel_id;
  218. engine->fifo.create_context = nv10_fifo_create_context;
  219. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  220. engine->fifo.load_context = nv10_fifo_load_context;
  221. engine->fifo.unload_context = nv10_fifo_unload_context;
  222. engine->display.early_init = nv04_display_early_init;
  223. engine->display.late_takedown = nv04_display_late_takedown;
  224. engine->display.create = nv04_display_create;
  225. engine->display.init = nv04_display_init;
  226. engine->display.destroy = nv04_display_destroy;
  227. engine->gpio.init = nouveau_stub_init;
  228. engine->gpio.takedown = nouveau_stub_takedown;
  229. engine->gpio.get = nv10_gpio_get;
  230. engine->gpio.set = nv10_gpio_set;
  231. engine->gpio.irq_enable = NULL;
  232. engine->pm.clock_get = nv04_pm_clock_get;
  233. engine->pm.clock_pre = nv04_pm_clock_pre;
  234. engine->pm.clock_set = nv04_pm_clock_set;
  235. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  236. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  237. engine->vram.init = nouveau_mem_detect;
  238. engine->vram.takedown = nouveau_stub_takedown;
  239. engine->vram.flags_valid = nouveau_mem_flags_valid;
  240. break;
  241. case 0x40:
  242. case 0x60:
  243. engine->instmem.init = nv04_instmem_init;
  244. engine->instmem.takedown = nv04_instmem_takedown;
  245. engine->instmem.suspend = nv04_instmem_suspend;
  246. engine->instmem.resume = nv04_instmem_resume;
  247. engine->instmem.get = nv04_instmem_get;
  248. engine->instmem.put = nv04_instmem_put;
  249. engine->instmem.map = nv04_instmem_map;
  250. engine->instmem.unmap = nv04_instmem_unmap;
  251. engine->instmem.flush = nv04_instmem_flush;
  252. engine->mc.init = nv40_mc_init;
  253. engine->mc.takedown = nv40_mc_takedown;
  254. engine->timer.init = nv04_timer_init;
  255. engine->timer.read = nv04_timer_read;
  256. engine->timer.takedown = nv04_timer_takedown;
  257. engine->fb.init = nv40_fb_init;
  258. engine->fb.takedown = nv40_fb_takedown;
  259. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  260. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  261. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  262. engine->fifo.channels = 32;
  263. engine->fifo.init = nv40_fifo_init;
  264. engine->fifo.takedown = nv04_fifo_fini;
  265. engine->fifo.disable = nv04_fifo_disable;
  266. engine->fifo.enable = nv04_fifo_enable;
  267. engine->fifo.reassign = nv04_fifo_reassign;
  268. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  269. engine->fifo.channel_id = nv10_fifo_channel_id;
  270. engine->fifo.create_context = nv40_fifo_create_context;
  271. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  272. engine->fifo.load_context = nv40_fifo_load_context;
  273. engine->fifo.unload_context = nv40_fifo_unload_context;
  274. engine->display.early_init = nv04_display_early_init;
  275. engine->display.late_takedown = nv04_display_late_takedown;
  276. engine->display.create = nv04_display_create;
  277. engine->display.init = nv04_display_init;
  278. engine->display.destroy = nv04_display_destroy;
  279. engine->gpio.init = nouveau_stub_init;
  280. engine->gpio.takedown = nouveau_stub_takedown;
  281. engine->gpio.get = nv10_gpio_get;
  282. engine->gpio.set = nv10_gpio_set;
  283. engine->gpio.irq_enable = NULL;
  284. engine->pm.clock_get = nv04_pm_clock_get;
  285. engine->pm.clock_pre = nv04_pm_clock_pre;
  286. engine->pm.clock_set = nv04_pm_clock_set;
  287. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  288. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  289. engine->pm.temp_get = nv40_temp_get;
  290. engine->vram.init = nouveau_mem_detect;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xA0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.init = nv50_display_init;
  333. engine->display.destroy = nv50_display_destroy;
  334. engine->gpio.init = nv50_gpio_init;
  335. engine->gpio.takedown = nv50_gpio_fini;
  336. engine->gpio.get = nv50_gpio_get;
  337. engine->gpio.set = nv50_gpio_set;
  338. engine->gpio.irq_register = nv50_gpio_irq_register;
  339. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  340. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  341. switch (dev_priv->chipset) {
  342. case 0x84:
  343. case 0x86:
  344. case 0x92:
  345. case 0x94:
  346. case 0x96:
  347. case 0x98:
  348. case 0xa0:
  349. case 0xaa:
  350. case 0xac:
  351. case 0x50:
  352. engine->pm.clock_get = nv50_pm_clock_get;
  353. engine->pm.clock_pre = nv50_pm_clock_pre;
  354. engine->pm.clock_set = nv50_pm_clock_set;
  355. break;
  356. default:
  357. engine->pm.clock_get = nva3_pm_clock_get;
  358. engine->pm.clock_pre = nva3_pm_clock_pre;
  359. engine->pm.clock_set = nva3_pm_clock_set;
  360. break;
  361. }
  362. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  363. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  364. if (dev_priv->chipset >= 0x84)
  365. engine->pm.temp_get = nv84_temp_get;
  366. else
  367. engine->pm.temp_get = nv40_temp_get;
  368. engine->vram.init = nv50_vram_init;
  369. engine->vram.takedown = nv50_vram_fini;
  370. engine->vram.get = nv50_vram_new;
  371. engine->vram.put = nv50_vram_del;
  372. engine->vram.flags_valid = nv50_vram_flags_valid;
  373. break;
  374. case 0xC0:
  375. engine->instmem.init = nvc0_instmem_init;
  376. engine->instmem.takedown = nvc0_instmem_takedown;
  377. engine->instmem.suspend = nvc0_instmem_suspend;
  378. engine->instmem.resume = nvc0_instmem_resume;
  379. engine->instmem.get = nv50_instmem_get;
  380. engine->instmem.put = nv50_instmem_put;
  381. engine->instmem.map = nv50_instmem_map;
  382. engine->instmem.unmap = nv50_instmem_unmap;
  383. engine->instmem.flush = nv84_instmem_flush;
  384. engine->mc.init = nv50_mc_init;
  385. engine->mc.takedown = nv50_mc_takedown;
  386. engine->timer.init = nv04_timer_init;
  387. engine->timer.read = nv04_timer_read;
  388. engine->timer.takedown = nv04_timer_takedown;
  389. engine->fb.init = nvc0_fb_init;
  390. engine->fb.takedown = nvc0_fb_takedown;
  391. engine->fifo.channels = 128;
  392. engine->fifo.init = nvc0_fifo_init;
  393. engine->fifo.takedown = nvc0_fifo_takedown;
  394. engine->fifo.disable = nvc0_fifo_disable;
  395. engine->fifo.enable = nvc0_fifo_enable;
  396. engine->fifo.reassign = nvc0_fifo_reassign;
  397. engine->fifo.channel_id = nvc0_fifo_channel_id;
  398. engine->fifo.create_context = nvc0_fifo_create_context;
  399. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  400. engine->fifo.load_context = nvc0_fifo_load_context;
  401. engine->fifo.unload_context = nvc0_fifo_unload_context;
  402. engine->display.early_init = nv50_display_early_init;
  403. engine->display.late_takedown = nv50_display_late_takedown;
  404. engine->display.create = nv50_display_create;
  405. engine->display.init = nv50_display_init;
  406. engine->display.destroy = nv50_display_destroy;
  407. engine->gpio.init = nv50_gpio_init;
  408. engine->gpio.takedown = nouveau_stub_takedown;
  409. engine->gpio.get = nv50_gpio_get;
  410. engine->gpio.set = nv50_gpio_set;
  411. engine->gpio.irq_register = nv50_gpio_irq_register;
  412. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. engine->pm.temp_get = nv84_temp_get;
  420. break;
  421. default:
  422. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  423. return 1;
  424. }
  425. return 0;
  426. }
  427. static unsigned int
  428. nouveau_vga_set_decode(void *priv, bool state)
  429. {
  430. struct drm_device *dev = priv;
  431. struct drm_nouveau_private *dev_priv = dev->dev_private;
  432. if (dev_priv->chipset >= 0x40)
  433. nv_wr32(dev, 0x88054, state);
  434. else
  435. nv_wr32(dev, 0x1854, state);
  436. if (state)
  437. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  438. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  439. else
  440. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  441. }
  442. static int
  443. nouveau_card_init_channel(struct drm_device *dev)
  444. {
  445. struct drm_nouveau_private *dev_priv = dev->dev_private;
  446. int ret;
  447. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  448. NvDmaFB, NvDmaTT);
  449. if (ret)
  450. return ret;
  451. mutex_unlock(&dev_priv->channel->mutex);
  452. return 0;
  453. }
  454. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  455. enum vga_switcheroo_state state)
  456. {
  457. struct drm_device *dev = pci_get_drvdata(pdev);
  458. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  459. if (state == VGA_SWITCHEROO_ON) {
  460. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  461. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  462. nouveau_pci_resume(pdev);
  463. drm_kms_helper_poll_enable(dev);
  464. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  465. } else {
  466. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  467. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  468. drm_kms_helper_poll_disable(dev);
  469. nouveau_pci_suspend(pdev, pmm);
  470. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  471. }
  472. }
  473. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  474. {
  475. struct drm_device *dev = pci_get_drvdata(pdev);
  476. nouveau_fbcon_output_poll_changed(dev);
  477. }
  478. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  479. {
  480. struct drm_device *dev = pci_get_drvdata(pdev);
  481. bool can_switch;
  482. spin_lock(&dev->count_lock);
  483. can_switch = (dev->open_count == 0);
  484. spin_unlock(&dev->count_lock);
  485. return can_switch;
  486. }
  487. int
  488. nouveau_card_init(struct drm_device *dev)
  489. {
  490. struct drm_nouveau_private *dev_priv = dev->dev_private;
  491. struct nouveau_engine *engine;
  492. int ret, e = 0;
  493. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  494. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  495. nouveau_switcheroo_reprobe,
  496. nouveau_switcheroo_can_switch);
  497. /* Initialise internal driver API hooks */
  498. ret = nouveau_init_engine_ptrs(dev);
  499. if (ret)
  500. goto out;
  501. engine = &dev_priv->engine;
  502. spin_lock_init(&dev_priv->channels.lock);
  503. spin_lock_init(&dev_priv->tile.lock);
  504. spin_lock_init(&dev_priv->context_switch_lock);
  505. spin_lock_init(&dev_priv->vm_lock);
  506. /* Make the CRTCs and I2C buses accessible */
  507. ret = engine->display.early_init(dev);
  508. if (ret)
  509. goto out;
  510. /* Parse BIOS tables / Run init tables if card not POSTed */
  511. ret = nouveau_bios_init(dev);
  512. if (ret)
  513. goto out_display_early;
  514. nouveau_pm_init(dev);
  515. ret = engine->vram.init(dev);
  516. if (ret)
  517. goto out_bios;
  518. ret = nouveau_gpuobj_init(dev);
  519. if (ret)
  520. goto out_vram;
  521. ret = engine->instmem.init(dev);
  522. if (ret)
  523. goto out_gpuobj;
  524. ret = nouveau_mem_vram_init(dev);
  525. if (ret)
  526. goto out_instmem;
  527. ret = nouveau_mem_gart_init(dev);
  528. if (ret)
  529. goto out_ttmvram;
  530. /* PMC */
  531. ret = engine->mc.init(dev);
  532. if (ret)
  533. goto out_gart;
  534. /* PGPIO */
  535. ret = engine->gpio.init(dev);
  536. if (ret)
  537. goto out_mc;
  538. /* PTIMER */
  539. ret = engine->timer.init(dev);
  540. if (ret)
  541. goto out_gpio;
  542. /* PFB */
  543. ret = engine->fb.init(dev);
  544. if (ret)
  545. goto out_timer;
  546. if (!dev_priv->noaccel) {
  547. switch (dev_priv->card_type) {
  548. case NV_04:
  549. nv04_graph_create(dev);
  550. break;
  551. case NV_10:
  552. nv10_graph_create(dev);
  553. break;
  554. case NV_20:
  555. case NV_30:
  556. nv20_graph_create(dev);
  557. break;
  558. case NV_40:
  559. nv40_graph_create(dev);
  560. break;
  561. case NV_50:
  562. nv50_graph_create(dev);
  563. break;
  564. case NV_C0:
  565. nvc0_graph_create(dev);
  566. break;
  567. default:
  568. break;
  569. }
  570. switch (dev_priv->chipset) {
  571. case 0x84:
  572. case 0x86:
  573. case 0x92:
  574. case 0x94:
  575. case 0x96:
  576. case 0xa0:
  577. nv84_crypt_create(dev);
  578. break;
  579. }
  580. switch (dev_priv->card_type) {
  581. case NV_50:
  582. switch (dev_priv->chipset) {
  583. case 0xa3:
  584. case 0xa5:
  585. case 0xa8:
  586. case 0xaf:
  587. nva3_copy_create(dev);
  588. break;
  589. }
  590. break;
  591. case NV_C0:
  592. nvc0_copy_create(dev, 0);
  593. nvc0_copy_create(dev, 1);
  594. break;
  595. default:
  596. break;
  597. }
  598. if (dev_priv->card_type == NV_40)
  599. nv40_mpeg_create(dev);
  600. else
  601. if (dev_priv->card_type == NV_50 &&
  602. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  603. nv50_mpeg_create(dev);
  604. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  605. if (dev_priv->eng[e]) {
  606. ret = dev_priv->eng[e]->init(dev, e);
  607. if (ret)
  608. goto out_engine;
  609. }
  610. }
  611. /* PFIFO */
  612. ret = engine->fifo.init(dev);
  613. if (ret)
  614. goto out_engine;
  615. }
  616. ret = engine->display.create(dev);
  617. if (ret)
  618. goto out_fifo;
  619. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  620. if (ret)
  621. goto out_vblank;
  622. ret = nouveau_irq_init(dev);
  623. if (ret)
  624. goto out_vblank;
  625. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  626. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  627. ret = nouveau_fence_init(dev);
  628. if (ret)
  629. goto out_irq;
  630. ret = nouveau_card_init_channel(dev);
  631. if (ret)
  632. goto out_fence;
  633. }
  634. nouveau_fbcon_init(dev);
  635. drm_kms_helper_poll_init(dev);
  636. return 0;
  637. out_fence:
  638. nouveau_fence_fini(dev);
  639. out_irq:
  640. nouveau_irq_fini(dev);
  641. out_vblank:
  642. drm_vblank_cleanup(dev);
  643. engine->display.destroy(dev);
  644. out_fifo:
  645. if (!dev_priv->noaccel)
  646. engine->fifo.takedown(dev);
  647. out_engine:
  648. if (!dev_priv->noaccel) {
  649. for (e = e - 1; e >= 0; e--) {
  650. if (!dev_priv->eng[e])
  651. continue;
  652. dev_priv->eng[e]->fini(dev, e, false);
  653. dev_priv->eng[e]->destroy(dev,e );
  654. }
  655. }
  656. engine->fb.takedown(dev);
  657. out_timer:
  658. engine->timer.takedown(dev);
  659. out_gpio:
  660. engine->gpio.takedown(dev);
  661. out_mc:
  662. engine->mc.takedown(dev);
  663. out_gart:
  664. nouveau_mem_gart_fini(dev);
  665. out_ttmvram:
  666. nouveau_mem_vram_fini(dev);
  667. out_instmem:
  668. engine->instmem.takedown(dev);
  669. out_gpuobj:
  670. nouveau_gpuobj_takedown(dev);
  671. out_vram:
  672. engine->vram.takedown(dev);
  673. out_bios:
  674. nouveau_pm_fini(dev);
  675. nouveau_bios_takedown(dev);
  676. out_display_early:
  677. engine->display.late_takedown(dev);
  678. out:
  679. vga_client_register(dev->pdev, NULL, NULL, NULL);
  680. return ret;
  681. }
  682. static void nouveau_card_takedown(struct drm_device *dev)
  683. {
  684. struct drm_nouveau_private *dev_priv = dev->dev_private;
  685. struct nouveau_engine *engine = &dev_priv->engine;
  686. int e;
  687. drm_kms_helper_poll_fini(dev);
  688. nouveau_fbcon_fini(dev);
  689. if (dev_priv->channel) {
  690. nouveau_channel_put_unlocked(&dev_priv->channel);
  691. nouveau_fence_fini(dev);
  692. }
  693. engine->display.destroy(dev);
  694. if (!dev_priv->noaccel) {
  695. engine->fifo.takedown(dev);
  696. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  697. if (dev_priv->eng[e]) {
  698. dev_priv->eng[e]->fini(dev, e, false);
  699. dev_priv->eng[e]->destroy(dev,e );
  700. }
  701. }
  702. }
  703. engine->fb.takedown(dev);
  704. engine->timer.takedown(dev);
  705. engine->gpio.takedown(dev);
  706. engine->mc.takedown(dev);
  707. engine->display.late_takedown(dev);
  708. if (dev_priv->vga_ram) {
  709. nouveau_bo_unpin(dev_priv->vga_ram);
  710. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  711. }
  712. mutex_lock(&dev->struct_mutex);
  713. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  714. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  715. mutex_unlock(&dev->struct_mutex);
  716. nouveau_mem_gart_fini(dev);
  717. nouveau_mem_vram_fini(dev);
  718. engine->instmem.takedown(dev);
  719. nouveau_gpuobj_takedown(dev);
  720. engine->vram.takedown(dev);
  721. nouveau_irq_fini(dev);
  722. drm_vblank_cleanup(dev);
  723. nouveau_pm_fini(dev);
  724. nouveau_bios_takedown(dev);
  725. vga_client_register(dev->pdev, NULL, NULL, NULL);
  726. }
  727. int
  728. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  729. {
  730. struct drm_nouveau_private *dev_priv = dev->dev_private;
  731. struct nouveau_fpriv *fpriv;
  732. int ret;
  733. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  734. if (unlikely(!fpriv))
  735. return -ENOMEM;
  736. spin_lock_init(&fpriv->lock);
  737. INIT_LIST_HEAD(&fpriv->channels);
  738. if (dev_priv->card_type == NV_50) {
  739. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  740. &fpriv->vm);
  741. if (ret) {
  742. kfree(fpriv);
  743. return ret;
  744. }
  745. } else
  746. if (dev_priv->card_type >= NV_C0) {
  747. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  748. &fpriv->vm);
  749. if (ret) {
  750. kfree(fpriv);
  751. return ret;
  752. }
  753. }
  754. file_priv->driver_priv = fpriv;
  755. return 0;
  756. }
  757. /* here a client dies, release the stuff that was allocated for its
  758. * file_priv */
  759. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  760. {
  761. nouveau_channel_cleanup(dev, file_priv);
  762. }
  763. void
  764. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  765. {
  766. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  767. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  768. kfree(fpriv);
  769. }
  770. /* first module load, setup the mmio/fb mapping */
  771. /* KMS: we need mmio at load time, not when the first drm client opens. */
  772. int nouveau_firstopen(struct drm_device *dev)
  773. {
  774. return 0;
  775. }
  776. /* if we have an OF card, copy vbios to RAMIN */
  777. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  778. {
  779. #if defined(__powerpc__)
  780. int size, i;
  781. const uint32_t *bios;
  782. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  783. if (!dn) {
  784. NV_INFO(dev, "Unable to get the OF node\n");
  785. return;
  786. }
  787. bios = of_get_property(dn, "NVDA,BMP", &size);
  788. if (bios) {
  789. for (i = 0; i < size; i += 4)
  790. nv_wi32(dev, i, bios[i/4]);
  791. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  792. } else {
  793. NV_INFO(dev, "Unable to get the OF bios\n");
  794. }
  795. #endif
  796. }
  797. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  798. {
  799. struct pci_dev *pdev = dev->pdev;
  800. struct apertures_struct *aper = alloc_apertures(3);
  801. if (!aper)
  802. return NULL;
  803. aper->ranges[0].base = pci_resource_start(pdev, 1);
  804. aper->ranges[0].size = pci_resource_len(pdev, 1);
  805. aper->count = 1;
  806. if (pci_resource_len(pdev, 2)) {
  807. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  808. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  809. aper->count++;
  810. }
  811. if (pci_resource_len(pdev, 3)) {
  812. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  813. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  814. aper->count++;
  815. }
  816. return aper;
  817. }
  818. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  819. {
  820. struct drm_nouveau_private *dev_priv = dev->dev_private;
  821. bool primary = false;
  822. dev_priv->apertures = nouveau_get_apertures(dev);
  823. if (!dev_priv->apertures)
  824. return -ENOMEM;
  825. #ifdef CONFIG_X86
  826. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  827. #endif
  828. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  829. return 0;
  830. }
  831. int nouveau_load(struct drm_device *dev, unsigned long flags)
  832. {
  833. struct drm_nouveau_private *dev_priv;
  834. uint32_t reg0;
  835. resource_size_t mmio_start_offs;
  836. int ret;
  837. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  838. if (!dev_priv) {
  839. ret = -ENOMEM;
  840. goto err_out;
  841. }
  842. dev->dev_private = dev_priv;
  843. dev_priv->dev = dev;
  844. dev_priv->flags = flags & NOUVEAU_FLAGS;
  845. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  846. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  847. /* resource 0 is mmio regs */
  848. /* resource 1 is linear FB */
  849. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  850. /* resource 6 is bios */
  851. /* map the mmio regs */
  852. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  853. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  854. if (!dev_priv->mmio) {
  855. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  856. "Please report your setup to " DRIVER_EMAIL "\n");
  857. ret = -EINVAL;
  858. goto err_priv;
  859. }
  860. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  861. (unsigned long long)mmio_start_offs);
  862. #ifdef __BIG_ENDIAN
  863. /* Put the card in BE mode if it's not */
  864. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  865. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  866. DRM_MEMORYBARRIER();
  867. #endif
  868. /* Time to determine the card architecture */
  869. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  870. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  871. /* We're dealing with >=NV10 */
  872. if ((reg0 & 0x0f000000) > 0) {
  873. /* Bit 27-20 contain the architecture in hex */
  874. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  875. dev_priv->stepping = (reg0 & 0xff);
  876. /* NV04 or NV05 */
  877. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  878. if (reg0 & 0x00f00000)
  879. dev_priv->chipset = 0x05;
  880. else
  881. dev_priv->chipset = 0x04;
  882. } else
  883. dev_priv->chipset = 0xff;
  884. switch (dev_priv->chipset & 0xf0) {
  885. case 0x00:
  886. case 0x10:
  887. case 0x20:
  888. case 0x30:
  889. dev_priv->card_type = dev_priv->chipset & 0xf0;
  890. break;
  891. case 0x40:
  892. case 0x60:
  893. dev_priv->card_type = NV_40;
  894. break;
  895. case 0x50:
  896. case 0x80:
  897. case 0x90:
  898. case 0xa0:
  899. dev_priv->card_type = NV_50;
  900. break;
  901. case 0xc0:
  902. dev_priv->card_type = NV_C0;
  903. break;
  904. default:
  905. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  906. ret = -EINVAL;
  907. goto err_mmio;
  908. }
  909. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  910. dev_priv->card_type, reg0);
  911. /* Determine whether we'll attempt acceleration or not, some
  912. * cards are disabled by default here due to them being known
  913. * non-functional, or never been tested due to lack of hw.
  914. */
  915. dev_priv->noaccel = !!nouveau_noaccel;
  916. if (nouveau_noaccel == -1) {
  917. switch (dev_priv->chipset) {
  918. case 0xc1: /* known broken */
  919. case 0xc8: /* never tested */
  920. NV_INFO(dev, "acceleration disabled by default, pass "
  921. "noaccel=0 to force enable\n");
  922. dev_priv->noaccel = true;
  923. break;
  924. default:
  925. dev_priv->noaccel = false;
  926. break;
  927. }
  928. }
  929. ret = nouveau_remove_conflicting_drivers(dev);
  930. if (ret)
  931. goto err_mmio;
  932. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  933. if (dev_priv->card_type >= NV_40) {
  934. int ramin_bar = 2;
  935. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  936. ramin_bar = 3;
  937. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  938. dev_priv->ramin =
  939. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  940. dev_priv->ramin_size);
  941. if (!dev_priv->ramin) {
  942. NV_ERROR(dev, "Failed to PRAMIN BAR");
  943. ret = -ENOMEM;
  944. goto err_mmio;
  945. }
  946. } else {
  947. dev_priv->ramin_size = 1 * 1024 * 1024;
  948. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  949. dev_priv->ramin_size);
  950. if (!dev_priv->ramin) {
  951. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  952. ret = -ENOMEM;
  953. goto err_mmio;
  954. }
  955. }
  956. nouveau_OF_copy_vbios_to_ramin(dev);
  957. /* Special flags */
  958. if (dev->pci_device == 0x01a0)
  959. dev_priv->flags |= NV_NFORCE;
  960. else if (dev->pci_device == 0x01f0)
  961. dev_priv->flags |= NV_NFORCE2;
  962. /* For kernel modesetting, init card now and bring up fbcon */
  963. ret = nouveau_card_init(dev);
  964. if (ret)
  965. goto err_ramin;
  966. return 0;
  967. err_ramin:
  968. iounmap(dev_priv->ramin);
  969. err_mmio:
  970. iounmap(dev_priv->mmio);
  971. err_priv:
  972. kfree(dev_priv);
  973. dev->dev_private = NULL;
  974. err_out:
  975. return ret;
  976. }
  977. void nouveau_lastclose(struct drm_device *dev)
  978. {
  979. vga_switcheroo_process_delayed_switch();
  980. }
  981. int nouveau_unload(struct drm_device *dev)
  982. {
  983. struct drm_nouveau_private *dev_priv = dev->dev_private;
  984. nouveau_card_takedown(dev);
  985. iounmap(dev_priv->mmio);
  986. iounmap(dev_priv->ramin);
  987. kfree(dev_priv);
  988. dev->dev_private = NULL;
  989. return 0;
  990. }
  991. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  992. struct drm_file *file_priv)
  993. {
  994. struct drm_nouveau_private *dev_priv = dev->dev_private;
  995. struct drm_nouveau_getparam *getparam = data;
  996. switch (getparam->param) {
  997. case NOUVEAU_GETPARAM_CHIPSET_ID:
  998. getparam->value = dev_priv->chipset;
  999. break;
  1000. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1001. getparam->value = dev->pci_vendor;
  1002. break;
  1003. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1004. getparam->value = dev->pci_device;
  1005. break;
  1006. case NOUVEAU_GETPARAM_BUS_TYPE:
  1007. if (drm_pci_device_is_agp(dev))
  1008. getparam->value = NV_AGP;
  1009. else if (pci_is_pcie(dev->pdev))
  1010. getparam->value = NV_PCIE;
  1011. else
  1012. getparam->value = NV_PCI;
  1013. break;
  1014. case NOUVEAU_GETPARAM_FB_SIZE:
  1015. getparam->value = dev_priv->fb_available_size;
  1016. break;
  1017. case NOUVEAU_GETPARAM_AGP_SIZE:
  1018. getparam->value = dev_priv->gart_info.aper_size;
  1019. break;
  1020. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1021. getparam->value = 0; /* deprecated */
  1022. break;
  1023. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1024. getparam->value = dev_priv->engine.timer.read(dev);
  1025. break;
  1026. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1027. getparam->value = 1;
  1028. break;
  1029. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1030. getparam->value = 1;
  1031. break;
  1032. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1033. /* NV40 and NV50 versions are quite different, but register
  1034. * address is the same. User is supposed to know the card
  1035. * family anyway... */
  1036. if (dev_priv->chipset >= 0x40) {
  1037. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1038. break;
  1039. }
  1040. /* FALLTHRU */
  1041. default:
  1042. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1043. return -EINVAL;
  1044. }
  1045. return 0;
  1046. }
  1047. int
  1048. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1049. struct drm_file *file_priv)
  1050. {
  1051. struct drm_nouveau_setparam *setparam = data;
  1052. switch (setparam->param) {
  1053. default:
  1054. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1055. return -EINVAL;
  1056. }
  1057. return 0;
  1058. }
  1059. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1060. bool
  1061. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1062. uint32_t reg, uint32_t mask, uint32_t val)
  1063. {
  1064. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1065. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1066. uint64_t start = ptimer->read(dev);
  1067. do {
  1068. if ((nv_rd32(dev, reg) & mask) == val)
  1069. return true;
  1070. } while (ptimer->read(dev) - start < timeout);
  1071. return false;
  1072. }
  1073. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1074. bool
  1075. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1076. uint32_t reg, uint32_t mask, uint32_t val)
  1077. {
  1078. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1079. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1080. uint64_t start = ptimer->read(dev);
  1081. do {
  1082. if ((nv_rd32(dev, reg) & mask) != val)
  1083. return true;
  1084. } while (ptimer->read(dev) - start < timeout);
  1085. return false;
  1086. }
  1087. /* Waits for PGRAPH to go completely idle */
  1088. bool nouveau_wait_for_idle(struct drm_device *dev)
  1089. {
  1090. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1091. uint32_t mask = ~0;
  1092. if (dev_priv->card_type == NV_40)
  1093. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1094. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1095. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1096. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1097. return false;
  1098. }
  1099. return true;
  1100. }