nouveau_drv.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_DISPLAY 15
  138. #define NVOBJ_ENGINE_NR 16
  139. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  140. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  141. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  142. #define NVOBJ_FLAG_VM (1 << 3)
  143. #define NVOBJ_FLAG_VM_USER (1 << 4)
  144. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  145. struct nouveau_gpuobj {
  146. struct drm_device *dev;
  147. struct kref refcount;
  148. struct list_head list;
  149. void *node;
  150. u32 *suspend;
  151. uint32_t flags;
  152. u32 size;
  153. u32 pinst; /* PRAMIN BAR offset */
  154. u32 cinst; /* Channel offset */
  155. u64 vinst; /* VRAM address */
  156. u64 linst; /* VM address */
  157. uint32_t engine;
  158. uint32_t class;
  159. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  160. void *priv;
  161. };
  162. struct nouveau_page_flip_state {
  163. struct list_head head;
  164. struct drm_pending_vblank_event *event;
  165. int crtc, bpp, pitch, x, y;
  166. uint64_t offset;
  167. };
  168. enum nouveau_channel_mutex_class {
  169. NOUVEAU_UCHANNEL_MUTEX,
  170. NOUVEAU_KCHANNEL_MUTEX
  171. };
  172. struct nouveau_channel {
  173. struct drm_device *dev;
  174. struct list_head list;
  175. int id;
  176. /* references to the channel data structure */
  177. struct kref ref;
  178. /* users of the hardware channel resources, the hardware
  179. * context will be kicked off when it reaches zero. */
  180. atomic_t users;
  181. struct mutex mutex;
  182. /* owner of this fifo */
  183. struct drm_file *file_priv;
  184. /* mapping of the fifo itself */
  185. struct drm_local_map *map;
  186. /* mapping of the regs controlling the fifo */
  187. void __iomem *user;
  188. uint32_t user_get;
  189. uint32_t user_put;
  190. /* Fencing */
  191. struct {
  192. /* lock protects the pending list only */
  193. spinlock_t lock;
  194. struct list_head pending;
  195. uint32_t sequence;
  196. uint32_t sequence_ack;
  197. atomic_t last_sequence_irq;
  198. struct nouveau_vma vma;
  199. } fence;
  200. /* DMA push buffer */
  201. struct nouveau_gpuobj *pushbuf;
  202. struct nouveau_bo *pushbuf_bo;
  203. struct nouveau_vma pushbuf_vma;
  204. uint32_t pushbuf_base;
  205. /* Notifier memory */
  206. struct nouveau_bo *notifier_bo;
  207. struct nouveau_vma notifier_vma;
  208. struct drm_mm notifier_heap;
  209. /* PFIFO context */
  210. struct nouveau_gpuobj *ramfc;
  211. struct nouveau_gpuobj *cache;
  212. void *fifo_priv;
  213. /* Execution engine contexts */
  214. void *engctx[NVOBJ_ENGINE_NR];
  215. /* NV50 VM */
  216. struct nouveau_vm *vm;
  217. struct nouveau_gpuobj *vm_pd;
  218. /* Objects */
  219. struct nouveau_gpuobj *ramin; /* Private instmem */
  220. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  221. struct nouveau_ramht *ramht; /* Hash table */
  222. /* GPU object info for stuff used in-kernel (mm_enabled) */
  223. uint32_t m2mf_ntfy;
  224. uint32_t vram_handle;
  225. uint32_t gart_handle;
  226. bool accel_done;
  227. /* Push buffer state (only for drm's channel on !mm_enabled) */
  228. struct {
  229. int max;
  230. int free;
  231. int cur;
  232. int put;
  233. /* access via pushbuf_bo */
  234. int ib_base;
  235. int ib_max;
  236. int ib_free;
  237. int ib_put;
  238. } dma;
  239. uint32_t sw_subchannel[8];
  240. struct nouveau_vma dispc_vma[2];
  241. struct {
  242. struct nouveau_gpuobj *vblsem;
  243. uint32_t vblsem_head;
  244. uint32_t vblsem_offset;
  245. uint32_t vblsem_rval;
  246. struct list_head vbl_wait;
  247. struct list_head flip;
  248. } nvsw;
  249. struct {
  250. bool active;
  251. char name[32];
  252. struct drm_info_list info;
  253. } debugfs;
  254. };
  255. struct nouveau_exec_engine {
  256. void (*destroy)(struct drm_device *, int engine);
  257. int (*init)(struct drm_device *, int engine);
  258. int (*fini)(struct drm_device *, int engine, bool suspend);
  259. int (*context_new)(struct nouveau_channel *, int engine);
  260. void (*context_del)(struct nouveau_channel *, int engine);
  261. int (*object_new)(struct nouveau_channel *, int engine,
  262. u32 handle, u16 class);
  263. void (*set_tile_region)(struct drm_device *dev, int i);
  264. void (*tlb_flush)(struct drm_device *, int engine);
  265. };
  266. struct nouveau_instmem_engine {
  267. void *priv;
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. int (*suspend)(struct drm_device *dev);
  271. void (*resume)(struct drm_device *dev);
  272. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  273. u32 size, u32 align);
  274. void (*put)(struct nouveau_gpuobj *);
  275. int (*map)(struct nouveau_gpuobj *);
  276. void (*unmap)(struct nouveau_gpuobj *);
  277. void (*flush)(struct drm_device *);
  278. };
  279. struct nouveau_mc_engine {
  280. int (*init)(struct drm_device *dev);
  281. void (*takedown)(struct drm_device *dev);
  282. };
  283. struct nouveau_timer_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. uint64_t (*read)(struct drm_device *dev);
  287. };
  288. struct nouveau_fb_engine {
  289. int num_tiles;
  290. struct drm_mm tag_heap;
  291. void *priv;
  292. int (*init)(struct drm_device *dev);
  293. void (*takedown)(struct drm_device *dev);
  294. void (*init_tile_region)(struct drm_device *dev, int i,
  295. uint32_t addr, uint32_t size,
  296. uint32_t pitch, uint32_t flags);
  297. void (*set_tile_region)(struct drm_device *dev, int i);
  298. void (*free_tile_region)(struct drm_device *dev, int i);
  299. };
  300. struct nouveau_fifo_engine {
  301. void *priv;
  302. int channels;
  303. struct nouveau_gpuobj *playlist[2];
  304. int cur_playlist;
  305. int (*init)(struct drm_device *);
  306. void (*takedown)(struct drm_device *);
  307. void (*disable)(struct drm_device *);
  308. void (*enable)(struct drm_device *);
  309. bool (*reassign)(struct drm_device *, bool enable);
  310. bool (*cache_pull)(struct drm_device *dev, bool enable);
  311. int (*channel_id)(struct drm_device *);
  312. int (*create_context)(struct nouveau_channel *);
  313. void (*destroy_context)(struct nouveau_channel *);
  314. int (*load_context)(struct nouveau_channel *);
  315. int (*unload_context)(struct drm_device *);
  316. void (*tlb_flush)(struct drm_device *dev);
  317. };
  318. struct nouveau_display_engine {
  319. void *priv;
  320. int (*early_init)(struct drm_device *);
  321. void (*late_takedown)(struct drm_device *);
  322. int (*create)(struct drm_device *);
  323. int (*init)(struct drm_device *);
  324. void (*destroy)(struct drm_device *);
  325. };
  326. struct nouveau_gpio_engine {
  327. void *priv;
  328. int (*init)(struct drm_device *);
  329. void (*takedown)(struct drm_device *);
  330. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  331. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  332. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  333. void (*)(void *, int), void *);
  334. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  335. void (*)(void *, int), void *);
  336. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  337. };
  338. struct nouveau_pm_voltage_level {
  339. u8 voltage;
  340. u8 vid;
  341. };
  342. struct nouveau_pm_voltage {
  343. bool supported;
  344. u8 vid_mask;
  345. struct nouveau_pm_voltage_level *level;
  346. int nr_level;
  347. };
  348. struct nouveau_pm_memtiming {
  349. int id;
  350. u32 reg_100220;
  351. u32 reg_100224;
  352. u32 reg_100228;
  353. u32 reg_10022c;
  354. u32 reg_100230;
  355. u32 reg_100234;
  356. u32 reg_100238;
  357. u32 reg_10023c;
  358. u32 reg_100240;
  359. };
  360. #define NOUVEAU_PM_MAX_LEVEL 8
  361. struct nouveau_pm_level {
  362. struct device_attribute dev_attr;
  363. char name[32];
  364. int id;
  365. u32 core;
  366. u32 memory;
  367. u32 shader;
  368. u32 unk05;
  369. u32 unk0a;
  370. u8 voltage;
  371. u8 fanspeed;
  372. u16 memscript;
  373. struct nouveau_pm_memtiming *timing;
  374. };
  375. struct nouveau_pm_temp_sensor_constants {
  376. u16 offset_constant;
  377. s16 offset_mult;
  378. s16 offset_div;
  379. s16 slope_mult;
  380. s16 slope_div;
  381. };
  382. struct nouveau_pm_threshold_temp {
  383. s16 critical;
  384. s16 down_clock;
  385. s16 fan_boost;
  386. };
  387. struct nouveau_pm_memtimings {
  388. bool supported;
  389. struct nouveau_pm_memtiming *timing;
  390. int nr_timing;
  391. };
  392. struct nouveau_pm_engine {
  393. struct nouveau_pm_voltage voltage;
  394. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  395. int nr_perflvl;
  396. struct nouveau_pm_memtimings memtimings;
  397. struct nouveau_pm_temp_sensor_constants sensor_constants;
  398. struct nouveau_pm_threshold_temp threshold_temp;
  399. struct nouveau_pm_level boot;
  400. struct nouveau_pm_level *cur;
  401. struct device *hwmon;
  402. struct notifier_block acpi_nb;
  403. int (*clock_get)(struct drm_device *, u32 id);
  404. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  405. u32 id, int khz);
  406. void (*clock_set)(struct drm_device *, void *);
  407. int (*voltage_get)(struct drm_device *);
  408. int (*voltage_set)(struct drm_device *, int voltage);
  409. int (*fanspeed_get)(struct drm_device *);
  410. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  411. int (*temp_get)(struct drm_device *);
  412. };
  413. struct nouveau_vram_engine {
  414. struct nouveau_mm *mm;
  415. int (*init)(struct drm_device *);
  416. void (*takedown)(struct drm_device *dev);
  417. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  418. u32 type, struct nouveau_mem **);
  419. void (*put)(struct drm_device *, struct nouveau_mem **);
  420. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  421. };
  422. struct nouveau_engine {
  423. struct nouveau_instmem_engine instmem;
  424. struct nouveau_mc_engine mc;
  425. struct nouveau_timer_engine timer;
  426. struct nouveau_fb_engine fb;
  427. struct nouveau_fifo_engine fifo;
  428. struct nouveau_display_engine display;
  429. struct nouveau_gpio_engine gpio;
  430. struct nouveau_pm_engine pm;
  431. struct nouveau_vram_engine vram;
  432. };
  433. struct nouveau_pll_vals {
  434. union {
  435. struct {
  436. #ifdef __BIG_ENDIAN
  437. uint8_t N1, M1, N2, M2;
  438. #else
  439. uint8_t M1, N1, M2, N2;
  440. #endif
  441. };
  442. struct {
  443. uint16_t NM1, NM2;
  444. } __attribute__((packed));
  445. };
  446. int log2P;
  447. int refclk;
  448. };
  449. enum nv04_fp_display_regs {
  450. FP_DISPLAY_END,
  451. FP_TOTAL,
  452. FP_CRTC,
  453. FP_SYNC_START,
  454. FP_SYNC_END,
  455. FP_VALID_START,
  456. FP_VALID_END
  457. };
  458. struct nv04_crtc_reg {
  459. unsigned char MiscOutReg;
  460. uint8_t CRTC[0xa0];
  461. uint8_t CR58[0x10];
  462. uint8_t Sequencer[5];
  463. uint8_t Graphics[9];
  464. uint8_t Attribute[21];
  465. unsigned char DAC[768];
  466. /* PCRTC regs */
  467. uint32_t fb_start;
  468. uint32_t crtc_cfg;
  469. uint32_t cursor_cfg;
  470. uint32_t gpio_ext;
  471. uint32_t crtc_830;
  472. uint32_t crtc_834;
  473. uint32_t crtc_850;
  474. uint32_t crtc_eng_ctrl;
  475. /* PRAMDAC regs */
  476. uint32_t nv10_cursync;
  477. struct nouveau_pll_vals pllvals;
  478. uint32_t ramdac_gen_ctrl;
  479. uint32_t ramdac_630;
  480. uint32_t ramdac_634;
  481. uint32_t tv_setup;
  482. uint32_t tv_vtotal;
  483. uint32_t tv_vskew;
  484. uint32_t tv_vsync_delay;
  485. uint32_t tv_htotal;
  486. uint32_t tv_hskew;
  487. uint32_t tv_hsync_delay;
  488. uint32_t tv_hsync_delay2;
  489. uint32_t fp_horiz_regs[7];
  490. uint32_t fp_vert_regs[7];
  491. uint32_t dither;
  492. uint32_t fp_control;
  493. uint32_t dither_regs[6];
  494. uint32_t fp_debug_0;
  495. uint32_t fp_debug_1;
  496. uint32_t fp_debug_2;
  497. uint32_t fp_margin_color;
  498. uint32_t ramdac_8c0;
  499. uint32_t ramdac_a20;
  500. uint32_t ramdac_a24;
  501. uint32_t ramdac_a34;
  502. uint32_t ctv_regs[38];
  503. };
  504. struct nv04_output_reg {
  505. uint32_t output;
  506. int head;
  507. };
  508. struct nv04_mode_state {
  509. struct nv04_crtc_reg crtc_reg[2];
  510. uint32_t pllsel;
  511. uint32_t sel_clk;
  512. };
  513. enum nouveau_card_type {
  514. NV_04 = 0x00,
  515. NV_10 = 0x10,
  516. NV_20 = 0x20,
  517. NV_30 = 0x30,
  518. NV_40 = 0x40,
  519. NV_50 = 0x50,
  520. NV_C0 = 0xc0,
  521. };
  522. struct drm_nouveau_private {
  523. struct drm_device *dev;
  524. bool noaccel;
  525. /* the card type, takes NV_* as values */
  526. enum nouveau_card_type card_type;
  527. /* exact chipset, derived from NV_PMC_BOOT_0 */
  528. int chipset;
  529. int stepping;
  530. int flags;
  531. void __iomem *mmio;
  532. spinlock_t ramin_lock;
  533. void __iomem *ramin;
  534. u32 ramin_size;
  535. u32 ramin_base;
  536. bool ramin_available;
  537. struct drm_mm ramin_heap;
  538. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  539. struct list_head gpuobj_list;
  540. struct list_head classes;
  541. struct nouveau_bo *vga_ram;
  542. /* interrupt handling */
  543. void (*irq_handler[32])(struct drm_device *);
  544. bool msi_enabled;
  545. struct list_head vbl_waiting;
  546. struct {
  547. struct drm_global_reference mem_global_ref;
  548. struct ttm_bo_global_ref bo_global_ref;
  549. struct ttm_bo_device bdev;
  550. atomic_t validate_sequence;
  551. } ttm;
  552. struct {
  553. spinlock_t lock;
  554. struct drm_mm heap;
  555. struct nouveau_bo *bo;
  556. } fence;
  557. struct {
  558. spinlock_t lock;
  559. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  560. } channels;
  561. struct nouveau_engine engine;
  562. struct nouveau_channel *channel;
  563. /* For PFIFO and PGRAPH. */
  564. spinlock_t context_switch_lock;
  565. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  566. spinlock_t vm_lock;
  567. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  568. struct nouveau_ramht *ramht;
  569. struct nouveau_gpuobj *ramfc;
  570. struct nouveau_gpuobj *ramro;
  571. uint32_t ramin_rsvd_vram;
  572. struct {
  573. enum {
  574. NOUVEAU_GART_NONE = 0,
  575. NOUVEAU_GART_AGP, /* AGP */
  576. NOUVEAU_GART_PDMA, /* paged dma object */
  577. NOUVEAU_GART_HW /* on-chip gart/vm */
  578. } type;
  579. uint64_t aper_base;
  580. uint64_t aper_size;
  581. uint64_t aper_free;
  582. struct ttm_backend_func *func;
  583. struct {
  584. struct page *page;
  585. dma_addr_t addr;
  586. } dummy;
  587. struct nouveau_gpuobj *sg_ctxdma;
  588. } gart_info;
  589. /* nv10-nv40 tiling regions */
  590. struct {
  591. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  592. spinlock_t lock;
  593. } tile;
  594. /* VRAM/fb configuration */
  595. uint64_t vram_size;
  596. uint64_t vram_sys_base;
  597. uint64_t fb_phys;
  598. uint64_t fb_available_size;
  599. uint64_t fb_mappable_pages;
  600. uint64_t fb_aper_free;
  601. int fb_mtrr;
  602. /* BAR control (NV50-) */
  603. struct nouveau_vm *bar1_vm;
  604. struct nouveau_vm *bar3_vm;
  605. /* G8x/G9x virtual address space */
  606. struct nouveau_vm *chan_vm;
  607. struct nvbios vbios;
  608. struct nv04_mode_state mode_reg;
  609. struct nv04_mode_state saved_reg;
  610. uint32_t saved_vga_font[4][16384];
  611. uint32_t crtc_owner;
  612. uint32_t dac_users[4];
  613. struct backlight_device *backlight;
  614. struct {
  615. struct dentry *channel_root;
  616. } debugfs;
  617. struct nouveau_fbdev *nfbdev;
  618. struct apertures_struct *apertures;
  619. };
  620. static inline struct drm_nouveau_private *
  621. nouveau_private(struct drm_device *dev)
  622. {
  623. return dev->dev_private;
  624. }
  625. static inline struct drm_nouveau_private *
  626. nouveau_bdev(struct ttm_bo_device *bd)
  627. {
  628. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  629. }
  630. static inline int
  631. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  632. {
  633. struct nouveau_bo *prev;
  634. if (!pnvbo)
  635. return -EINVAL;
  636. prev = *pnvbo;
  637. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  638. if (prev) {
  639. struct ttm_buffer_object *bo = &prev->bo;
  640. ttm_bo_unref(&bo);
  641. }
  642. return 0;
  643. }
  644. /* nouveau_drv.c */
  645. extern int nouveau_agpmode;
  646. extern int nouveau_duallink;
  647. extern int nouveau_uscript_lvds;
  648. extern int nouveau_uscript_tmds;
  649. extern int nouveau_vram_pushbuf;
  650. extern int nouveau_vram_notify;
  651. extern int nouveau_fbpercrtc;
  652. extern int nouveau_tv_disable;
  653. extern char *nouveau_tv_norm;
  654. extern int nouveau_reg_debug;
  655. extern char *nouveau_vbios;
  656. extern int nouveau_ignorelid;
  657. extern int nouveau_nofbaccel;
  658. extern int nouveau_noaccel;
  659. extern int nouveau_force_post;
  660. extern int nouveau_override_conntype;
  661. extern char *nouveau_perflvl;
  662. extern int nouveau_perflvl_wr;
  663. extern int nouveau_msi;
  664. extern int nouveau_ctxfw;
  665. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  666. extern int nouveau_pci_resume(struct pci_dev *pdev);
  667. /* nouveau_state.c */
  668. extern int nouveau_open(struct drm_device *, struct drm_file *);
  669. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  670. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  671. extern int nouveau_load(struct drm_device *, unsigned long flags);
  672. extern int nouveau_firstopen(struct drm_device *);
  673. extern void nouveau_lastclose(struct drm_device *);
  674. extern int nouveau_unload(struct drm_device *);
  675. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  676. struct drm_file *);
  677. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  678. struct drm_file *);
  679. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  680. uint32_t reg, uint32_t mask, uint32_t val);
  681. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  682. uint32_t reg, uint32_t mask, uint32_t val);
  683. extern bool nouveau_wait_for_idle(struct drm_device *);
  684. extern int nouveau_card_init(struct drm_device *);
  685. /* nouveau_mem.c */
  686. extern int nouveau_mem_vram_init(struct drm_device *);
  687. extern void nouveau_mem_vram_fini(struct drm_device *);
  688. extern int nouveau_mem_gart_init(struct drm_device *);
  689. extern void nouveau_mem_gart_fini(struct drm_device *);
  690. extern int nouveau_mem_init_agp(struct drm_device *);
  691. extern int nouveau_mem_reset_agp(struct drm_device *);
  692. extern void nouveau_mem_close(struct drm_device *);
  693. extern int nouveau_mem_detect(struct drm_device *);
  694. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  695. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  696. struct drm_device *dev, uint32_t addr, uint32_t size,
  697. uint32_t pitch, uint32_t flags);
  698. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  699. struct nouveau_tile_reg *tile,
  700. struct nouveau_fence *fence);
  701. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  702. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  703. /* nouveau_notifier.c */
  704. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  705. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  706. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  707. int cout, uint32_t start, uint32_t end,
  708. uint32_t *offset);
  709. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  710. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  711. struct drm_file *);
  712. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  713. struct drm_file *);
  714. /* nouveau_channel.c */
  715. extern struct drm_ioctl_desc nouveau_ioctls[];
  716. extern int nouveau_max_ioctl;
  717. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  718. extern int nouveau_channel_alloc(struct drm_device *dev,
  719. struct nouveau_channel **chan,
  720. struct drm_file *file_priv,
  721. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  722. extern struct nouveau_channel *
  723. nouveau_channel_get_unlocked(struct nouveau_channel *);
  724. extern struct nouveau_channel *
  725. nouveau_channel_get(struct drm_file *, int id);
  726. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  727. extern void nouveau_channel_put(struct nouveau_channel **);
  728. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  729. struct nouveau_channel **pchan);
  730. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  731. /* nouveau_object.c */
  732. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  733. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  734. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  735. } while (0)
  736. #define NVOBJ_ENGINE_DEL(d, e) do { \
  737. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  738. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  739. } while (0)
  740. #define NVOBJ_CLASS(d, c, e) do { \
  741. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  742. if (ret) \
  743. return ret; \
  744. } while (0)
  745. #define NVOBJ_MTHD(d, c, m, e) do { \
  746. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  747. if (ret) \
  748. return ret; \
  749. } while (0)
  750. extern int nouveau_gpuobj_early_init(struct drm_device *);
  751. extern int nouveau_gpuobj_init(struct drm_device *);
  752. extern void nouveau_gpuobj_takedown(struct drm_device *);
  753. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  754. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  755. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  756. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  757. int (*exec)(struct nouveau_channel *,
  758. u32 class, u32 mthd, u32 data));
  759. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  760. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  761. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  762. uint32_t vram_h, uint32_t tt_h);
  763. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  764. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  765. uint32_t size, int align, uint32_t flags,
  766. struct nouveau_gpuobj **);
  767. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  768. struct nouveau_gpuobj **);
  769. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  770. u32 size, u32 flags,
  771. struct nouveau_gpuobj **);
  772. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  773. uint64_t offset, uint64_t size, int access,
  774. int target, struct nouveau_gpuobj **);
  775. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  776. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  777. u64 size, int target, int access, u32 type,
  778. u32 comp, struct nouveau_gpuobj **pobj);
  779. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  780. int class, u64 base, u64 size, int target,
  781. int access, u32 type, u32 comp);
  782. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  783. struct drm_file *);
  784. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  785. struct drm_file *);
  786. /* nouveau_irq.c */
  787. extern int nouveau_irq_init(struct drm_device *);
  788. extern void nouveau_irq_fini(struct drm_device *);
  789. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  790. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  791. void (*)(struct drm_device *));
  792. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  793. extern void nouveau_irq_preinstall(struct drm_device *);
  794. extern int nouveau_irq_postinstall(struct drm_device *);
  795. extern void nouveau_irq_uninstall(struct drm_device *);
  796. /* nouveau_sgdma.c */
  797. extern int nouveau_sgdma_init(struct drm_device *);
  798. extern void nouveau_sgdma_takedown(struct drm_device *);
  799. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  800. uint32_t offset);
  801. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  802. /* nouveau_debugfs.c */
  803. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  804. extern int nouveau_debugfs_init(struct drm_minor *);
  805. extern void nouveau_debugfs_takedown(struct drm_minor *);
  806. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  807. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  808. #else
  809. static inline int
  810. nouveau_debugfs_init(struct drm_minor *minor)
  811. {
  812. return 0;
  813. }
  814. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  815. {
  816. }
  817. static inline int
  818. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  819. {
  820. return 0;
  821. }
  822. static inline void
  823. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  824. {
  825. }
  826. #endif
  827. /* nouveau_dma.c */
  828. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  829. extern int nouveau_dma_init(struct nouveau_channel *);
  830. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  831. /* nouveau_acpi.c */
  832. #define ROM_BIOS_PAGE 4096
  833. #if defined(CONFIG_ACPI)
  834. void nouveau_register_dsm_handler(void);
  835. void nouveau_unregister_dsm_handler(void);
  836. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  837. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  838. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  839. #else
  840. static inline void nouveau_register_dsm_handler(void) {}
  841. static inline void nouveau_unregister_dsm_handler(void) {}
  842. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  843. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  844. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  845. #endif
  846. /* nouveau_backlight.c */
  847. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  848. extern int nouveau_backlight_init(struct drm_connector *);
  849. extern void nouveau_backlight_exit(struct drm_connector *);
  850. #else
  851. static inline int nouveau_backlight_init(struct drm_connector *dev)
  852. {
  853. return 0;
  854. }
  855. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  856. #endif
  857. /* nouveau_bios.c */
  858. extern int nouveau_bios_init(struct drm_device *);
  859. extern void nouveau_bios_takedown(struct drm_device *dev);
  860. extern int nouveau_run_vbios_init(struct drm_device *);
  861. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  862. struct dcb_entry *);
  863. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  864. enum dcb_gpio_tag);
  865. extern struct dcb_connector_table_entry *
  866. nouveau_bios_connector_entry(struct drm_device *, int index);
  867. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  868. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  869. struct pll_lims *);
  870. extern int nouveau_bios_run_display_table(struct drm_device *,
  871. struct dcb_entry *,
  872. uint32_t script, int pxclk);
  873. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  874. int *length);
  875. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  876. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  877. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  878. bool *dl, bool *if_is_24bit);
  879. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  880. int head, int pxclk);
  881. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  882. enum LVDS_script, int pxclk);
  883. /* nouveau_ttm.c */
  884. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  885. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  886. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  887. /* nouveau_dp.c */
  888. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  889. uint8_t *data, int data_nr);
  890. bool nouveau_dp_detect(struct drm_encoder *);
  891. bool nouveau_dp_link_train(struct drm_encoder *);
  892. /* nv04_fb.c */
  893. extern int nv04_fb_init(struct drm_device *);
  894. extern void nv04_fb_takedown(struct drm_device *);
  895. /* nv10_fb.c */
  896. extern int nv10_fb_init(struct drm_device *);
  897. extern void nv10_fb_takedown(struct drm_device *);
  898. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  899. uint32_t addr, uint32_t size,
  900. uint32_t pitch, uint32_t flags);
  901. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  902. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  903. /* nv30_fb.c */
  904. extern int nv30_fb_init(struct drm_device *);
  905. extern void nv30_fb_takedown(struct drm_device *);
  906. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  907. uint32_t addr, uint32_t size,
  908. uint32_t pitch, uint32_t flags);
  909. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  910. /* nv40_fb.c */
  911. extern int nv40_fb_init(struct drm_device *);
  912. extern void nv40_fb_takedown(struct drm_device *);
  913. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  914. /* nv50_fb.c */
  915. extern int nv50_fb_init(struct drm_device *);
  916. extern void nv50_fb_takedown(struct drm_device *);
  917. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  918. /* nvc0_fb.c */
  919. extern int nvc0_fb_init(struct drm_device *);
  920. extern void nvc0_fb_takedown(struct drm_device *);
  921. /* nv04_fifo.c */
  922. extern int nv04_fifo_init(struct drm_device *);
  923. extern void nv04_fifo_fini(struct drm_device *);
  924. extern void nv04_fifo_disable(struct drm_device *);
  925. extern void nv04_fifo_enable(struct drm_device *);
  926. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  927. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  928. extern int nv04_fifo_channel_id(struct drm_device *);
  929. extern int nv04_fifo_create_context(struct nouveau_channel *);
  930. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  931. extern int nv04_fifo_load_context(struct nouveau_channel *);
  932. extern int nv04_fifo_unload_context(struct drm_device *);
  933. extern void nv04_fifo_isr(struct drm_device *);
  934. /* nv10_fifo.c */
  935. extern int nv10_fifo_init(struct drm_device *);
  936. extern int nv10_fifo_channel_id(struct drm_device *);
  937. extern int nv10_fifo_create_context(struct nouveau_channel *);
  938. extern int nv10_fifo_load_context(struct nouveau_channel *);
  939. extern int nv10_fifo_unload_context(struct drm_device *);
  940. /* nv40_fifo.c */
  941. extern int nv40_fifo_init(struct drm_device *);
  942. extern int nv40_fifo_create_context(struct nouveau_channel *);
  943. extern int nv40_fifo_load_context(struct nouveau_channel *);
  944. extern int nv40_fifo_unload_context(struct drm_device *);
  945. /* nv50_fifo.c */
  946. extern int nv50_fifo_init(struct drm_device *);
  947. extern void nv50_fifo_takedown(struct drm_device *);
  948. extern int nv50_fifo_channel_id(struct drm_device *);
  949. extern int nv50_fifo_create_context(struct nouveau_channel *);
  950. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  951. extern int nv50_fifo_load_context(struct nouveau_channel *);
  952. extern int nv50_fifo_unload_context(struct drm_device *);
  953. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  954. /* nvc0_fifo.c */
  955. extern int nvc0_fifo_init(struct drm_device *);
  956. extern void nvc0_fifo_takedown(struct drm_device *);
  957. extern void nvc0_fifo_disable(struct drm_device *);
  958. extern void nvc0_fifo_enable(struct drm_device *);
  959. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  960. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  961. extern int nvc0_fifo_channel_id(struct drm_device *);
  962. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  963. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  964. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  965. extern int nvc0_fifo_unload_context(struct drm_device *);
  966. /* nv04_graph.c */
  967. extern int nv04_graph_create(struct drm_device *);
  968. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  969. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  970. u32 class, u32 mthd, u32 data);
  971. extern struct nouveau_bitfield nv04_graph_nsource[];
  972. /* nv10_graph.c */
  973. extern int nv10_graph_create(struct drm_device *);
  974. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  975. extern struct nouveau_bitfield nv10_graph_intr[];
  976. extern struct nouveau_bitfield nv10_graph_nstatus[];
  977. /* nv20_graph.c */
  978. extern int nv20_graph_create(struct drm_device *);
  979. /* nv40_graph.c */
  980. extern int nv40_graph_create(struct drm_device *);
  981. extern void nv40_grctx_init(struct nouveau_grctx *);
  982. /* nv50_graph.c */
  983. extern int nv50_graph_create(struct drm_device *);
  984. extern int nv50_grctx_init(struct nouveau_grctx *);
  985. extern struct nouveau_enum nv50_data_error_names[];
  986. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  987. /* nvc0_graph.c */
  988. extern int nvc0_graph_create(struct drm_device *);
  989. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  990. /* nv84_crypt.c */
  991. extern int nv84_crypt_create(struct drm_device *);
  992. /* nva3_copy.c */
  993. extern int nva3_copy_create(struct drm_device *dev);
  994. /* nvc0_copy.c */
  995. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  996. /* nv40_mpeg.c */
  997. extern int nv40_mpeg_create(struct drm_device *dev);
  998. /* nv50_mpeg.c */
  999. extern int nv50_mpeg_create(struct drm_device *dev);
  1000. /* nv04_instmem.c */
  1001. extern int nv04_instmem_init(struct drm_device *);
  1002. extern void nv04_instmem_takedown(struct drm_device *);
  1003. extern int nv04_instmem_suspend(struct drm_device *);
  1004. extern void nv04_instmem_resume(struct drm_device *);
  1005. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1006. u32 size, u32 align);
  1007. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1008. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1009. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1010. extern void nv04_instmem_flush(struct drm_device *);
  1011. /* nv50_instmem.c */
  1012. extern int nv50_instmem_init(struct drm_device *);
  1013. extern void nv50_instmem_takedown(struct drm_device *);
  1014. extern int nv50_instmem_suspend(struct drm_device *);
  1015. extern void nv50_instmem_resume(struct drm_device *);
  1016. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1017. u32 size, u32 align);
  1018. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1019. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1020. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1021. extern void nv50_instmem_flush(struct drm_device *);
  1022. extern void nv84_instmem_flush(struct drm_device *);
  1023. /* nvc0_instmem.c */
  1024. extern int nvc0_instmem_init(struct drm_device *);
  1025. extern void nvc0_instmem_takedown(struct drm_device *);
  1026. extern int nvc0_instmem_suspend(struct drm_device *);
  1027. extern void nvc0_instmem_resume(struct drm_device *);
  1028. /* nv04_mc.c */
  1029. extern int nv04_mc_init(struct drm_device *);
  1030. extern void nv04_mc_takedown(struct drm_device *);
  1031. /* nv40_mc.c */
  1032. extern int nv40_mc_init(struct drm_device *);
  1033. extern void nv40_mc_takedown(struct drm_device *);
  1034. /* nv50_mc.c */
  1035. extern int nv50_mc_init(struct drm_device *);
  1036. extern void nv50_mc_takedown(struct drm_device *);
  1037. /* nv04_timer.c */
  1038. extern int nv04_timer_init(struct drm_device *);
  1039. extern uint64_t nv04_timer_read(struct drm_device *);
  1040. extern void nv04_timer_takedown(struct drm_device *);
  1041. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1042. unsigned long arg);
  1043. /* nv04_dac.c */
  1044. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1045. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1046. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1047. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1048. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1049. /* nv04_dfp.c */
  1050. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1051. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1052. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1053. int head, bool dl);
  1054. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1055. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1056. /* nv04_tv.c */
  1057. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1058. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1059. /* nv17_tv.c */
  1060. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1061. /* nv04_display.c */
  1062. extern int nv04_display_early_init(struct drm_device *);
  1063. extern void nv04_display_late_takedown(struct drm_device *);
  1064. extern int nv04_display_create(struct drm_device *);
  1065. extern int nv04_display_init(struct drm_device *);
  1066. extern void nv04_display_destroy(struct drm_device *);
  1067. /* nv04_crtc.c */
  1068. extern int nv04_crtc_create(struct drm_device *, int index);
  1069. /* nouveau_bo.c */
  1070. extern struct ttm_bo_driver nouveau_bo_driver;
  1071. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1072. uint32_t flags, uint32_t tile_mode,
  1073. uint32_t tile_flags, struct nouveau_bo **);
  1074. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1075. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1076. extern int nouveau_bo_map(struct nouveau_bo *);
  1077. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1078. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1079. uint32_t busy);
  1080. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1081. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1082. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1083. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1084. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1085. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1086. bool no_wait_reserve, bool no_wait_gpu);
  1087. extern struct nouveau_vma *
  1088. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1089. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1090. struct nouveau_vma *);
  1091. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1092. /* nouveau_fence.c */
  1093. struct nouveau_fence;
  1094. extern int nouveau_fence_init(struct drm_device *);
  1095. extern void nouveau_fence_fini(struct drm_device *);
  1096. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1097. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1098. extern void nouveau_fence_update(struct nouveau_channel *);
  1099. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1100. bool emit);
  1101. extern int nouveau_fence_emit(struct nouveau_fence *);
  1102. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1103. void (*work)(void *priv, bool signalled),
  1104. void *priv);
  1105. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1106. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1107. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1108. extern int __nouveau_fence_flush(void *obj, void *arg);
  1109. extern void __nouveau_fence_unref(void **obj);
  1110. extern void *__nouveau_fence_ref(void *obj);
  1111. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1112. {
  1113. return __nouveau_fence_signalled(obj, NULL);
  1114. }
  1115. static inline int
  1116. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1117. {
  1118. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1119. }
  1120. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1121. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1122. {
  1123. return __nouveau_fence_flush(obj, NULL);
  1124. }
  1125. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1126. {
  1127. __nouveau_fence_unref((void **)obj);
  1128. }
  1129. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1130. {
  1131. return __nouveau_fence_ref(obj);
  1132. }
  1133. /* nouveau_gem.c */
  1134. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1135. uint32_t domain, uint32_t tile_mode,
  1136. uint32_t tile_flags, struct nouveau_bo **);
  1137. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1138. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1139. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1140. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1141. struct drm_file *);
  1142. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1143. struct drm_file *);
  1144. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1145. struct drm_file *);
  1146. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1147. struct drm_file *);
  1148. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1149. struct drm_file *);
  1150. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1151. struct drm_file *);
  1152. /* nouveau_display.c */
  1153. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1154. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1155. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1156. struct drm_pending_vblank_event *event);
  1157. int nouveau_finish_page_flip(struct nouveau_channel *,
  1158. struct nouveau_page_flip_state *);
  1159. /* nv10_gpio.c */
  1160. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1161. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1162. /* nv50_gpio.c */
  1163. int nv50_gpio_init(struct drm_device *dev);
  1164. void nv50_gpio_fini(struct drm_device *dev);
  1165. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1166. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1167. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1168. void (*)(void *, int), void *);
  1169. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1170. void (*)(void *, int), void *);
  1171. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1172. /* nv50_calc. */
  1173. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1174. int *N1, int *M1, int *N2, int *M2, int *P);
  1175. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1176. int clk, int *N, int *fN, int *M, int *P);
  1177. #ifndef ioread32_native
  1178. #ifdef __BIG_ENDIAN
  1179. #define ioread16_native ioread16be
  1180. #define iowrite16_native iowrite16be
  1181. #define ioread32_native ioread32be
  1182. #define iowrite32_native iowrite32be
  1183. #else /* def __BIG_ENDIAN */
  1184. #define ioread16_native ioread16
  1185. #define iowrite16_native iowrite16
  1186. #define ioread32_native ioread32
  1187. #define iowrite32_native iowrite32
  1188. #endif /* def __BIG_ENDIAN else */
  1189. #endif /* !ioread32_native */
  1190. /* channel control reg access */
  1191. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1192. {
  1193. return ioread32_native(chan->user + reg);
  1194. }
  1195. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1196. unsigned reg, u32 val)
  1197. {
  1198. iowrite32_native(val, chan->user + reg);
  1199. }
  1200. /* register access */
  1201. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1202. {
  1203. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1204. return ioread32_native(dev_priv->mmio + reg);
  1205. }
  1206. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1207. {
  1208. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1209. iowrite32_native(val, dev_priv->mmio + reg);
  1210. }
  1211. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1212. {
  1213. u32 tmp = nv_rd32(dev, reg);
  1214. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1215. return tmp;
  1216. }
  1217. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1218. {
  1219. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1220. return ioread8(dev_priv->mmio + reg);
  1221. }
  1222. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. iowrite8(val, dev_priv->mmio + reg);
  1226. }
  1227. #define nv_wait(dev, reg, mask, val) \
  1228. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1229. #define nv_wait_ne(dev, reg, mask, val) \
  1230. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1231. /* PRAMIN access */
  1232. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1233. {
  1234. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1235. return ioread32_native(dev_priv->ramin + offset);
  1236. }
  1237. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1238. {
  1239. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1240. iowrite32_native(val, dev_priv->ramin + offset);
  1241. }
  1242. /* object access */
  1243. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1244. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1245. /*
  1246. * Logging
  1247. * Argument d is (struct drm_device *).
  1248. */
  1249. #define NV_PRINTK(level, d, fmt, arg...) \
  1250. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1251. pci_name(d->pdev), ##arg)
  1252. #ifndef NV_DEBUG_NOTRACE
  1253. #define NV_DEBUG(d, fmt, arg...) do { \
  1254. if (drm_debug & DRM_UT_DRIVER) { \
  1255. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1256. __LINE__, ##arg); \
  1257. } \
  1258. } while (0)
  1259. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1260. if (drm_debug & DRM_UT_KMS) { \
  1261. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1262. __LINE__, ##arg); \
  1263. } \
  1264. } while (0)
  1265. #else
  1266. #define NV_DEBUG(d, fmt, arg...) do { \
  1267. if (drm_debug & DRM_UT_DRIVER) \
  1268. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1269. } while (0)
  1270. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1271. if (drm_debug & DRM_UT_KMS) \
  1272. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1273. } while (0)
  1274. #endif
  1275. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1276. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1277. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1278. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1279. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1280. /* nouveau_reg_debug bitmask */
  1281. enum {
  1282. NOUVEAU_REG_DEBUG_MC = 0x1,
  1283. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1284. NOUVEAU_REG_DEBUG_FB = 0x4,
  1285. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1286. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1287. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1288. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1289. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1290. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1291. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1292. };
  1293. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1294. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1295. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1296. } while (0)
  1297. static inline bool
  1298. nv_two_heads(struct drm_device *dev)
  1299. {
  1300. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1301. const int impl = dev->pci_device & 0x0ff0;
  1302. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1303. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1304. return true;
  1305. return false;
  1306. }
  1307. static inline bool
  1308. nv_gf4_disp_arch(struct drm_device *dev)
  1309. {
  1310. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1311. }
  1312. static inline bool
  1313. nv_two_reg_pll(struct drm_device *dev)
  1314. {
  1315. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1316. const int impl = dev->pci_device & 0x0ff0;
  1317. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1318. return true;
  1319. return false;
  1320. }
  1321. static inline bool
  1322. nv_match_device(struct drm_device *dev, unsigned device,
  1323. unsigned sub_vendor, unsigned sub_device)
  1324. {
  1325. return dev->pdev->device == device &&
  1326. dev->pdev->subsystem_vendor == sub_vendor &&
  1327. dev->pdev->subsystem_device == sub_device;
  1328. }
  1329. static inline void *
  1330. nv_engine(struct drm_device *dev, int engine)
  1331. {
  1332. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1333. return (void *)dev_priv->eng[engine];
  1334. }
  1335. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1336. * helpful to determine a number of other hardware features
  1337. */
  1338. static inline int
  1339. nv44_graph_class(struct drm_device *dev)
  1340. {
  1341. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1342. if ((dev_priv->chipset & 0xf0) == 0x60)
  1343. return 1;
  1344. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1345. }
  1346. /* memory type/access flags, do not match hardware values */
  1347. #define NV_MEM_ACCESS_RO 1
  1348. #define NV_MEM_ACCESS_WO 2
  1349. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1350. #define NV_MEM_ACCESS_SYS 4
  1351. #define NV_MEM_ACCESS_VM 8
  1352. #define NV_MEM_TARGET_VRAM 0
  1353. #define NV_MEM_TARGET_PCI 1
  1354. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1355. #define NV_MEM_TARGET_VM 3
  1356. #define NV_MEM_TARGET_GART 4
  1357. #define NV_MEM_TYPE_VM 0x7f
  1358. #define NV_MEM_COMP_VM 0x03
  1359. /* NV_SW object class */
  1360. #define NV_SW 0x0000506e
  1361. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1362. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1363. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1364. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1365. #define NV_SW_YIELD 0x00000080
  1366. #define NV_SW_DMA_VBLSEM 0x0000018c
  1367. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1368. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1369. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1370. #define NV_SW_PAGE_FLIP 0x00000500
  1371. #endif /* __NOUVEAU_DRV_H__ */