nouveau_dp.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * Copyright 2009 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_i2c.h"
  27. #include "nouveau_connector.h"
  28. #include "nouveau_encoder.h"
  29. static int
  30. auxch_rd(struct drm_encoder *encoder, int address, uint8_t *buf, int size)
  31. {
  32. struct drm_device *dev = encoder->dev;
  33. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  34. struct nouveau_i2c_chan *auxch;
  35. int ret;
  36. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  37. if (!auxch)
  38. return -ENODEV;
  39. ret = nouveau_dp_auxch(auxch, 9, address, buf, size);
  40. if (ret)
  41. return ret;
  42. return 0;
  43. }
  44. static int
  45. auxch_wr(struct drm_encoder *encoder, int address, uint8_t *buf, int size)
  46. {
  47. struct drm_device *dev = encoder->dev;
  48. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  49. struct nouveau_i2c_chan *auxch;
  50. int ret;
  51. auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
  52. if (!auxch)
  53. return -ENODEV;
  54. ret = nouveau_dp_auxch(auxch, 8, address, buf, size);
  55. return ret;
  56. }
  57. static int
  58. nouveau_dp_lane_count_set(struct drm_encoder *encoder, uint8_t cmd)
  59. {
  60. struct drm_device *dev = encoder->dev;
  61. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  62. uint32_t tmp;
  63. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  64. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  65. tmp &= ~(NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED |
  66. NV50_SOR_DP_CTRL_LANE_MASK);
  67. tmp |= ((1 << (cmd & DP_LANE_COUNT_MASK)) - 1) << 16;
  68. if (cmd & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  69. tmp |= NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED;
  70. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  71. return auxch_wr(encoder, DP_LANE_COUNT_SET, &cmd, 1);
  72. }
  73. static int
  74. nouveau_dp_link_bw_set(struct drm_encoder *encoder, uint8_t cmd)
  75. {
  76. struct drm_device *dev = encoder->dev;
  77. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  78. uint32_t tmp;
  79. int reg = 0x614300 + (nv_encoder->or * 0x800);
  80. tmp = nv_rd32(dev, reg);
  81. tmp &= 0xfff3ffff;
  82. if (cmd == DP_LINK_BW_2_7)
  83. tmp |= 0x00040000;
  84. nv_wr32(dev, reg, tmp);
  85. return auxch_wr(encoder, DP_LINK_BW_SET, &cmd, 1);
  86. }
  87. static int
  88. nouveau_dp_link_train_set(struct drm_encoder *encoder, int pattern)
  89. {
  90. struct drm_device *dev = encoder->dev;
  91. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  92. uint32_t tmp;
  93. uint8_t cmd;
  94. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  95. int ret;
  96. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  97. tmp &= ~NV50_SOR_DP_CTRL_TRAINING_PATTERN;
  98. tmp |= (pattern << 24);
  99. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  100. ret = auxch_rd(encoder, DP_TRAINING_PATTERN_SET, &cmd, 1);
  101. if (ret)
  102. return ret;
  103. cmd &= ~DP_TRAINING_PATTERN_MASK;
  104. cmd |= (pattern & DP_TRAINING_PATTERN_MASK);
  105. return auxch_wr(encoder, DP_TRAINING_PATTERN_SET, &cmd, 1);
  106. }
  107. static int
  108. nouveau_dp_max_voltage_swing(struct drm_encoder *encoder)
  109. {
  110. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  111. struct drm_device *dev = encoder->dev;
  112. struct bit_displayport_encoder_table_entry *dpse;
  113. struct bit_displayport_encoder_table *dpe;
  114. int i, dpe_headerlen, max_vs = 0;
  115. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  116. if (!dpe)
  117. return false;
  118. dpse = (void *)((char *)dpe + dpe_headerlen);
  119. for (i = 0; i < dpe_headerlen; i++, dpse++) {
  120. if (dpse->vs_level > max_vs)
  121. max_vs = dpse->vs_level;
  122. }
  123. return max_vs;
  124. }
  125. static int
  126. nouveau_dp_max_pre_emphasis(struct drm_encoder *encoder, int vs)
  127. {
  128. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  129. struct drm_device *dev = encoder->dev;
  130. struct bit_displayport_encoder_table_entry *dpse;
  131. struct bit_displayport_encoder_table *dpe;
  132. int i, dpe_headerlen, max_pre = 0;
  133. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  134. if (!dpe)
  135. return false;
  136. dpse = (void *)((char *)dpe + dpe_headerlen);
  137. for (i = 0; i < dpe_headerlen; i++, dpse++) {
  138. if (dpse->vs_level != vs)
  139. continue;
  140. if (dpse->pre_level > max_pre)
  141. max_pre = dpse->pre_level;
  142. }
  143. return max_pre;
  144. }
  145. static bool
  146. nouveau_dp_link_train_adjust(struct drm_encoder *encoder, uint8_t *config)
  147. {
  148. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  149. struct drm_device *dev = encoder->dev;
  150. struct bit_displayport_encoder_table *dpe;
  151. int ret, i, dpe_headerlen, vs = 0, pre = 0;
  152. uint8_t request[2];
  153. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  154. if (!dpe)
  155. return false;
  156. ret = auxch_rd(encoder, DP_ADJUST_REQUEST_LANE0_1, request, 2);
  157. if (ret)
  158. return false;
  159. NV_DEBUG_KMS(dev, "\t\tadjust 0x%02x 0x%02x\n", request[0], request[1]);
  160. /* Keep all lanes at the same level.. */
  161. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  162. int lane_req = (request[i >> 1] >> ((i & 1) << 2)) & 0xf;
  163. int lane_vs = lane_req & 3;
  164. int lane_pre = (lane_req >> 2) & 3;
  165. if (lane_vs > vs)
  166. vs = lane_vs;
  167. if (lane_pre > pre)
  168. pre = lane_pre;
  169. }
  170. if (vs >= nouveau_dp_max_voltage_swing(encoder)) {
  171. vs = nouveau_dp_max_voltage_swing(encoder);
  172. vs |= 4;
  173. }
  174. if (pre >= nouveau_dp_max_pre_emphasis(encoder, vs & 3)) {
  175. pre = nouveau_dp_max_pre_emphasis(encoder, vs & 3);
  176. pre |= 4;
  177. }
  178. /* Update the configuration for all lanes.. */
  179. for (i = 0; i < nv_encoder->dp.link_nr; i++)
  180. config[i] = (pre << 3) | vs;
  181. return true;
  182. }
  183. static bool
  184. nouveau_dp_link_train_commit(struct drm_encoder *encoder, uint8_t *config)
  185. {
  186. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  187. struct drm_device *dev = encoder->dev;
  188. struct bit_displayport_encoder_table_entry *dpse;
  189. struct bit_displayport_encoder_table *dpe;
  190. int or = nv_encoder->or, link = !(nv_encoder->dcb->sorconf.link & 1);
  191. int dpe_headerlen, ret, i;
  192. NV_DEBUG_KMS(dev, "\t\tconfig 0x%02x 0x%02x 0x%02x 0x%02x\n",
  193. config[0], config[1], config[2], config[3]);
  194. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  195. if (!dpe)
  196. return false;
  197. dpse = (void *)((char *)dpe + dpe_headerlen);
  198. for (i = 0; i < dpe->record_nr; i++, dpse++) {
  199. if (dpse->vs_level == (config[0] & 3) &&
  200. dpse->pre_level == ((config[0] >> 3) & 3))
  201. break;
  202. }
  203. BUG_ON(i == dpe->record_nr);
  204. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  205. const int shift[4] = { 16, 8, 0, 24 };
  206. uint32_t mask = 0xff << shift[i];
  207. uint32_t reg0, reg1, reg2;
  208. reg0 = nv_rd32(dev, NV50_SOR_DP_UNK118(or, link)) & ~mask;
  209. reg0 |= (dpse->reg0 << shift[i]);
  210. reg1 = nv_rd32(dev, NV50_SOR_DP_UNK120(or, link)) & ~mask;
  211. reg1 |= (dpse->reg1 << shift[i]);
  212. reg2 = nv_rd32(dev, NV50_SOR_DP_UNK130(or, link)) & 0xffff00ff;
  213. reg2 |= (dpse->reg2 << 8);
  214. nv_wr32(dev, NV50_SOR_DP_UNK118(or, link), reg0);
  215. nv_wr32(dev, NV50_SOR_DP_UNK120(or, link), reg1);
  216. nv_wr32(dev, NV50_SOR_DP_UNK130(or, link), reg2);
  217. }
  218. ret = auxch_wr(encoder, DP_TRAINING_LANE0_SET, config, 4);
  219. if (ret)
  220. return false;
  221. return true;
  222. }
  223. bool
  224. nouveau_dp_link_train(struct drm_encoder *encoder)
  225. {
  226. struct drm_device *dev = encoder->dev;
  227. struct drm_nouveau_private *dev_priv = dev->dev_private;
  228. struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
  229. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  230. struct nouveau_connector *nv_connector;
  231. struct bit_displayport_encoder_table *dpe;
  232. int dpe_headerlen;
  233. uint8_t config[4], status[3];
  234. bool cr_done, cr_max_vs, eq_done, hpd_state;
  235. int ret = 0, i, tries, voltage;
  236. NV_DEBUG_KMS(dev, "link training!!\n");
  237. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  238. if (!nv_connector)
  239. return false;
  240. dpe = nouveau_bios_dp_table(dev, nv_encoder->dcb, &dpe_headerlen);
  241. if (!dpe) {
  242. NV_ERROR(dev, "SOR-%d: no DP encoder table!\n", nv_encoder->or);
  243. return false;
  244. }
  245. /* disable hotplug detect, this flips around on some panels during
  246. * link training.
  247. */
  248. hpd_state = pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, false);
  249. if (dpe->script0) {
  250. NV_DEBUG_KMS(dev, "SOR-%d: running DP script 0\n", nv_encoder->or);
  251. nouveau_bios_run_init_table(dev, le16_to_cpu(dpe->script0),
  252. nv_encoder->dcb);
  253. }
  254. train:
  255. cr_done = eq_done = false;
  256. /* set link configuration */
  257. NV_DEBUG_KMS(dev, "\tbegin train: bw %d, lanes %d\n",
  258. nv_encoder->dp.link_bw, nv_encoder->dp.link_nr);
  259. ret = nouveau_dp_link_bw_set(encoder, nv_encoder->dp.link_bw);
  260. if (ret)
  261. return false;
  262. config[0] = nv_encoder->dp.link_nr;
  263. if (nv_encoder->dp.dpcd_version >= 0x11 &&
  264. nv_encoder->dp.enhanced_frame)
  265. config[0] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  266. ret = nouveau_dp_lane_count_set(encoder, config[0]);
  267. if (ret)
  268. return false;
  269. /* clock recovery */
  270. NV_DEBUG_KMS(dev, "\tbegin cr\n");
  271. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_1);
  272. if (ret)
  273. goto stop;
  274. tries = 0;
  275. voltage = -1;
  276. memset(config, 0x00, sizeof(config));
  277. for (;;) {
  278. if (!nouveau_dp_link_train_commit(encoder, config))
  279. break;
  280. udelay(100);
  281. ret = auxch_rd(encoder, DP_LANE0_1_STATUS, status, 2);
  282. if (ret)
  283. break;
  284. NV_DEBUG_KMS(dev, "\t\tstatus: 0x%02x 0x%02x\n",
  285. status[0], status[1]);
  286. cr_done = true;
  287. cr_max_vs = false;
  288. for (i = 0; i < nv_encoder->dp.link_nr; i++) {
  289. int lane = (status[i >> 1] >> ((i & 1) * 4)) & 0xf;
  290. if (!(lane & DP_LANE_CR_DONE)) {
  291. cr_done = false;
  292. if (config[i] & DP_TRAIN_MAX_PRE_EMPHASIS_REACHED)
  293. cr_max_vs = true;
  294. break;
  295. }
  296. }
  297. if ((config[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
  298. voltage = config[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  299. tries = 0;
  300. }
  301. if (cr_done || cr_max_vs || (++tries == 5))
  302. break;
  303. if (!nouveau_dp_link_train_adjust(encoder, config))
  304. break;
  305. }
  306. if (!cr_done)
  307. goto stop;
  308. /* channel equalisation */
  309. NV_DEBUG_KMS(dev, "\tbegin eq\n");
  310. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_2);
  311. if (ret)
  312. goto stop;
  313. for (tries = 0; tries <= 5; tries++) {
  314. udelay(400);
  315. ret = auxch_rd(encoder, DP_LANE0_1_STATUS, status, 3);
  316. if (ret)
  317. break;
  318. NV_DEBUG_KMS(dev, "\t\tstatus: 0x%02x 0x%02x\n",
  319. status[0], status[1]);
  320. eq_done = true;
  321. if (!(status[2] & DP_INTERLANE_ALIGN_DONE))
  322. eq_done = false;
  323. for (i = 0; eq_done && i < nv_encoder->dp.link_nr; i++) {
  324. int lane = (status[i >> 1] >> ((i & 1) * 4)) & 0xf;
  325. if (!(lane & DP_LANE_CR_DONE)) {
  326. cr_done = false;
  327. break;
  328. }
  329. if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
  330. !(lane & DP_LANE_SYMBOL_LOCKED)) {
  331. eq_done = false;
  332. break;
  333. }
  334. }
  335. if (eq_done || !cr_done)
  336. break;
  337. if (!nouveau_dp_link_train_adjust(encoder, config) ||
  338. !nouveau_dp_link_train_commit(encoder, config))
  339. break;
  340. }
  341. stop:
  342. /* end link training */
  343. ret = nouveau_dp_link_train_set(encoder, DP_TRAINING_PATTERN_DISABLE);
  344. if (ret)
  345. return false;
  346. /* retry at a lower setting, if possible */
  347. if (!ret && !(eq_done && cr_done)) {
  348. NV_DEBUG_KMS(dev, "\twe failed\n");
  349. if (nv_encoder->dp.link_bw != DP_LINK_BW_1_62) {
  350. NV_DEBUG_KMS(dev, "retry link training at low rate\n");
  351. nv_encoder->dp.link_bw = DP_LINK_BW_1_62;
  352. goto train;
  353. }
  354. }
  355. if (dpe->script1) {
  356. NV_DEBUG_KMS(dev, "SOR-%d: running DP script 1\n", nv_encoder->or);
  357. nouveau_bios_run_init_table(dev, le16_to_cpu(dpe->script1),
  358. nv_encoder->dcb);
  359. }
  360. /* re-enable hotplug detect */
  361. pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, hpd_state);
  362. return eq_done;
  363. }
  364. bool
  365. nouveau_dp_detect(struct drm_encoder *encoder)
  366. {
  367. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  368. struct drm_device *dev = encoder->dev;
  369. uint8_t dpcd[4];
  370. int ret;
  371. ret = auxch_rd(encoder, 0x0000, dpcd, 4);
  372. if (ret)
  373. return false;
  374. NV_DEBUG_KMS(dev, "encoder: link_bw %d, link_nr %d\n"
  375. "display: link_bw %d, link_nr %d version 0x%02x\n",
  376. nv_encoder->dcb->dpconf.link_bw,
  377. nv_encoder->dcb->dpconf.link_nr,
  378. dpcd[1], dpcd[2] & 0x0f, dpcd[0]);
  379. nv_encoder->dp.dpcd_version = dpcd[0];
  380. nv_encoder->dp.link_bw = dpcd[1];
  381. if (nv_encoder->dp.link_bw != DP_LINK_BW_1_62 &&
  382. !nv_encoder->dcb->dpconf.link_bw)
  383. nv_encoder->dp.link_bw = DP_LINK_BW_1_62;
  384. nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
  385. if (nv_encoder->dp.link_nr > nv_encoder->dcb->dpconf.link_nr)
  386. nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
  387. nv_encoder->dp.enhanced_frame = (dpcd[2] & DP_ENHANCED_FRAME_CAP);
  388. return true;
  389. }
  390. int
  391. nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  392. uint8_t *data, int data_nr)
  393. {
  394. struct drm_device *dev = auxch->dev;
  395. uint32_t tmp, ctrl, stat = 0, data32[4] = {};
  396. int ret = 0, i, index = auxch->rd;
  397. NV_DEBUG_KMS(dev, "ch %d cmd %d addr 0x%x len %d\n", index, cmd, addr, data_nr);
  398. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  399. nv_wr32(dev, NV50_AUXCH_CTRL(auxch->rd), tmp | 0x00100000);
  400. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  401. if (!(tmp & 0x01000000)) {
  402. NV_ERROR(dev, "expected bit 24 == 1, got 0x%08x\n", tmp);
  403. ret = -EIO;
  404. goto out;
  405. }
  406. for (i = 0; i < 3; i++) {
  407. tmp = nv_rd32(dev, NV50_AUXCH_STAT(auxch->rd));
  408. if (tmp & NV50_AUXCH_STAT_STATE_READY)
  409. break;
  410. udelay(100);
  411. }
  412. if (i == 3) {
  413. ret = -EBUSY;
  414. goto out;
  415. }
  416. if (!(cmd & 1)) {
  417. memcpy(data32, data, data_nr);
  418. for (i = 0; i < 4; i++) {
  419. NV_DEBUG_KMS(dev, "wr %d: 0x%08x\n", i, data32[i]);
  420. nv_wr32(dev, NV50_AUXCH_DATA_OUT(index, i), data32[i]);
  421. }
  422. }
  423. nv_wr32(dev, NV50_AUXCH_ADDR(index), addr);
  424. ctrl = nv_rd32(dev, NV50_AUXCH_CTRL(index));
  425. ctrl &= ~(NV50_AUXCH_CTRL_CMD | NV50_AUXCH_CTRL_LEN);
  426. ctrl |= (cmd << NV50_AUXCH_CTRL_CMD_SHIFT);
  427. ctrl |= ((data_nr - 1) << NV50_AUXCH_CTRL_LEN_SHIFT);
  428. for (i = 0; i < 16; i++) {
  429. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl | 0x80000000);
  430. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl);
  431. nv_wr32(dev, NV50_AUXCH_CTRL(index), ctrl | 0x00010000);
  432. if (!nv_wait(dev, NV50_AUXCH_CTRL(index),
  433. 0x00010000, 0x00000000)) {
  434. NV_ERROR(dev, "expected bit 16 == 0, got 0x%08x\n",
  435. nv_rd32(dev, NV50_AUXCH_CTRL(index)));
  436. ret = -EBUSY;
  437. goto out;
  438. }
  439. udelay(400);
  440. stat = nv_rd32(dev, NV50_AUXCH_STAT(index));
  441. if ((stat & NV50_AUXCH_STAT_REPLY_AUX) !=
  442. NV50_AUXCH_STAT_REPLY_AUX_DEFER)
  443. break;
  444. }
  445. if (i == 16) {
  446. NV_ERROR(dev, "auxch DEFER too many times, bailing\n");
  447. ret = -EREMOTEIO;
  448. goto out;
  449. }
  450. if (cmd & 1) {
  451. if ((stat & NV50_AUXCH_STAT_COUNT) != data_nr) {
  452. ret = -EREMOTEIO;
  453. goto out;
  454. }
  455. for (i = 0; i < 4; i++) {
  456. data32[i] = nv_rd32(dev, NV50_AUXCH_DATA_IN(index, i));
  457. NV_DEBUG_KMS(dev, "rd %d: 0x%08x\n", i, data32[i]);
  458. }
  459. memcpy(data, data32, data_nr);
  460. }
  461. out:
  462. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  463. nv_wr32(dev, NV50_AUXCH_CTRL(auxch->rd), tmp & ~0x00100000);
  464. tmp = nv_rd32(dev, NV50_AUXCH_CTRL(auxch->rd));
  465. if (tmp & 0x01000000) {
  466. NV_ERROR(dev, "expected bit 24 == 0, got 0x%08x\n", tmp);
  467. ret = -EIO;
  468. }
  469. udelay(400);
  470. return ret ? ret : (stat & NV50_AUXCH_STAT_REPLY);
  471. }
  472. static int
  473. nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
  474. {
  475. struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
  476. struct drm_device *dev = auxch->dev;
  477. struct i2c_msg *msg = msgs;
  478. int ret, mcnt = num;
  479. while (mcnt--) {
  480. u8 remaining = msg->len;
  481. u8 *ptr = msg->buf;
  482. while (remaining) {
  483. u8 cnt = (remaining > 16) ? 16 : remaining;
  484. u8 cmd;
  485. if (msg->flags & I2C_M_RD)
  486. cmd = AUX_I2C_READ;
  487. else
  488. cmd = AUX_I2C_WRITE;
  489. if (mcnt || remaining > 16)
  490. cmd |= AUX_I2C_MOT;
  491. ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
  492. if (ret < 0)
  493. return ret;
  494. switch (ret & NV50_AUXCH_STAT_REPLY_I2C) {
  495. case NV50_AUXCH_STAT_REPLY_I2C_ACK:
  496. break;
  497. case NV50_AUXCH_STAT_REPLY_I2C_NACK:
  498. return -EREMOTEIO;
  499. case NV50_AUXCH_STAT_REPLY_I2C_DEFER:
  500. udelay(100);
  501. continue;
  502. default:
  503. NV_ERROR(dev, "bad auxch reply: 0x%08x\n", ret);
  504. return -EREMOTEIO;
  505. }
  506. ptr += cnt;
  507. remaining -= cnt;
  508. }
  509. msg++;
  510. }
  511. return num;
  512. }
  513. static u32
  514. nouveau_dp_i2c_func(struct i2c_adapter *adap)
  515. {
  516. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  517. }
  518. const struct i2c_algorithm nouveau_dp_i2c_algo = {
  519. .master_xfer = nouveau_dp_i2c_xfer,
  520. .functionality = nouveau_dp_i2c_func
  521. };