gpio-omap.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. struct gpio_bank {
  29. unsigned long pbase;
  30. void __iomem *base;
  31. u16 irq;
  32. u16 virtual_irq_start;
  33. int method;
  34. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  35. u32 suspend_wakeup;
  36. u32 saved_wakeup;
  37. #endif
  38. u32 non_wakeup_gpios;
  39. u32 enabled_non_wakeup_gpios;
  40. u32 saved_datain;
  41. u32 saved_fallingdetect;
  42. u32 saved_risingdetect;
  43. u32 level_mask;
  44. u32 toggle_mask;
  45. spinlock_t lock;
  46. struct gpio_chip chip;
  47. struct clk *dbck;
  48. u32 mod_usage;
  49. u32 dbck_enable_mask;
  50. struct device *dev;
  51. bool dbck_flag;
  52. int stride;
  53. u32 width;
  54. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  55. struct omap_gpio_reg_offs *regs;
  56. };
  57. #ifdef CONFIG_ARCH_OMAP3
  58. struct omap3_gpio_regs {
  59. u32 irqenable1;
  60. u32 irqenable2;
  61. u32 wake_en;
  62. u32 ctrl;
  63. u32 oe;
  64. u32 leveldetect0;
  65. u32 leveldetect1;
  66. u32 risingdetect;
  67. u32 fallingdetect;
  68. u32 dataout;
  69. };
  70. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  71. #endif
  72. /*
  73. * TODO: Cleanup gpio_bank usage as it is having information
  74. * related to all instances of the device
  75. */
  76. static struct gpio_bank *gpio_bank;
  77. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  78. int gpio_bank_count;
  79. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  80. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  81. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  82. {
  83. void __iomem *reg = bank->base;
  84. u32 l;
  85. reg += bank->regs->direction;
  86. l = __raw_readl(reg);
  87. if (is_input)
  88. l |= 1 << gpio;
  89. else
  90. l &= ~(1 << gpio);
  91. __raw_writel(l, reg);
  92. }
  93. /* set data out value using dedicate set/clear register */
  94. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  95. {
  96. void __iomem *reg = bank->base;
  97. u32 l = GPIO_BIT(bank, gpio);
  98. if (enable)
  99. reg += bank->regs->set_dataout;
  100. else
  101. reg += bank->regs->clr_dataout;
  102. __raw_writel(l, reg);
  103. }
  104. /* set data out value using mask register */
  105. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  106. {
  107. void __iomem *reg = bank->base + bank->regs->dataout;
  108. u32 gpio_bit = GPIO_BIT(bank, gpio);
  109. u32 l;
  110. l = __raw_readl(reg);
  111. if (enable)
  112. l |= gpio_bit;
  113. else
  114. l &= ~gpio_bit;
  115. __raw_writel(l, reg);
  116. }
  117. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  118. {
  119. void __iomem *reg = bank->base + bank->regs->datain;
  120. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  121. }
  122. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  123. {
  124. void __iomem *reg = bank->base + bank->regs->dataout;
  125. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  126. }
  127. #define MOD_REG_BIT(reg, bit_mask, set) \
  128. do { \
  129. int l = __raw_readl(base + reg); \
  130. if (set) l |= bit_mask; \
  131. else l &= ~bit_mask; \
  132. __raw_writel(l, base + reg); \
  133. } while(0)
  134. /**
  135. * _set_gpio_debounce - low level gpio debounce time
  136. * @bank: the gpio bank we're acting upon
  137. * @gpio: the gpio number on this @gpio
  138. * @debounce: debounce time to use
  139. *
  140. * OMAP's debounce time is in 31us steps so we need
  141. * to convert and round up to the closest unit.
  142. */
  143. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  144. unsigned debounce)
  145. {
  146. void __iomem *reg;
  147. u32 val;
  148. u32 l;
  149. if (!bank->dbck_flag)
  150. return;
  151. if (debounce < 32)
  152. debounce = 0x01;
  153. else if (debounce > 7936)
  154. debounce = 0xff;
  155. else
  156. debounce = (debounce / 0x1f) - 1;
  157. l = GPIO_BIT(bank, gpio);
  158. reg = bank->base + bank->regs->debounce;
  159. __raw_writel(debounce, reg);
  160. reg = bank->base + bank->regs->debounce_en;
  161. val = __raw_readl(reg);
  162. if (debounce) {
  163. val |= l;
  164. clk_enable(bank->dbck);
  165. } else {
  166. val &= ~l;
  167. clk_disable(bank->dbck);
  168. }
  169. bank->dbck_enable_mask = val;
  170. __raw_writel(val, reg);
  171. }
  172. #ifdef CONFIG_ARCH_OMAP2PLUS
  173. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  174. int trigger)
  175. {
  176. void __iomem *base = bank->base;
  177. u32 gpio_bit = 1 << gpio;
  178. if (cpu_is_omap44xx()) {
  179. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  180. trigger & IRQ_TYPE_LEVEL_LOW);
  181. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  182. trigger & IRQ_TYPE_LEVEL_HIGH);
  183. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  184. trigger & IRQ_TYPE_EDGE_RISING);
  185. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  186. trigger & IRQ_TYPE_EDGE_FALLING);
  187. } else {
  188. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  189. trigger & IRQ_TYPE_LEVEL_LOW);
  190. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  191. trigger & IRQ_TYPE_LEVEL_HIGH);
  192. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  193. trigger & IRQ_TYPE_EDGE_RISING);
  194. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  195. trigger & IRQ_TYPE_EDGE_FALLING);
  196. }
  197. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  198. if (cpu_is_omap44xx()) {
  199. MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  200. trigger != 0);
  201. } else {
  202. /*
  203. * GPIO wakeup request can only be generated on edge
  204. * transitions
  205. */
  206. if (trigger & IRQ_TYPE_EDGE_BOTH)
  207. __raw_writel(1 << gpio, bank->base
  208. + OMAP24XX_GPIO_SETWKUENA);
  209. else
  210. __raw_writel(1 << gpio, bank->base
  211. + OMAP24XX_GPIO_CLEARWKUENA);
  212. }
  213. }
  214. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  215. if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
  216. (bank->non_wakeup_gpios & gpio_bit)) {
  217. /*
  218. * Log the edge gpio and manually trigger the IRQ
  219. * after resume if the input level changes
  220. * to avoid irq lost during PER RET/OFF mode
  221. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  222. */
  223. if (trigger & IRQ_TYPE_EDGE_BOTH)
  224. bank->enabled_non_wakeup_gpios |= gpio_bit;
  225. else
  226. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  227. }
  228. if (cpu_is_omap44xx()) {
  229. bank->level_mask =
  230. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  231. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  232. } else {
  233. bank->level_mask =
  234. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  235. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  236. }
  237. }
  238. #endif
  239. #ifdef CONFIG_ARCH_OMAP1
  240. /*
  241. * This only applies to chips that can't do both rising and falling edge
  242. * detection at once. For all other chips, this function is a noop.
  243. */
  244. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  245. {
  246. void __iomem *reg = bank->base;
  247. u32 l = 0;
  248. switch (bank->method) {
  249. case METHOD_MPUIO:
  250. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  251. break;
  252. #ifdef CONFIG_ARCH_OMAP15XX
  253. case METHOD_GPIO_1510:
  254. reg += OMAP1510_GPIO_INT_CONTROL;
  255. break;
  256. #endif
  257. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  258. case METHOD_GPIO_7XX:
  259. reg += OMAP7XX_GPIO_INT_CONTROL;
  260. break;
  261. #endif
  262. default:
  263. return;
  264. }
  265. l = __raw_readl(reg);
  266. if ((l >> gpio) & 1)
  267. l &= ~(1 << gpio);
  268. else
  269. l |= 1 << gpio;
  270. __raw_writel(l, reg);
  271. }
  272. #endif
  273. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  274. {
  275. void __iomem *reg = bank->base;
  276. u32 l = 0;
  277. switch (bank->method) {
  278. #ifdef CONFIG_ARCH_OMAP1
  279. case METHOD_MPUIO:
  280. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  281. l = __raw_readl(reg);
  282. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  283. bank->toggle_mask |= 1 << gpio;
  284. if (trigger & IRQ_TYPE_EDGE_RISING)
  285. l |= 1 << gpio;
  286. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  287. l &= ~(1 << gpio);
  288. else
  289. goto bad;
  290. break;
  291. #endif
  292. #ifdef CONFIG_ARCH_OMAP15XX
  293. case METHOD_GPIO_1510:
  294. reg += OMAP1510_GPIO_INT_CONTROL;
  295. l = __raw_readl(reg);
  296. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  297. bank->toggle_mask |= 1 << gpio;
  298. if (trigger & IRQ_TYPE_EDGE_RISING)
  299. l |= 1 << gpio;
  300. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  301. l &= ~(1 << gpio);
  302. else
  303. goto bad;
  304. break;
  305. #endif
  306. #ifdef CONFIG_ARCH_OMAP16XX
  307. case METHOD_GPIO_1610:
  308. if (gpio & 0x08)
  309. reg += OMAP1610_GPIO_EDGE_CTRL2;
  310. else
  311. reg += OMAP1610_GPIO_EDGE_CTRL1;
  312. gpio &= 0x07;
  313. l = __raw_readl(reg);
  314. l &= ~(3 << (gpio << 1));
  315. if (trigger & IRQ_TYPE_EDGE_RISING)
  316. l |= 2 << (gpio << 1);
  317. if (trigger & IRQ_TYPE_EDGE_FALLING)
  318. l |= 1 << (gpio << 1);
  319. if (trigger)
  320. /* Enable wake-up during idle for dynamic tick */
  321. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  322. else
  323. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  324. break;
  325. #endif
  326. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  327. case METHOD_GPIO_7XX:
  328. reg += OMAP7XX_GPIO_INT_CONTROL;
  329. l = __raw_readl(reg);
  330. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  331. bank->toggle_mask |= 1 << gpio;
  332. if (trigger & IRQ_TYPE_EDGE_RISING)
  333. l |= 1 << gpio;
  334. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  335. l &= ~(1 << gpio);
  336. else
  337. goto bad;
  338. break;
  339. #endif
  340. #ifdef CONFIG_ARCH_OMAP2PLUS
  341. case METHOD_GPIO_24XX:
  342. case METHOD_GPIO_44XX:
  343. set_24xx_gpio_triggering(bank, gpio, trigger);
  344. return 0;
  345. #endif
  346. default:
  347. goto bad;
  348. }
  349. __raw_writel(l, reg);
  350. return 0;
  351. bad:
  352. return -EINVAL;
  353. }
  354. static int gpio_irq_type(struct irq_data *d, unsigned type)
  355. {
  356. struct gpio_bank *bank;
  357. unsigned gpio;
  358. int retval;
  359. unsigned long flags;
  360. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  361. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  362. else
  363. gpio = d->irq - IH_GPIO_BASE;
  364. if (type & ~IRQ_TYPE_SENSE_MASK)
  365. return -EINVAL;
  366. /* OMAP1 allows only only edge triggering */
  367. if (!cpu_class_is_omap2()
  368. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  369. return -EINVAL;
  370. bank = irq_data_get_irq_chip_data(d);
  371. spin_lock_irqsave(&bank->lock, flags);
  372. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  373. spin_unlock_irqrestore(&bank->lock, flags);
  374. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  375. __irq_set_handler_locked(d->irq, handle_level_irq);
  376. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  377. __irq_set_handler_locked(d->irq, handle_edge_irq);
  378. return retval;
  379. }
  380. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  381. {
  382. void __iomem *reg = bank->base;
  383. reg += bank->regs->irqstatus;
  384. __raw_writel(gpio_mask, reg);
  385. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  386. if (bank->regs->irqstatus2) {
  387. reg = bank->base + bank->regs->irqstatus2;
  388. __raw_writel(gpio_mask, reg);
  389. }
  390. /* Flush posted write for the irq status to avoid spurious interrupts */
  391. __raw_readl(reg);
  392. }
  393. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  394. {
  395. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  396. }
  397. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  398. {
  399. void __iomem *reg = bank->base;
  400. u32 l;
  401. u32 mask = (1 << bank->width) - 1;
  402. reg += bank->regs->irqenable;
  403. l = __raw_readl(reg);
  404. if (bank->regs->irqenable_inv)
  405. l = ~l;
  406. l &= mask;
  407. return l;
  408. }
  409. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  410. {
  411. void __iomem *reg = bank->base;
  412. u32 l;
  413. if (bank->regs->set_irqenable) {
  414. reg += bank->regs->set_irqenable;
  415. l = gpio_mask;
  416. } else {
  417. reg += bank->regs->irqenable;
  418. l = __raw_readl(reg);
  419. if (bank->regs->irqenable_inv)
  420. l &= ~gpio_mask;
  421. else
  422. l |= gpio_mask;
  423. }
  424. __raw_writel(l, reg);
  425. }
  426. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  427. {
  428. void __iomem *reg = bank->base;
  429. u32 l;
  430. if (bank->regs->clr_irqenable) {
  431. reg += bank->regs->clr_irqenable;
  432. l = gpio_mask;
  433. } else {
  434. reg += bank->regs->irqenable;
  435. l = __raw_readl(reg);
  436. if (bank->regs->irqenable_inv)
  437. l |= gpio_mask;
  438. else
  439. l &= ~gpio_mask;
  440. }
  441. __raw_writel(l, reg);
  442. }
  443. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  444. {
  445. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  446. }
  447. /*
  448. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  449. * 1510 does not seem to have a wake-up register. If JTAG is connected
  450. * to the target, system will wake up always on GPIO events. While
  451. * system is running all registered GPIO interrupts need to have wake-up
  452. * enabled. When system is suspended, only selected GPIO interrupts need
  453. * to have wake-up enabled.
  454. */
  455. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  456. {
  457. u32 gpio_bit = GPIO_BIT(bank, gpio);
  458. unsigned long flags;
  459. if (bank->non_wakeup_gpios & gpio_bit) {
  460. dev_err(bank->dev,
  461. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  462. return -EINVAL;
  463. }
  464. spin_lock_irqsave(&bank->lock, flags);
  465. if (enable)
  466. bank->suspend_wakeup |= gpio_bit;
  467. else
  468. bank->suspend_wakeup &= ~gpio_bit;
  469. spin_unlock_irqrestore(&bank->lock, flags);
  470. return 0;
  471. }
  472. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  473. {
  474. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  475. _set_gpio_irqenable(bank, gpio, 0);
  476. _clear_gpio_irqstatus(bank, gpio);
  477. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  478. }
  479. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  480. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  481. {
  482. unsigned int gpio = d->irq - IH_GPIO_BASE;
  483. struct gpio_bank *bank;
  484. int retval;
  485. bank = irq_data_get_irq_chip_data(d);
  486. retval = _set_gpio_wakeup(bank, gpio, enable);
  487. return retval;
  488. }
  489. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  490. {
  491. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  492. unsigned long flags;
  493. spin_lock_irqsave(&bank->lock, flags);
  494. /* Set trigger to none. You need to enable the desired trigger with
  495. * request_irq() or set_irq_type().
  496. */
  497. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  498. #ifdef CONFIG_ARCH_OMAP15XX
  499. if (bank->method == METHOD_GPIO_1510) {
  500. void __iomem *reg;
  501. /* Claim the pin for MPU */
  502. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  503. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  504. }
  505. #endif
  506. if (!cpu_class_is_omap1()) {
  507. if (!bank->mod_usage) {
  508. void __iomem *reg = bank->base;
  509. u32 ctrl;
  510. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  511. reg += OMAP24XX_GPIO_CTRL;
  512. else if (cpu_is_omap44xx())
  513. reg += OMAP4_GPIO_CTRL;
  514. ctrl = __raw_readl(reg);
  515. /* Module is enabled, clocks are not gated */
  516. ctrl &= 0xFFFFFFFE;
  517. __raw_writel(ctrl, reg);
  518. }
  519. bank->mod_usage |= 1 << offset;
  520. }
  521. spin_unlock_irqrestore(&bank->lock, flags);
  522. return 0;
  523. }
  524. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  525. {
  526. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  527. unsigned long flags;
  528. spin_lock_irqsave(&bank->lock, flags);
  529. #ifdef CONFIG_ARCH_OMAP16XX
  530. if (bank->method == METHOD_GPIO_1610) {
  531. /* Disable wake-up during idle for dynamic tick */
  532. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  533. __raw_writel(1 << offset, reg);
  534. }
  535. #endif
  536. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  537. if (bank->method == METHOD_GPIO_24XX) {
  538. /* Disable wake-up during idle for dynamic tick */
  539. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  540. __raw_writel(1 << offset, reg);
  541. }
  542. #endif
  543. #ifdef CONFIG_ARCH_OMAP4
  544. if (bank->method == METHOD_GPIO_44XX) {
  545. /* Disable wake-up during idle for dynamic tick */
  546. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  547. __raw_writel(1 << offset, reg);
  548. }
  549. #endif
  550. if (!cpu_class_is_omap1()) {
  551. bank->mod_usage &= ~(1 << offset);
  552. if (!bank->mod_usage) {
  553. void __iomem *reg = bank->base;
  554. u32 ctrl;
  555. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  556. reg += OMAP24XX_GPIO_CTRL;
  557. else if (cpu_is_omap44xx())
  558. reg += OMAP4_GPIO_CTRL;
  559. ctrl = __raw_readl(reg);
  560. /* Module is disabled, clocks are gated */
  561. ctrl |= 1;
  562. __raw_writel(ctrl, reg);
  563. }
  564. }
  565. _reset_gpio(bank, bank->chip.base + offset);
  566. spin_unlock_irqrestore(&bank->lock, flags);
  567. }
  568. /*
  569. * We need to unmask the GPIO bank interrupt as soon as possible to
  570. * avoid missing GPIO interrupts for other lines in the bank.
  571. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  572. * in the bank to avoid missing nested interrupts for a GPIO line.
  573. * If we wait to unmask individual GPIO lines in the bank after the
  574. * line's interrupt handler has been run, we may miss some nested
  575. * interrupts.
  576. */
  577. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  578. {
  579. void __iomem *isr_reg = NULL;
  580. u32 isr;
  581. unsigned int gpio_irq, gpio_index;
  582. struct gpio_bank *bank;
  583. u32 retrigger = 0;
  584. int unmasked = 0;
  585. struct irq_chip *chip = irq_desc_get_chip(desc);
  586. chained_irq_enter(chip, desc);
  587. bank = irq_get_handler_data(irq);
  588. isr_reg = bank->base + bank->regs->irqstatus;
  589. if (WARN_ON(!isr_reg))
  590. goto exit;
  591. while(1) {
  592. u32 isr_saved, level_mask = 0;
  593. u32 enabled;
  594. enabled = _get_gpio_irqbank_mask(bank);
  595. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  596. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  597. isr &= 0x0000ffff;
  598. if (cpu_class_is_omap2()) {
  599. level_mask = bank->level_mask & enabled;
  600. }
  601. /* clear edge sensitive interrupts before handler(s) are
  602. called so that we don't miss any interrupt occurred while
  603. executing them */
  604. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  605. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  606. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  607. /* if there is only edge sensitive GPIO pin interrupts
  608. configured, we could unmask GPIO bank interrupt immediately */
  609. if (!level_mask && !unmasked) {
  610. unmasked = 1;
  611. chained_irq_exit(chip, desc);
  612. }
  613. isr |= retrigger;
  614. retrigger = 0;
  615. if (!isr)
  616. break;
  617. gpio_irq = bank->virtual_irq_start;
  618. for (; isr != 0; isr >>= 1, gpio_irq++) {
  619. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  620. if (!(isr & 1))
  621. continue;
  622. #ifdef CONFIG_ARCH_OMAP1
  623. /*
  624. * Some chips can't respond to both rising and falling
  625. * at the same time. If this irq was requested with
  626. * both flags, we need to flip the ICR data for the IRQ
  627. * to respond to the IRQ for the opposite direction.
  628. * This will be indicated in the bank toggle_mask.
  629. */
  630. if (bank->toggle_mask & (1 << gpio_index))
  631. _toggle_gpio_edge_triggering(bank, gpio_index);
  632. #endif
  633. generic_handle_irq(gpio_irq);
  634. }
  635. }
  636. /* if bank has any level sensitive GPIO pin interrupt
  637. configured, we must unmask the bank interrupt only after
  638. handler(s) are executed in order to avoid spurious bank
  639. interrupt */
  640. exit:
  641. if (!unmasked)
  642. chained_irq_exit(chip, desc);
  643. }
  644. static void gpio_irq_shutdown(struct irq_data *d)
  645. {
  646. unsigned int gpio = d->irq - IH_GPIO_BASE;
  647. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  648. unsigned long flags;
  649. spin_lock_irqsave(&bank->lock, flags);
  650. _reset_gpio(bank, gpio);
  651. spin_unlock_irqrestore(&bank->lock, flags);
  652. }
  653. static void gpio_ack_irq(struct irq_data *d)
  654. {
  655. unsigned int gpio = d->irq - IH_GPIO_BASE;
  656. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  657. _clear_gpio_irqstatus(bank, gpio);
  658. }
  659. static void gpio_mask_irq(struct irq_data *d)
  660. {
  661. unsigned int gpio = d->irq - IH_GPIO_BASE;
  662. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  663. unsigned long flags;
  664. spin_lock_irqsave(&bank->lock, flags);
  665. _set_gpio_irqenable(bank, gpio, 0);
  666. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  667. spin_unlock_irqrestore(&bank->lock, flags);
  668. }
  669. static void gpio_unmask_irq(struct irq_data *d)
  670. {
  671. unsigned int gpio = d->irq - IH_GPIO_BASE;
  672. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  673. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  674. u32 trigger = irqd_get_trigger_type(d);
  675. unsigned long flags;
  676. spin_lock_irqsave(&bank->lock, flags);
  677. if (trigger)
  678. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  679. /* For level-triggered GPIOs, the clearing must be done after
  680. * the HW source is cleared, thus after the handler has run */
  681. if (bank->level_mask & irq_mask) {
  682. _set_gpio_irqenable(bank, gpio, 0);
  683. _clear_gpio_irqstatus(bank, gpio);
  684. }
  685. _set_gpio_irqenable(bank, gpio, 1);
  686. spin_unlock_irqrestore(&bank->lock, flags);
  687. }
  688. static struct irq_chip gpio_irq_chip = {
  689. .name = "GPIO",
  690. .irq_shutdown = gpio_irq_shutdown,
  691. .irq_ack = gpio_ack_irq,
  692. .irq_mask = gpio_mask_irq,
  693. .irq_unmask = gpio_unmask_irq,
  694. .irq_set_type = gpio_irq_type,
  695. .irq_set_wake = gpio_wake_enable,
  696. };
  697. /*---------------------------------------------------------------------*/
  698. #ifdef CONFIG_ARCH_OMAP1
  699. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  700. #ifdef CONFIG_ARCH_OMAP16XX
  701. #include <linux/platform_device.h>
  702. static int omap_mpuio_suspend_noirq(struct device *dev)
  703. {
  704. struct platform_device *pdev = to_platform_device(dev);
  705. struct gpio_bank *bank = platform_get_drvdata(pdev);
  706. void __iomem *mask_reg = bank->base +
  707. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  708. unsigned long flags;
  709. spin_lock_irqsave(&bank->lock, flags);
  710. bank->saved_wakeup = __raw_readl(mask_reg);
  711. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  712. spin_unlock_irqrestore(&bank->lock, flags);
  713. return 0;
  714. }
  715. static int omap_mpuio_resume_noirq(struct device *dev)
  716. {
  717. struct platform_device *pdev = to_platform_device(dev);
  718. struct gpio_bank *bank = platform_get_drvdata(pdev);
  719. void __iomem *mask_reg = bank->base +
  720. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  721. unsigned long flags;
  722. spin_lock_irqsave(&bank->lock, flags);
  723. __raw_writel(bank->saved_wakeup, mask_reg);
  724. spin_unlock_irqrestore(&bank->lock, flags);
  725. return 0;
  726. }
  727. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  728. .suspend_noirq = omap_mpuio_suspend_noirq,
  729. .resume_noirq = omap_mpuio_resume_noirq,
  730. };
  731. /* use platform_driver for this. */
  732. static struct platform_driver omap_mpuio_driver = {
  733. .driver = {
  734. .name = "mpuio",
  735. .pm = &omap_mpuio_dev_pm_ops,
  736. },
  737. };
  738. static struct platform_device omap_mpuio_device = {
  739. .name = "mpuio",
  740. .id = -1,
  741. .dev = {
  742. .driver = &omap_mpuio_driver.driver,
  743. }
  744. /* could list the /proc/iomem resources */
  745. };
  746. static inline void mpuio_init(void)
  747. {
  748. struct gpio_bank *bank = &gpio_bank[0];
  749. platform_set_drvdata(&omap_mpuio_device, bank);
  750. if (platform_driver_register(&omap_mpuio_driver) == 0)
  751. (void) platform_device_register(&omap_mpuio_device);
  752. }
  753. #else
  754. static inline void mpuio_init(void) {}
  755. #endif /* 16xx */
  756. #else
  757. #define bank_is_mpuio(bank) 0
  758. static inline void mpuio_init(void) {}
  759. #endif
  760. /*---------------------------------------------------------------------*/
  761. /* REVISIT these are stupid implementations! replace by ones that
  762. * don't switch on METHOD_* and which mostly avoid spinlocks
  763. */
  764. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  765. {
  766. struct gpio_bank *bank;
  767. unsigned long flags;
  768. bank = container_of(chip, struct gpio_bank, chip);
  769. spin_lock_irqsave(&bank->lock, flags);
  770. _set_gpio_direction(bank, offset, 1);
  771. spin_unlock_irqrestore(&bank->lock, flags);
  772. return 0;
  773. }
  774. static int gpio_is_input(struct gpio_bank *bank, int mask)
  775. {
  776. void __iomem *reg = bank->base + bank->regs->direction;
  777. return __raw_readl(reg) & mask;
  778. }
  779. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  780. {
  781. struct gpio_bank *bank;
  782. void __iomem *reg;
  783. int gpio;
  784. u32 mask;
  785. gpio = chip->base + offset;
  786. bank = container_of(chip, struct gpio_bank, chip);
  787. reg = bank->base;
  788. mask = GPIO_BIT(bank, gpio);
  789. if (gpio_is_input(bank, mask))
  790. return _get_gpio_datain(bank, gpio);
  791. else
  792. return _get_gpio_dataout(bank, gpio);
  793. }
  794. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  795. {
  796. struct gpio_bank *bank;
  797. unsigned long flags;
  798. bank = container_of(chip, struct gpio_bank, chip);
  799. spin_lock_irqsave(&bank->lock, flags);
  800. bank->set_dataout(bank, offset, value);
  801. _set_gpio_direction(bank, offset, 0);
  802. spin_unlock_irqrestore(&bank->lock, flags);
  803. return 0;
  804. }
  805. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  806. unsigned debounce)
  807. {
  808. struct gpio_bank *bank;
  809. unsigned long flags;
  810. bank = container_of(chip, struct gpio_bank, chip);
  811. if (!bank->dbck) {
  812. bank->dbck = clk_get(bank->dev, "dbclk");
  813. if (IS_ERR(bank->dbck))
  814. dev_err(bank->dev, "Could not get gpio dbck\n");
  815. }
  816. spin_lock_irqsave(&bank->lock, flags);
  817. _set_gpio_debounce(bank, offset, debounce);
  818. spin_unlock_irqrestore(&bank->lock, flags);
  819. return 0;
  820. }
  821. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  822. {
  823. struct gpio_bank *bank;
  824. unsigned long flags;
  825. bank = container_of(chip, struct gpio_bank, chip);
  826. spin_lock_irqsave(&bank->lock, flags);
  827. bank->set_dataout(bank, offset, value);
  828. spin_unlock_irqrestore(&bank->lock, flags);
  829. }
  830. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  831. {
  832. struct gpio_bank *bank;
  833. bank = container_of(chip, struct gpio_bank, chip);
  834. return bank->virtual_irq_start + offset;
  835. }
  836. /*---------------------------------------------------------------------*/
  837. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  838. {
  839. static bool called;
  840. u32 rev;
  841. if (called || bank->regs->revision == USHRT_MAX)
  842. return;
  843. rev = __raw_readw(bank->base + bank->regs->revision);
  844. pr_info("OMAP GPIO hardware version %d.%d\n",
  845. (rev >> 4) & 0x0f, rev & 0x0f);
  846. called = true;
  847. }
  848. /* This lock class tells lockdep that GPIO irqs are in a different
  849. * category than their parents, so it won't report false recursion.
  850. */
  851. static struct lock_class_key gpio_lock_class;
  852. static inline int init_gpio_info(struct platform_device *pdev)
  853. {
  854. /* TODO: Analyze removing gpio_bank_count usage from driver code */
  855. gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
  856. GFP_KERNEL);
  857. if (!gpio_bank) {
  858. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  859. return -ENOMEM;
  860. }
  861. return 0;
  862. }
  863. /* TODO: Cleanup cpu_is_* checks */
  864. static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
  865. {
  866. if (cpu_class_is_omap2()) {
  867. if (cpu_is_omap44xx()) {
  868. __raw_writel(0xffffffff, bank->base +
  869. OMAP4_GPIO_IRQSTATUSCLR0);
  870. __raw_writel(0x00000000, bank->base +
  871. OMAP4_GPIO_DEBOUNCENABLE);
  872. /* Initialize interface clk ungated, module enabled */
  873. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  874. } else if (cpu_is_omap34xx()) {
  875. __raw_writel(0x00000000, bank->base +
  876. OMAP24XX_GPIO_IRQENABLE1);
  877. __raw_writel(0xffffffff, bank->base +
  878. OMAP24XX_GPIO_IRQSTATUS1);
  879. __raw_writel(0x00000000, bank->base +
  880. OMAP24XX_GPIO_DEBOUNCE_EN);
  881. /* Initialize interface clk ungated, module enabled */
  882. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  883. } else if (cpu_is_omap24xx()) {
  884. static const u32 non_wakeup_gpios[] = {
  885. 0xe203ffc0, 0x08700040
  886. };
  887. if (id < ARRAY_SIZE(non_wakeup_gpios))
  888. bank->non_wakeup_gpios = non_wakeup_gpios[id];
  889. }
  890. } else if (cpu_class_is_omap1()) {
  891. if (bank_is_mpuio(bank))
  892. __raw_writew(0xffff, bank->base +
  893. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  894. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  895. __raw_writew(0xffff, bank->base
  896. + OMAP1510_GPIO_INT_MASK);
  897. __raw_writew(0x0000, bank->base
  898. + OMAP1510_GPIO_INT_STATUS);
  899. }
  900. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  901. __raw_writew(0x0000, bank->base
  902. + OMAP1610_GPIO_IRQENABLE1);
  903. __raw_writew(0xffff, bank->base
  904. + OMAP1610_GPIO_IRQSTATUS1);
  905. __raw_writew(0x0014, bank->base
  906. + OMAP1610_GPIO_SYSCONFIG);
  907. /*
  908. * Enable system clock for GPIO module.
  909. * The CAM_CLK_CTRL *is* really the right place.
  910. */
  911. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  912. ULPD_CAM_CLK_CTRL);
  913. }
  914. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  915. __raw_writel(0xffffffff, bank->base
  916. + OMAP7XX_GPIO_INT_MASK);
  917. __raw_writel(0x00000000, bank->base
  918. + OMAP7XX_GPIO_INT_STATUS);
  919. }
  920. }
  921. }
  922. static __init void
  923. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  924. unsigned int num)
  925. {
  926. struct irq_chip_generic *gc;
  927. struct irq_chip_type *ct;
  928. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  929. handle_simple_irq);
  930. ct = gc->chip_types;
  931. /* NOTE: No ack required, reading IRQ status clears it. */
  932. ct->chip.irq_mask = irq_gc_mask_set_bit;
  933. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  934. ct->chip.irq_set_type = gpio_irq_type;
  935. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  936. if (cpu_is_omap16xx())
  937. ct->chip.irq_set_wake = gpio_wake_enable,
  938. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  939. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  940. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  941. }
  942. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  943. {
  944. int j;
  945. static int gpio;
  946. bank->mod_usage = 0;
  947. /*
  948. * REVISIT eventually switch from OMAP-specific gpio structs
  949. * over to the generic ones
  950. */
  951. bank->chip.request = omap_gpio_request;
  952. bank->chip.free = omap_gpio_free;
  953. bank->chip.direction_input = gpio_input;
  954. bank->chip.get = gpio_get;
  955. bank->chip.direction_output = gpio_output;
  956. bank->chip.set_debounce = gpio_debounce;
  957. bank->chip.set = gpio_set;
  958. bank->chip.to_irq = gpio_2irq;
  959. if (bank_is_mpuio(bank)) {
  960. bank->chip.label = "mpuio";
  961. #ifdef CONFIG_ARCH_OMAP16XX
  962. bank->chip.dev = &omap_mpuio_device.dev;
  963. #endif
  964. bank->chip.base = OMAP_MPUIO(0);
  965. } else {
  966. bank->chip.label = "gpio";
  967. bank->chip.base = gpio;
  968. gpio += bank->width;
  969. }
  970. bank->chip.ngpio = bank->width;
  971. gpiochip_add(&bank->chip);
  972. for (j = bank->virtual_irq_start;
  973. j < bank->virtual_irq_start + bank->width; j++) {
  974. irq_set_lockdep_class(j, &gpio_lock_class);
  975. irq_set_chip_data(j, bank);
  976. if (bank_is_mpuio(bank)) {
  977. omap_mpuio_alloc_gc(bank, j, bank->width);
  978. } else {
  979. irq_set_chip(j, &gpio_irq_chip);
  980. irq_set_handler(j, handle_simple_irq);
  981. set_irq_flags(j, IRQF_VALID);
  982. }
  983. }
  984. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  985. irq_set_handler_data(bank->irq, bank);
  986. }
  987. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  988. {
  989. static int gpio_init_done;
  990. struct omap_gpio_platform_data *pdata;
  991. struct resource *res;
  992. int id;
  993. struct gpio_bank *bank;
  994. if (!pdev->dev.platform_data)
  995. return -EINVAL;
  996. pdata = pdev->dev.platform_data;
  997. if (!gpio_init_done) {
  998. int ret;
  999. ret = init_gpio_info(pdev);
  1000. if (ret)
  1001. return ret;
  1002. }
  1003. id = pdev->id;
  1004. bank = &gpio_bank[id];
  1005. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1006. if (unlikely(!res)) {
  1007. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
  1008. return -ENODEV;
  1009. }
  1010. bank->irq = res->start;
  1011. bank->virtual_irq_start = pdata->virtual_irq_start;
  1012. bank->method = pdata->bank_type;
  1013. bank->dev = &pdev->dev;
  1014. bank->dbck_flag = pdata->dbck_flag;
  1015. bank->stride = pdata->bank_stride;
  1016. bank->width = pdata->bank_width;
  1017. bank->regs = pdata->regs;
  1018. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1019. bank->set_dataout = _set_gpio_dataout_reg;
  1020. else
  1021. bank->set_dataout = _set_gpio_dataout_mask;
  1022. spin_lock_init(&bank->lock);
  1023. /* Static mapping, never released */
  1024. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1025. if (unlikely(!res)) {
  1026. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
  1027. return -ENODEV;
  1028. }
  1029. bank->base = ioremap(res->start, resource_size(res));
  1030. if (!bank->base) {
  1031. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
  1032. return -ENOMEM;
  1033. }
  1034. pm_runtime_enable(bank->dev);
  1035. pm_runtime_get_sync(bank->dev);
  1036. omap_gpio_mod_init(bank, id);
  1037. omap_gpio_chip_init(bank);
  1038. omap_gpio_show_rev(bank);
  1039. if (!gpio_init_done)
  1040. gpio_init_done = 1;
  1041. return 0;
  1042. }
  1043. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1044. static int omap_gpio_suspend(void)
  1045. {
  1046. int i;
  1047. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1048. return 0;
  1049. for (i = 0; i < gpio_bank_count; i++) {
  1050. struct gpio_bank *bank = &gpio_bank[i];
  1051. void __iomem *wake_status;
  1052. void __iomem *wake_clear;
  1053. void __iomem *wake_set;
  1054. unsigned long flags;
  1055. switch (bank->method) {
  1056. #ifdef CONFIG_ARCH_OMAP16XX
  1057. case METHOD_GPIO_1610:
  1058. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1059. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1060. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1061. break;
  1062. #endif
  1063. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1064. case METHOD_GPIO_24XX:
  1065. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1066. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1067. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1068. break;
  1069. #endif
  1070. #ifdef CONFIG_ARCH_OMAP4
  1071. case METHOD_GPIO_44XX:
  1072. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1073. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1074. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1075. break;
  1076. #endif
  1077. default:
  1078. continue;
  1079. }
  1080. spin_lock_irqsave(&bank->lock, flags);
  1081. bank->saved_wakeup = __raw_readl(wake_status);
  1082. __raw_writel(0xffffffff, wake_clear);
  1083. __raw_writel(bank->suspend_wakeup, wake_set);
  1084. spin_unlock_irqrestore(&bank->lock, flags);
  1085. }
  1086. return 0;
  1087. }
  1088. static void omap_gpio_resume(void)
  1089. {
  1090. int i;
  1091. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1092. return;
  1093. for (i = 0; i < gpio_bank_count; i++) {
  1094. struct gpio_bank *bank = &gpio_bank[i];
  1095. void __iomem *wake_clear;
  1096. void __iomem *wake_set;
  1097. unsigned long flags;
  1098. switch (bank->method) {
  1099. #ifdef CONFIG_ARCH_OMAP16XX
  1100. case METHOD_GPIO_1610:
  1101. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1102. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1103. break;
  1104. #endif
  1105. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1106. case METHOD_GPIO_24XX:
  1107. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1108. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1109. break;
  1110. #endif
  1111. #ifdef CONFIG_ARCH_OMAP4
  1112. case METHOD_GPIO_44XX:
  1113. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1114. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1115. break;
  1116. #endif
  1117. default:
  1118. continue;
  1119. }
  1120. spin_lock_irqsave(&bank->lock, flags);
  1121. __raw_writel(0xffffffff, wake_clear);
  1122. __raw_writel(bank->saved_wakeup, wake_set);
  1123. spin_unlock_irqrestore(&bank->lock, flags);
  1124. }
  1125. }
  1126. static struct syscore_ops omap_gpio_syscore_ops = {
  1127. .suspend = omap_gpio_suspend,
  1128. .resume = omap_gpio_resume,
  1129. };
  1130. #endif
  1131. #ifdef CONFIG_ARCH_OMAP2PLUS
  1132. static int workaround_enabled;
  1133. void omap2_gpio_prepare_for_idle(int off_mode)
  1134. {
  1135. int i, c = 0;
  1136. int min = 0;
  1137. if (cpu_is_omap34xx())
  1138. min = 1;
  1139. for (i = min; i < gpio_bank_count; i++) {
  1140. struct gpio_bank *bank = &gpio_bank[i];
  1141. u32 l1 = 0, l2 = 0;
  1142. int j;
  1143. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1144. clk_disable(bank->dbck);
  1145. if (!off_mode)
  1146. continue;
  1147. /* If going to OFF, remove triggering for all
  1148. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1149. * generated. See OMAP2420 Errata item 1.101. */
  1150. if (!(bank->enabled_non_wakeup_gpios))
  1151. continue;
  1152. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1153. bank->saved_datain = __raw_readl(bank->base +
  1154. OMAP24XX_GPIO_DATAIN);
  1155. l1 = __raw_readl(bank->base +
  1156. OMAP24XX_GPIO_FALLINGDETECT);
  1157. l2 = __raw_readl(bank->base +
  1158. OMAP24XX_GPIO_RISINGDETECT);
  1159. }
  1160. if (cpu_is_omap44xx()) {
  1161. bank->saved_datain = __raw_readl(bank->base +
  1162. OMAP4_GPIO_DATAIN);
  1163. l1 = __raw_readl(bank->base +
  1164. OMAP4_GPIO_FALLINGDETECT);
  1165. l2 = __raw_readl(bank->base +
  1166. OMAP4_GPIO_RISINGDETECT);
  1167. }
  1168. bank->saved_fallingdetect = l1;
  1169. bank->saved_risingdetect = l2;
  1170. l1 &= ~bank->enabled_non_wakeup_gpios;
  1171. l2 &= ~bank->enabled_non_wakeup_gpios;
  1172. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1173. __raw_writel(l1, bank->base +
  1174. OMAP24XX_GPIO_FALLINGDETECT);
  1175. __raw_writel(l2, bank->base +
  1176. OMAP24XX_GPIO_RISINGDETECT);
  1177. }
  1178. if (cpu_is_omap44xx()) {
  1179. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1180. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1181. }
  1182. c++;
  1183. }
  1184. if (!c) {
  1185. workaround_enabled = 0;
  1186. return;
  1187. }
  1188. workaround_enabled = 1;
  1189. }
  1190. void omap2_gpio_resume_after_idle(void)
  1191. {
  1192. int i;
  1193. int min = 0;
  1194. if (cpu_is_omap34xx())
  1195. min = 1;
  1196. for (i = min; i < gpio_bank_count; i++) {
  1197. struct gpio_bank *bank = &gpio_bank[i];
  1198. u32 l = 0, gen, gen0, gen1;
  1199. int j;
  1200. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1201. clk_enable(bank->dbck);
  1202. if (!workaround_enabled)
  1203. continue;
  1204. if (!(bank->enabled_non_wakeup_gpios))
  1205. continue;
  1206. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1207. __raw_writel(bank->saved_fallingdetect,
  1208. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1209. __raw_writel(bank->saved_risingdetect,
  1210. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1211. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1212. }
  1213. if (cpu_is_omap44xx()) {
  1214. __raw_writel(bank->saved_fallingdetect,
  1215. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1216. __raw_writel(bank->saved_risingdetect,
  1217. bank->base + OMAP4_GPIO_RISINGDETECT);
  1218. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1219. }
  1220. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1221. * state. If so, generate an IRQ by software. This is
  1222. * horribly racy, but it's the best we can do to work around
  1223. * this silicon bug. */
  1224. l ^= bank->saved_datain;
  1225. l &= bank->enabled_non_wakeup_gpios;
  1226. /*
  1227. * No need to generate IRQs for the rising edge for gpio IRQs
  1228. * configured with falling edge only; and vice versa.
  1229. */
  1230. gen0 = l & bank->saved_fallingdetect;
  1231. gen0 &= bank->saved_datain;
  1232. gen1 = l & bank->saved_risingdetect;
  1233. gen1 &= ~(bank->saved_datain);
  1234. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1235. gen = l & (~(bank->saved_fallingdetect) &
  1236. ~(bank->saved_risingdetect));
  1237. /* Consider all GPIO IRQs needed to be updated */
  1238. gen |= gen0 | gen1;
  1239. if (gen) {
  1240. u32 old0, old1;
  1241. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1242. old0 = __raw_readl(bank->base +
  1243. OMAP24XX_GPIO_LEVELDETECT0);
  1244. old1 = __raw_readl(bank->base +
  1245. OMAP24XX_GPIO_LEVELDETECT1);
  1246. __raw_writel(old0 | gen, bank->base +
  1247. OMAP24XX_GPIO_LEVELDETECT0);
  1248. __raw_writel(old1 | gen, bank->base +
  1249. OMAP24XX_GPIO_LEVELDETECT1);
  1250. __raw_writel(old0, bank->base +
  1251. OMAP24XX_GPIO_LEVELDETECT0);
  1252. __raw_writel(old1, bank->base +
  1253. OMAP24XX_GPIO_LEVELDETECT1);
  1254. }
  1255. if (cpu_is_omap44xx()) {
  1256. old0 = __raw_readl(bank->base +
  1257. OMAP4_GPIO_LEVELDETECT0);
  1258. old1 = __raw_readl(bank->base +
  1259. OMAP4_GPIO_LEVELDETECT1);
  1260. __raw_writel(old0 | l, bank->base +
  1261. OMAP4_GPIO_LEVELDETECT0);
  1262. __raw_writel(old1 | l, bank->base +
  1263. OMAP4_GPIO_LEVELDETECT1);
  1264. __raw_writel(old0, bank->base +
  1265. OMAP4_GPIO_LEVELDETECT0);
  1266. __raw_writel(old1, bank->base +
  1267. OMAP4_GPIO_LEVELDETECT1);
  1268. }
  1269. }
  1270. }
  1271. }
  1272. #endif
  1273. #ifdef CONFIG_ARCH_OMAP3
  1274. /* save the registers of bank 2-6 */
  1275. void omap_gpio_save_context(void)
  1276. {
  1277. int i;
  1278. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1279. for (i = 1; i < gpio_bank_count; i++) {
  1280. struct gpio_bank *bank = &gpio_bank[i];
  1281. gpio_context[i].irqenable1 =
  1282. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1283. gpio_context[i].irqenable2 =
  1284. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1285. gpio_context[i].wake_en =
  1286. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1287. gpio_context[i].ctrl =
  1288. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1289. gpio_context[i].oe =
  1290. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1291. gpio_context[i].leveldetect0 =
  1292. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1293. gpio_context[i].leveldetect1 =
  1294. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1295. gpio_context[i].risingdetect =
  1296. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1297. gpio_context[i].fallingdetect =
  1298. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1299. gpio_context[i].dataout =
  1300. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1301. }
  1302. }
  1303. /* restore the required registers of bank 2-6 */
  1304. void omap_gpio_restore_context(void)
  1305. {
  1306. int i;
  1307. for (i = 1; i < gpio_bank_count; i++) {
  1308. struct gpio_bank *bank = &gpio_bank[i];
  1309. __raw_writel(gpio_context[i].irqenable1,
  1310. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1311. __raw_writel(gpio_context[i].irqenable2,
  1312. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1313. __raw_writel(gpio_context[i].wake_en,
  1314. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1315. __raw_writel(gpio_context[i].ctrl,
  1316. bank->base + OMAP24XX_GPIO_CTRL);
  1317. __raw_writel(gpio_context[i].oe,
  1318. bank->base + OMAP24XX_GPIO_OE);
  1319. __raw_writel(gpio_context[i].leveldetect0,
  1320. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1321. __raw_writel(gpio_context[i].leveldetect1,
  1322. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1323. __raw_writel(gpio_context[i].risingdetect,
  1324. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1325. __raw_writel(gpio_context[i].fallingdetect,
  1326. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1327. __raw_writel(gpio_context[i].dataout,
  1328. bank->base + OMAP24XX_GPIO_DATAOUT);
  1329. }
  1330. }
  1331. #endif
  1332. static struct platform_driver omap_gpio_driver = {
  1333. .probe = omap_gpio_probe,
  1334. .driver = {
  1335. .name = "omap_gpio",
  1336. },
  1337. };
  1338. /*
  1339. * gpio driver register needs to be done before
  1340. * machine_init functions access gpio APIs.
  1341. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1342. */
  1343. static int __init omap_gpio_drv_reg(void)
  1344. {
  1345. return platform_driver_register(&omap_gpio_driver);
  1346. }
  1347. postcore_initcall(omap_gpio_drv_reg);
  1348. static int __init omap_gpio_sysinit(void)
  1349. {
  1350. mpuio_init();
  1351. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1352. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1353. register_syscore_ops(&omap_gpio_syscore_ops);
  1354. #endif
  1355. return 0;
  1356. }
  1357. arch_initcall(omap_gpio_sysinit);