gpio-ep93xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Generic EP93xx GPIO handling
  3. *
  4. * Copyright (c) 2008 Ryan Mallon
  5. * Copyright (c) 2011 H Hartley Sweeten <hsweeten@visionengravers.com>
  6. *
  7. * Based on code originally from:
  8. * linux/arch/arm/mach-ep93xx/core.c
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/io.h>
  18. #include <linux/gpio.h>
  19. #include <linux/irq.h>
  20. #include <linux/slab.h>
  21. #include <linux/basic_mmio_gpio.h>
  22. #include <mach/hardware.h>
  23. struct ep93xx_gpio {
  24. void __iomem *mmio_base;
  25. struct bgpio_chip bgc[8];
  26. };
  27. /*************************************************************************
  28. * Interrupt handling for EP93xx on-chip GPIOs
  29. *************************************************************************/
  30. static unsigned char gpio_int_unmasked[3];
  31. static unsigned char gpio_int_enabled[3];
  32. static unsigned char gpio_int_type1[3];
  33. static unsigned char gpio_int_type2[3];
  34. static unsigned char gpio_int_debounce[3];
  35. /* Port ordering is: A B F */
  36. static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
  37. static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
  38. static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
  39. static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
  40. static const u8 int_debounce_register_offset[3] = { 0xa8, 0xc4, 0x64 };
  41. static void ep93xx_gpio_update_int_params(unsigned port)
  42. {
  43. BUG_ON(port > 2);
  44. __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
  45. __raw_writeb(gpio_int_type2[port],
  46. EP93XX_GPIO_REG(int_type2_register_offset[port]));
  47. __raw_writeb(gpio_int_type1[port],
  48. EP93XX_GPIO_REG(int_type1_register_offset[port]));
  49. __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
  50. EP93XX_GPIO_REG(int_en_register_offset[port]));
  51. }
  52. static inline void ep93xx_gpio_int_mask(unsigned line)
  53. {
  54. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  55. }
  56. static void ep93xx_gpio_int_debounce(unsigned int irq, bool enable)
  57. {
  58. int line = irq_to_gpio(irq);
  59. int port = line >> 3;
  60. int port_mask = 1 << (line & 7);
  61. if (enable)
  62. gpio_int_debounce[port] |= port_mask;
  63. else
  64. gpio_int_debounce[port] &= ~port_mask;
  65. __raw_writeb(gpio_int_debounce[port],
  66. EP93XX_GPIO_REG(int_debounce_register_offset[port]));
  67. }
  68. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  69. {
  70. unsigned char status;
  71. int i;
  72. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  73. for (i = 0; i < 8; i++) {
  74. if (status & (1 << i)) {
  75. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
  76. generic_handle_irq(gpio_irq);
  77. }
  78. }
  79. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  80. for (i = 0; i < 8; i++) {
  81. if (status & (1 << i)) {
  82. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
  83. generic_handle_irq(gpio_irq);
  84. }
  85. }
  86. }
  87. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  88. {
  89. /*
  90. * map discontiguous hw irq range to continuous sw irq range:
  91. *
  92. * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
  93. */
  94. int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
  95. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
  96. generic_handle_irq(gpio_irq);
  97. }
  98. static void ep93xx_gpio_irq_ack(struct irq_data *d)
  99. {
  100. int line = irq_to_gpio(d->irq);
  101. int port = line >> 3;
  102. int port_mask = 1 << (line & 7);
  103. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
  104. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  105. ep93xx_gpio_update_int_params(port);
  106. }
  107. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  108. }
  109. static void ep93xx_gpio_irq_mask_ack(struct irq_data *d)
  110. {
  111. int line = irq_to_gpio(d->irq);
  112. int port = line >> 3;
  113. int port_mask = 1 << (line & 7);
  114. if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH)
  115. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  116. gpio_int_unmasked[port] &= ~port_mask;
  117. ep93xx_gpio_update_int_params(port);
  118. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  119. }
  120. static void ep93xx_gpio_irq_mask(struct irq_data *d)
  121. {
  122. int line = irq_to_gpio(d->irq);
  123. int port = line >> 3;
  124. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  125. ep93xx_gpio_update_int_params(port);
  126. }
  127. static void ep93xx_gpio_irq_unmask(struct irq_data *d)
  128. {
  129. int line = irq_to_gpio(d->irq);
  130. int port = line >> 3;
  131. gpio_int_unmasked[port] |= 1 << (line & 7);
  132. ep93xx_gpio_update_int_params(port);
  133. }
  134. /*
  135. * gpio_int_type1 controls whether the interrupt is level (0) or
  136. * edge (1) triggered, while gpio_int_type2 controls whether it
  137. * triggers on low/falling (0) or high/rising (1).
  138. */
  139. static int ep93xx_gpio_irq_type(struct irq_data *d, unsigned int type)
  140. {
  141. const int gpio = irq_to_gpio(d->irq);
  142. const int port = gpio >> 3;
  143. const int port_mask = 1 << (gpio & 7);
  144. irq_flow_handler_t handler;
  145. gpio_direction_input(gpio);
  146. switch (type) {
  147. case IRQ_TYPE_EDGE_RISING:
  148. gpio_int_type1[port] |= port_mask;
  149. gpio_int_type2[port] |= port_mask;
  150. handler = handle_edge_irq;
  151. break;
  152. case IRQ_TYPE_EDGE_FALLING:
  153. gpio_int_type1[port] |= port_mask;
  154. gpio_int_type2[port] &= ~port_mask;
  155. handler = handle_edge_irq;
  156. break;
  157. case IRQ_TYPE_LEVEL_HIGH:
  158. gpio_int_type1[port] &= ~port_mask;
  159. gpio_int_type2[port] |= port_mask;
  160. handler = handle_level_irq;
  161. break;
  162. case IRQ_TYPE_LEVEL_LOW:
  163. gpio_int_type1[port] &= ~port_mask;
  164. gpio_int_type2[port] &= ~port_mask;
  165. handler = handle_level_irq;
  166. break;
  167. case IRQ_TYPE_EDGE_BOTH:
  168. gpio_int_type1[port] |= port_mask;
  169. /* set initial polarity based on current input level */
  170. if (gpio_get_value(gpio))
  171. gpio_int_type2[port] &= ~port_mask; /* falling */
  172. else
  173. gpio_int_type2[port] |= port_mask; /* rising */
  174. handler = handle_edge_irq;
  175. break;
  176. default:
  177. pr_err("failed to set irq type %d for gpio %d\n", type, gpio);
  178. return -EINVAL;
  179. }
  180. __irq_set_handler_locked(d->irq, handler);
  181. gpio_int_enabled[port] |= port_mask;
  182. ep93xx_gpio_update_int_params(port);
  183. return 0;
  184. }
  185. static struct irq_chip ep93xx_gpio_irq_chip = {
  186. .name = "GPIO",
  187. .irq_ack = ep93xx_gpio_irq_ack,
  188. .irq_mask_ack = ep93xx_gpio_irq_mask_ack,
  189. .irq_mask = ep93xx_gpio_irq_mask,
  190. .irq_unmask = ep93xx_gpio_irq_unmask,
  191. .irq_set_type = ep93xx_gpio_irq_type,
  192. };
  193. static void ep93xx_gpio_init_irq(void)
  194. {
  195. int gpio_irq;
  196. for (gpio_irq = gpio_to_irq(0);
  197. gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
  198. irq_set_chip_and_handler(gpio_irq, &ep93xx_gpio_irq_chip,
  199. handle_level_irq);
  200. set_irq_flags(gpio_irq, IRQF_VALID);
  201. }
  202. irq_set_chained_handler(IRQ_EP93XX_GPIO_AB,
  203. ep93xx_gpio_ab_irq_handler);
  204. irq_set_chained_handler(IRQ_EP93XX_GPIO0MUX,
  205. ep93xx_gpio_f_irq_handler);
  206. irq_set_chained_handler(IRQ_EP93XX_GPIO1MUX,
  207. ep93xx_gpio_f_irq_handler);
  208. irq_set_chained_handler(IRQ_EP93XX_GPIO2MUX,
  209. ep93xx_gpio_f_irq_handler);
  210. irq_set_chained_handler(IRQ_EP93XX_GPIO3MUX,
  211. ep93xx_gpio_f_irq_handler);
  212. irq_set_chained_handler(IRQ_EP93XX_GPIO4MUX,
  213. ep93xx_gpio_f_irq_handler);
  214. irq_set_chained_handler(IRQ_EP93XX_GPIO5MUX,
  215. ep93xx_gpio_f_irq_handler);
  216. irq_set_chained_handler(IRQ_EP93XX_GPIO6MUX,
  217. ep93xx_gpio_f_irq_handler);
  218. irq_set_chained_handler(IRQ_EP93XX_GPIO7MUX,
  219. ep93xx_gpio_f_irq_handler);
  220. }
  221. /*************************************************************************
  222. * gpiolib interface for EP93xx on-chip GPIOs
  223. *************************************************************************/
  224. struct ep93xx_gpio_bank {
  225. const char *label;
  226. int data;
  227. int dir;
  228. int base;
  229. bool has_debounce;
  230. };
  231. #define EP93XX_GPIO_BANK(_label, _data, _dir, _base, _debounce) \
  232. { \
  233. .label = _label, \
  234. .data = _data, \
  235. .dir = _dir, \
  236. .base = _base, \
  237. .has_debounce = _debounce, \
  238. }
  239. static struct ep93xx_gpio_bank ep93xx_gpio_banks[] = {
  240. EP93XX_GPIO_BANK("A", 0x00, 0x10, 0, true),
  241. EP93XX_GPIO_BANK("B", 0x04, 0x14, 8, true),
  242. EP93XX_GPIO_BANK("C", 0x08, 0x18, 40, false),
  243. EP93XX_GPIO_BANK("D", 0x0c, 0x1c, 24, false),
  244. EP93XX_GPIO_BANK("E", 0x20, 0x24, 32, false),
  245. EP93XX_GPIO_BANK("F", 0x30, 0x34, 16, true),
  246. EP93XX_GPIO_BANK("G", 0x38, 0x3c, 48, false),
  247. EP93XX_GPIO_BANK("H", 0x40, 0x44, 56, false),
  248. };
  249. static int ep93xx_gpio_set_debounce(struct gpio_chip *chip,
  250. unsigned offset, unsigned debounce)
  251. {
  252. int gpio = chip->base + offset;
  253. int irq = gpio_to_irq(gpio);
  254. if (irq < 0)
  255. return -EINVAL;
  256. ep93xx_gpio_int_debounce(irq, debounce ? true : false);
  257. return 0;
  258. }
  259. static int ep93xx_gpio_add_bank(struct bgpio_chip *bgc, struct device *dev,
  260. void __iomem *mmio_base, struct ep93xx_gpio_bank *bank)
  261. {
  262. void __iomem *data = mmio_base + bank->data;
  263. void __iomem *dir = mmio_base + bank->dir;
  264. int err;
  265. err = bgpio_init(bgc, dev, 1, data, NULL, NULL, dir, NULL, false);
  266. if (err)
  267. return err;
  268. bgc->gc.label = bank->label;
  269. bgc->gc.base = bank->base;
  270. if (bank->has_debounce)
  271. bgc->gc.set_debounce = ep93xx_gpio_set_debounce;
  272. return gpiochip_add(&bgc->gc);
  273. }
  274. static int __devinit ep93xx_gpio_probe(struct platform_device *pdev)
  275. {
  276. struct ep93xx_gpio *ep93xx_gpio;
  277. struct resource *res;
  278. void __iomem *mmio;
  279. int i;
  280. int ret;
  281. ep93xx_gpio = kzalloc(sizeof(*ep93xx_gpio), GFP_KERNEL);
  282. if (!ep93xx_gpio)
  283. return -ENOMEM;
  284. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  285. if (!res) {
  286. ret = -ENXIO;
  287. goto exit_free;
  288. }
  289. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  290. ret = -EBUSY;
  291. goto exit_free;
  292. }
  293. mmio = ioremap(res->start, resource_size(res));
  294. if (!mmio) {
  295. ret = -ENXIO;
  296. goto exit_release;
  297. }
  298. ep93xx_gpio->mmio_base = mmio;
  299. /* Default all ports to GPIO */
  300. ep93xx_devcfg_set_bits(EP93XX_SYSCON_DEVCFG_KEYS |
  301. EP93XX_SYSCON_DEVCFG_GONK |
  302. EP93XX_SYSCON_DEVCFG_EONIDE |
  303. EP93XX_SYSCON_DEVCFG_GONIDE |
  304. EP93XX_SYSCON_DEVCFG_HONIDE);
  305. for (i = 0; i < ARRAY_SIZE(ep93xx_gpio_banks); i++) {
  306. struct bgpio_chip *bgc = &ep93xx_gpio->bgc[i];
  307. struct ep93xx_gpio_bank *bank = &ep93xx_gpio_banks[i];
  308. if (ep93xx_gpio_add_bank(bgc, &pdev->dev, mmio, bank))
  309. dev_warn(&pdev->dev, "Unable to add gpio bank %s\n",
  310. bank->label);
  311. }
  312. ep93xx_gpio_init_irq();
  313. return 0;
  314. exit_release:
  315. release_mem_region(res->start, resource_size(res));
  316. exit_free:
  317. kfree(ep93xx_gpio);
  318. dev_info(&pdev->dev, "%s failed with errno %d\n", __func__, ret);
  319. return ret;
  320. }
  321. static struct platform_driver ep93xx_gpio_driver = {
  322. .driver = {
  323. .name = "gpio-ep93xx",
  324. .owner = THIS_MODULE,
  325. },
  326. .probe = ep93xx_gpio_probe,
  327. };
  328. static int __init ep93xx_gpio_init(void)
  329. {
  330. return platform_driver_register(&ep93xx_gpio_driver);
  331. }
  332. postcore_initcall(ep93xx_gpio_init);
  333. MODULE_AUTHOR("Ryan Mallon <ryan@bluewatersys.com> "
  334. "H Hartley Sweeten <hsweeten@visionengravers.com>");
  335. MODULE_DESCRIPTION("EP93XX GPIO driver");
  336. MODULE_LICENSE("GPL");