ata_piix.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publicly available from Intel web site. Errata documentation
  42. * is also publicly available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independent device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independent timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not available */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  132. ich5_sata,
  133. ich6_sata,
  134. ich6m_sata,
  135. ich8_sata,
  136. ich8_2port_sata,
  137. ich8m_apple_sata, /* locks up on second port enable */
  138. tolapai_sata,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. u32 saved_iocfg;
  149. void __iomem *sidpr;
  150. };
  151. static int piix_init_one(struct pci_dev *pdev,
  152. const struct pci_device_id *ent);
  153. static void piix_remove_one(struct pci_dev *pdev);
  154. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  155. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  156. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  157. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  158. static int ich_pata_cable_detect(struct ata_port *ap);
  159. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  160. static int piix_sidpr_scr_read(struct ata_link *link,
  161. unsigned int reg, u32 *val);
  162. static int piix_sidpr_scr_write(struct ata_link *link,
  163. unsigned int reg, u32 val);
  164. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  165. unsigned hints);
  166. static bool piix_irq_check(struct ata_port *ap);
  167. #ifdef CONFIG_PM
  168. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  169. static int piix_pci_device_resume(struct pci_dev *pdev);
  170. #endif
  171. static unsigned int in_module_init = 1;
  172. static const struct pci_device_id piix_pci_tbl[] = {
  173. /* Intel PIIX3 for the 430HX etc */
  174. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  175. /* VMware ICH4 */
  176. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  177. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  178. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  179. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel PIIX4 */
  181. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  182. /* Intel PIIX4 */
  183. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  184. /* Intel PIIX */
  185. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  186. /* Intel ICH (i810, i815, i840) UDMA 66*/
  187. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  188. /* Intel ICH0 : UDMA 33*/
  189. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  190. /* Intel ICH2M */
  191. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  193. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* Intel ICH3M */
  195. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* Intel ICH3 (E7500/1) UDMA 100 */
  197. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* Intel ICH4-L */
  199. { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  201. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* Intel ICH5 */
  204. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. /* C-ICH (i810E2) */
  206. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  207. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  208. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  209. /* ICH6 (and 6) (i915) UDMA 100 */
  210. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  211. /* ICH7/7-R (i945, i975) UDMA 100*/
  212. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  213. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  214. /* ICH8 Mobile PATA Controller */
  215. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  216. /* SATA ports */
  217. /* 82801EB (ICH5) */
  218. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 82801EB (ICH5) */
  220. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  221. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  222. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  223. /* 6300ESB pretending RAID */
  224. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  225. /* 82801FB/FW (ICH6/ICH6W) */
  226. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  227. /* 82801FR/FRW (ICH6R/ICH6RW) */
  228. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  230. * Attach iff the controller is in IDE mode. */
  231. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  232. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  233. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  234. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  235. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  236. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  237. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  238. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  239. /* SATA Controller 1 IDE (ICH8) */
  240. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  241. /* SATA Controller 2 IDE (ICH8) */
  242. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* Mobile SATA Controller IDE (ICH8M), Apple */
  244. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  245. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  246. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  247. /* Mobile SATA Controller IDE (ICH8M) */
  248. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  249. /* SATA Controller IDE (ICH9) */
  250. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  251. /* SATA Controller IDE (ICH9) */
  252. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (ICH9) */
  254. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  255. /* SATA Controller IDE (ICH9M) */
  256. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  257. /* SATA Controller IDE (ICH9M) */
  258. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  259. /* SATA Controller IDE (ICH9M) */
  260. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  261. /* SATA Controller IDE (Tolapai) */
  262. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  263. /* SATA Controller IDE (ICH10) */
  264. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  265. /* SATA Controller IDE (ICH10) */
  266. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  267. /* SATA Controller IDE (ICH10) */
  268. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  269. /* SATA Controller IDE (ICH10) */
  270. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PCH) */
  276. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  277. /* SATA Controller IDE (PCH) */
  278. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  279. /* SATA Controller IDE (PCH) */
  280. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  281. /* SATA Controller IDE (PCH) */
  282. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  283. /* SATA Controller IDE (CPT) */
  284. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  285. /* SATA Controller IDE (CPT) */
  286. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  287. /* SATA Controller IDE (CPT) */
  288. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  289. /* SATA Controller IDE (CPT) */
  290. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  291. /* SATA Controller IDE (PBG) */
  292. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  293. /* SATA Controller IDE (PBG) */
  294. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  295. /* SATA Controller IDE (Panther Point) */
  296. { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  297. /* SATA Controller IDE (Panther Point) */
  298. { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  299. /* SATA Controller IDE (Panther Point) */
  300. { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  301. /* SATA Controller IDE (Panther Point) */
  302. { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  303. { } /* terminate list */
  304. };
  305. static struct pci_driver piix_pci_driver = {
  306. .name = DRV_NAME,
  307. .id_table = piix_pci_tbl,
  308. .probe = piix_init_one,
  309. .remove = piix_remove_one,
  310. #ifdef CONFIG_PM
  311. .suspend = piix_pci_device_suspend,
  312. .resume = piix_pci_device_resume,
  313. #endif
  314. };
  315. static struct scsi_host_template piix_sht = {
  316. ATA_BMDMA_SHT(DRV_NAME),
  317. };
  318. static struct ata_port_operations piix_sata_ops = {
  319. .inherits = &ata_bmdma32_port_ops,
  320. .sff_irq_check = piix_irq_check,
  321. };
  322. static struct ata_port_operations piix_pata_ops = {
  323. .inherits = &piix_sata_ops,
  324. .cable_detect = ata_cable_40wire,
  325. .set_piomode = piix_set_piomode,
  326. .set_dmamode = piix_set_dmamode,
  327. .prereset = piix_pata_prereset,
  328. };
  329. static struct ata_port_operations piix_vmw_ops = {
  330. .inherits = &piix_pata_ops,
  331. .bmdma_status = piix_vmw_bmdma_status,
  332. };
  333. static struct ata_port_operations ich_pata_ops = {
  334. .inherits = &piix_pata_ops,
  335. .cable_detect = ich_pata_cable_detect,
  336. .set_dmamode = ich_set_dmamode,
  337. };
  338. static struct device_attribute *piix_sidpr_shost_attrs[] = {
  339. &dev_attr_link_power_management_policy,
  340. NULL
  341. };
  342. static struct scsi_host_template piix_sidpr_sht = {
  343. ATA_BMDMA_SHT(DRV_NAME),
  344. .shost_attrs = piix_sidpr_shost_attrs,
  345. };
  346. static struct ata_port_operations piix_sidpr_sata_ops = {
  347. .inherits = &piix_sata_ops,
  348. .hardreset = sata_std_hardreset,
  349. .scr_read = piix_sidpr_scr_read,
  350. .scr_write = piix_sidpr_scr_write,
  351. .set_lpm = piix_sidpr_set_lpm,
  352. };
  353. static const struct piix_map_db ich5_map_db = {
  354. .mask = 0x7,
  355. .port_enable = 0x3,
  356. .map = {
  357. /* PM PS SM SS MAP */
  358. { P0, NA, P1, NA }, /* 000b */
  359. { P1, NA, P0, NA }, /* 001b */
  360. { RV, RV, RV, RV },
  361. { RV, RV, RV, RV },
  362. { P0, P1, IDE, IDE }, /* 100b */
  363. { P1, P0, IDE, IDE }, /* 101b */
  364. { IDE, IDE, P0, P1 }, /* 110b */
  365. { IDE, IDE, P1, P0 }, /* 111b */
  366. },
  367. };
  368. static const struct piix_map_db ich6_map_db = {
  369. .mask = 0x3,
  370. .port_enable = 0xf,
  371. .map = {
  372. /* PM PS SM SS MAP */
  373. { P0, P2, P1, P3 }, /* 00b */
  374. { IDE, IDE, P1, P3 }, /* 01b */
  375. { P0, P2, IDE, IDE }, /* 10b */
  376. { RV, RV, RV, RV },
  377. },
  378. };
  379. static const struct piix_map_db ich6m_map_db = {
  380. .mask = 0x3,
  381. .port_enable = 0x5,
  382. /* Map 01b isn't specified in the doc but some notebooks use
  383. * it anyway. MAP 01b have been spotted on both ICH6M and
  384. * ICH7M.
  385. */
  386. .map = {
  387. /* PM PS SM SS MAP */
  388. { P0, P2, NA, NA }, /* 00b */
  389. { IDE, IDE, P1, P3 }, /* 01b */
  390. { P0, P2, IDE, IDE }, /* 10b */
  391. { RV, RV, RV, RV },
  392. },
  393. };
  394. static const struct piix_map_db ich8_map_db = {
  395. .mask = 0x3,
  396. .port_enable = 0xf,
  397. .map = {
  398. /* PM PS SM SS MAP */
  399. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  400. { RV, RV, RV, RV },
  401. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  402. { RV, RV, RV, RV },
  403. },
  404. };
  405. static const struct piix_map_db ich8_2port_map_db = {
  406. .mask = 0x3,
  407. .port_enable = 0x3,
  408. .map = {
  409. /* PM PS SM SS MAP */
  410. { P0, NA, P1, NA }, /* 00b */
  411. { RV, RV, RV, RV }, /* 01b */
  412. { RV, RV, RV, RV }, /* 10b */
  413. { RV, RV, RV, RV },
  414. },
  415. };
  416. static const struct piix_map_db ich8m_apple_map_db = {
  417. .mask = 0x3,
  418. .port_enable = 0x1,
  419. .map = {
  420. /* PM PS SM SS MAP */
  421. { P0, NA, NA, NA }, /* 00b */
  422. { RV, RV, RV, RV },
  423. { P0, P2, IDE, IDE }, /* 10b */
  424. { RV, RV, RV, RV },
  425. },
  426. };
  427. static const struct piix_map_db tolapai_map_db = {
  428. .mask = 0x3,
  429. .port_enable = 0x3,
  430. .map = {
  431. /* PM PS SM SS MAP */
  432. { P0, NA, P1, NA }, /* 00b */
  433. { RV, RV, RV, RV }, /* 01b */
  434. { RV, RV, RV, RV }, /* 10b */
  435. { RV, RV, RV, RV },
  436. },
  437. };
  438. static const struct piix_map_db *piix_map_db_table[] = {
  439. [ich5_sata] = &ich5_map_db,
  440. [ich6_sata] = &ich6_map_db,
  441. [ich6m_sata] = &ich6m_map_db,
  442. [ich8_sata] = &ich8_map_db,
  443. [ich8_2port_sata] = &ich8_2port_map_db,
  444. [ich8m_apple_sata] = &ich8m_apple_map_db,
  445. [tolapai_sata] = &tolapai_map_db,
  446. };
  447. static struct ata_port_info piix_port_info[] = {
  448. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  449. {
  450. .flags = PIIX_PATA_FLAGS,
  451. .pio_mask = ATA_PIO4,
  452. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  453. .port_ops = &piix_pata_ops,
  454. },
  455. [piix_pata_33] = /* PIIX4 at 33MHz */
  456. {
  457. .flags = PIIX_PATA_FLAGS,
  458. .pio_mask = ATA_PIO4,
  459. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  460. .udma_mask = ATA_UDMA2,
  461. .port_ops = &piix_pata_ops,
  462. },
  463. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  464. {
  465. .flags = PIIX_PATA_FLAGS,
  466. .pio_mask = ATA_PIO4,
  467. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  468. .udma_mask = ATA_UDMA2,
  469. .port_ops = &ich_pata_ops,
  470. },
  471. [ich_pata_66] = /* ICH controllers up to 66MHz */
  472. {
  473. .flags = PIIX_PATA_FLAGS,
  474. .pio_mask = ATA_PIO4,
  475. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  476. .udma_mask = ATA_UDMA4,
  477. .port_ops = &ich_pata_ops,
  478. },
  479. [ich_pata_100] =
  480. {
  481. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  482. .pio_mask = ATA_PIO4,
  483. .mwdma_mask = ATA_MWDMA12_ONLY,
  484. .udma_mask = ATA_UDMA5,
  485. .port_ops = &ich_pata_ops,
  486. },
  487. [ich_pata_100_nomwdma1] =
  488. {
  489. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  490. .pio_mask = ATA_PIO4,
  491. .mwdma_mask = ATA_MWDMA2_ONLY,
  492. .udma_mask = ATA_UDMA5,
  493. .port_ops = &ich_pata_ops,
  494. },
  495. [ich5_sata] =
  496. {
  497. .flags = PIIX_SATA_FLAGS,
  498. .pio_mask = ATA_PIO4,
  499. .mwdma_mask = ATA_MWDMA2,
  500. .udma_mask = ATA_UDMA6,
  501. .port_ops = &piix_sata_ops,
  502. },
  503. [ich6_sata] =
  504. {
  505. .flags = PIIX_SATA_FLAGS,
  506. .pio_mask = ATA_PIO4,
  507. .mwdma_mask = ATA_MWDMA2,
  508. .udma_mask = ATA_UDMA6,
  509. .port_ops = &piix_sata_ops,
  510. },
  511. [ich6m_sata] =
  512. {
  513. .flags = PIIX_SATA_FLAGS,
  514. .pio_mask = ATA_PIO4,
  515. .mwdma_mask = ATA_MWDMA2,
  516. .udma_mask = ATA_UDMA6,
  517. .port_ops = &piix_sata_ops,
  518. },
  519. [ich8_sata] =
  520. {
  521. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  522. .pio_mask = ATA_PIO4,
  523. .mwdma_mask = ATA_MWDMA2,
  524. .udma_mask = ATA_UDMA6,
  525. .port_ops = &piix_sata_ops,
  526. },
  527. [ich8_2port_sata] =
  528. {
  529. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  530. .pio_mask = ATA_PIO4,
  531. .mwdma_mask = ATA_MWDMA2,
  532. .udma_mask = ATA_UDMA6,
  533. .port_ops = &piix_sata_ops,
  534. },
  535. [tolapai_sata] =
  536. {
  537. .flags = PIIX_SATA_FLAGS,
  538. .pio_mask = ATA_PIO4,
  539. .mwdma_mask = ATA_MWDMA2,
  540. .udma_mask = ATA_UDMA6,
  541. .port_ops = &piix_sata_ops,
  542. },
  543. [ich8m_apple_sata] =
  544. {
  545. .flags = PIIX_SATA_FLAGS,
  546. .pio_mask = ATA_PIO4,
  547. .mwdma_mask = ATA_MWDMA2,
  548. .udma_mask = ATA_UDMA6,
  549. .port_ops = &piix_sata_ops,
  550. },
  551. [piix_pata_vmw] =
  552. {
  553. .flags = PIIX_PATA_FLAGS,
  554. .pio_mask = ATA_PIO4,
  555. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  556. .udma_mask = ATA_UDMA2,
  557. .port_ops = &piix_vmw_ops,
  558. },
  559. };
  560. static struct pci_bits piix_enable_bits[] = {
  561. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  562. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  563. };
  564. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  565. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  566. MODULE_LICENSE("GPL");
  567. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  568. MODULE_VERSION(DRV_VERSION);
  569. struct ich_laptop {
  570. u16 device;
  571. u16 subvendor;
  572. u16 subdevice;
  573. };
  574. /*
  575. * List of laptops that use short cables rather than 80 wire
  576. */
  577. static const struct ich_laptop ich_laptop[] = {
  578. /* devid, subvendor, subdev */
  579. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  580. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  581. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  582. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  583. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  584. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  585. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  586. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  587. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  588. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  589. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  590. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  591. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  592. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  593. /* end marker */
  594. { 0, }
  595. };
  596. /**
  597. * ich_pata_cable_detect - Probe host controller cable detect info
  598. * @ap: Port for which cable detect info is desired
  599. *
  600. * Read 80c cable indicator from ATA PCI device's PCI config
  601. * register. This register is normally set by firmware (BIOS).
  602. *
  603. * LOCKING:
  604. * None (inherited from caller).
  605. */
  606. static int ich_pata_cable_detect(struct ata_port *ap)
  607. {
  608. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  609. struct piix_host_priv *hpriv = ap->host->private_data;
  610. const struct ich_laptop *lap = &ich_laptop[0];
  611. u8 mask;
  612. /* Check for specials - Acer Aspire 5602WLMi */
  613. while (lap->device) {
  614. if (lap->device == pdev->device &&
  615. lap->subvendor == pdev->subsystem_vendor &&
  616. lap->subdevice == pdev->subsystem_device)
  617. return ATA_CBL_PATA40_SHORT;
  618. lap++;
  619. }
  620. /* check BIOS cable detect results */
  621. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  622. if ((hpriv->saved_iocfg & mask) == 0)
  623. return ATA_CBL_PATA40;
  624. return ATA_CBL_PATA80;
  625. }
  626. /**
  627. * piix_pata_prereset - prereset for PATA host controller
  628. * @link: Target link
  629. * @deadline: deadline jiffies for the operation
  630. *
  631. * LOCKING:
  632. * None (inherited from caller).
  633. */
  634. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  635. {
  636. struct ata_port *ap = link->ap;
  637. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  638. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  639. return -ENOENT;
  640. return ata_sff_prereset(link, deadline);
  641. }
  642. static DEFINE_SPINLOCK(piix_lock);
  643. /**
  644. * piix_set_piomode - Initialize host controller PATA PIO timings
  645. * @ap: Port whose timings we are configuring
  646. * @adev: um
  647. *
  648. * Set PIO mode for device, in host controller PCI config space.
  649. *
  650. * LOCKING:
  651. * None (inherited from caller).
  652. */
  653. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  654. {
  655. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  656. unsigned long flags;
  657. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  658. unsigned int is_slave = (adev->devno != 0);
  659. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  660. unsigned int slave_port = 0x44;
  661. u16 master_data;
  662. u8 slave_data;
  663. u8 udma_enable;
  664. int control = 0;
  665. /*
  666. * See Intel Document 298600-004 for the timing programing rules
  667. * for ICH controllers.
  668. */
  669. static const /* ISP RTC */
  670. u8 timings[][2] = { { 0, 0 },
  671. { 0, 0 },
  672. { 1, 0 },
  673. { 2, 1 },
  674. { 2, 3 }, };
  675. if (pio >= 2)
  676. control |= 1; /* TIME1 enable */
  677. if (ata_pio_need_iordy(adev))
  678. control |= 2; /* IE enable */
  679. /* Intel specifies that the PPE functionality is for disk only */
  680. if (adev->class == ATA_DEV_ATA)
  681. control |= 4; /* PPE enable */
  682. spin_lock_irqsave(&piix_lock, flags);
  683. /* PIO configuration clears DTE unconditionally. It will be
  684. * programmed in set_dmamode which is guaranteed to be called
  685. * after set_piomode if any DMA mode is available.
  686. */
  687. pci_read_config_word(dev, master_port, &master_data);
  688. if (is_slave) {
  689. /* clear TIME1|IE1|PPE1|DTE1 */
  690. master_data &= 0xff0f;
  691. /* Enable SITRE (separate slave timing register) */
  692. master_data |= 0x4000;
  693. /* enable PPE1, IE1 and TIME1 as needed */
  694. master_data |= (control << 4);
  695. pci_read_config_byte(dev, slave_port, &slave_data);
  696. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  697. /* Load the timing nibble for this slave */
  698. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  699. << (ap->port_no ? 4 : 0);
  700. } else {
  701. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  702. master_data &= 0xccf0;
  703. /* Enable PPE, IE and TIME as appropriate */
  704. master_data |= control;
  705. /* load ISP and RCT */
  706. master_data |=
  707. (timings[pio][0] << 12) |
  708. (timings[pio][1] << 8);
  709. }
  710. pci_write_config_word(dev, master_port, master_data);
  711. if (is_slave)
  712. pci_write_config_byte(dev, slave_port, slave_data);
  713. /* Ensure the UDMA bit is off - it will be turned back on if
  714. UDMA is selected */
  715. if (ap->udma_mask) {
  716. pci_read_config_byte(dev, 0x48, &udma_enable);
  717. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  718. pci_write_config_byte(dev, 0x48, udma_enable);
  719. }
  720. spin_unlock_irqrestore(&piix_lock, flags);
  721. }
  722. /**
  723. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  724. * @ap: Port whose timings we are configuring
  725. * @adev: Drive in question
  726. * @isich: set if the chip is an ICH device
  727. *
  728. * Set UDMA mode for device, in host controller PCI config space.
  729. *
  730. * LOCKING:
  731. * None (inherited from caller).
  732. */
  733. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  734. {
  735. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  736. unsigned long flags;
  737. u8 master_port = ap->port_no ? 0x42 : 0x40;
  738. u16 master_data;
  739. u8 speed = adev->dma_mode;
  740. int devid = adev->devno + 2 * ap->port_no;
  741. u8 udma_enable = 0;
  742. static const /* ISP RTC */
  743. u8 timings[][2] = { { 0, 0 },
  744. { 0, 0 },
  745. { 1, 0 },
  746. { 2, 1 },
  747. { 2, 3 }, };
  748. spin_lock_irqsave(&piix_lock, flags);
  749. pci_read_config_word(dev, master_port, &master_data);
  750. if (ap->udma_mask)
  751. pci_read_config_byte(dev, 0x48, &udma_enable);
  752. if (speed >= XFER_UDMA_0) {
  753. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  754. u16 udma_timing;
  755. u16 ideconf;
  756. int u_clock, u_speed;
  757. /*
  758. * UDMA is handled by a combination of clock switching and
  759. * selection of dividers
  760. *
  761. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  762. * except UDMA0 which is 00
  763. */
  764. u_speed = min(2 - (udma & 1), udma);
  765. if (udma == 5)
  766. u_clock = 0x1000; /* 100Mhz */
  767. else if (udma > 2)
  768. u_clock = 1; /* 66Mhz */
  769. else
  770. u_clock = 0; /* 33Mhz */
  771. udma_enable |= (1 << devid);
  772. /* Load the CT/RP selection */
  773. pci_read_config_word(dev, 0x4A, &udma_timing);
  774. udma_timing &= ~(3 << (4 * devid));
  775. udma_timing |= u_speed << (4 * devid);
  776. pci_write_config_word(dev, 0x4A, udma_timing);
  777. if (isich) {
  778. /* Select a 33/66/100Mhz clock */
  779. pci_read_config_word(dev, 0x54, &ideconf);
  780. ideconf &= ~(0x1001 << devid);
  781. ideconf |= u_clock << devid;
  782. /* For ICH or later we should set bit 10 for better
  783. performance (WR_PingPong_En) */
  784. pci_write_config_word(dev, 0x54, ideconf);
  785. }
  786. } else {
  787. /*
  788. * MWDMA is driven by the PIO timings. We must also enable
  789. * IORDY unconditionally along with TIME1. PPE has already
  790. * been set when the PIO timing was set.
  791. */
  792. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  793. unsigned int control;
  794. u8 slave_data;
  795. const unsigned int needed_pio[3] = {
  796. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  797. };
  798. int pio = needed_pio[mwdma] - XFER_PIO_0;
  799. control = 3; /* IORDY|TIME1 */
  800. /* If the drive MWDMA is faster than it can do PIO then
  801. we must force PIO into PIO0 */
  802. if (adev->pio_mode < needed_pio[mwdma])
  803. /* Enable DMA timing only */
  804. control |= 8; /* PIO cycles in PIO0 */
  805. if (adev->devno) { /* Slave */
  806. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  807. master_data |= control << 4;
  808. pci_read_config_byte(dev, 0x44, &slave_data);
  809. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  810. /* Load the matching timing */
  811. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  812. pci_write_config_byte(dev, 0x44, slave_data);
  813. } else { /* Master */
  814. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  815. and master timing bits */
  816. master_data |= control;
  817. master_data |=
  818. (timings[pio][0] << 12) |
  819. (timings[pio][1] << 8);
  820. }
  821. if (ap->udma_mask)
  822. udma_enable &= ~(1 << devid);
  823. pci_write_config_word(dev, master_port, master_data);
  824. }
  825. /* Don't scribble on 0x48 if the controller does not support UDMA */
  826. if (ap->udma_mask)
  827. pci_write_config_byte(dev, 0x48, udma_enable);
  828. spin_unlock_irqrestore(&piix_lock, flags);
  829. }
  830. /**
  831. * piix_set_dmamode - Initialize host controller PATA DMA timings
  832. * @ap: Port whose timings we are configuring
  833. * @adev: um
  834. *
  835. * Set MW/UDMA mode for device, in host controller PCI config space.
  836. *
  837. * LOCKING:
  838. * None (inherited from caller).
  839. */
  840. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  841. {
  842. do_pata_set_dmamode(ap, adev, 0);
  843. }
  844. /**
  845. * ich_set_dmamode - Initialize host controller PATA DMA timings
  846. * @ap: Port whose timings we are configuring
  847. * @adev: um
  848. *
  849. * Set MW/UDMA mode for device, in host controller PCI config space.
  850. *
  851. * LOCKING:
  852. * None (inherited from caller).
  853. */
  854. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  855. {
  856. do_pata_set_dmamode(ap, adev, 1);
  857. }
  858. /*
  859. * Serial ATA Index/Data Pair Superset Registers access
  860. *
  861. * Beginning from ICH8, there's a sane way to access SCRs using index
  862. * and data register pair located at BAR5 which means that we have
  863. * separate SCRs for master and slave. This is handled using libata
  864. * slave_link facility.
  865. */
  866. static const int piix_sidx_map[] = {
  867. [SCR_STATUS] = 0,
  868. [SCR_ERROR] = 2,
  869. [SCR_CONTROL] = 1,
  870. };
  871. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  872. {
  873. struct ata_port *ap = link->ap;
  874. struct piix_host_priv *hpriv = ap->host->private_data;
  875. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  876. hpriv->sidpr + PIIX_SIDPR_IDX);
  877. }
  878. static int piix_sidpr_scr_read(struct ata_link *link,
  879. unsigned int reg, u32 *val)
  880. {
  881. struct piix_host_priv *hpriv = link->ap->host->private_data;
  882. if (reg >= ARRAY_SIZE(piix_sidx_map))
  883. return -EINVAL;
  884. piix_sidpr_sel(link, reg);
  885. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  886. return 0;
  887. }
  888. static int piix_sidpr_scr_write(struct ata_link *link,
  889. unsigned int reg, u32 val)
  890. {
  891. struct piix_host_priv *hpriv = link->ap->host->private_data;
  892. if (reg >= ARRAY_SIZE(piix_sidx_map))
  893. return -EINVAL;
  894. piix_sidpr_sel(link, reg);
  895. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  896. return 0;
  897. }
  898. static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
  899. unsigned hints)
  900. {
  901. return sata_link_scr_lpm(link, policy, false);
  902. }
  903. static bool piix_irq_check(struct ata_port *ap)
  904. {
  905. if (unlikely(!ap->ioaddr.bmdma_addr))
  906. return false;
  907. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  908. }
  909. #ifdef CONFIG_PM
  910. static int piix_broken_suspend(void)
  911. {
  912. static const struct dmi_system_id sysids[] = {
  913. {
  914. .ident = "TECRA M3",
  915. .matches = {
  916. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  917. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  918. },
  919. },
  920. {
  921. .ident = "TECRA M3",
  922. .matches = {
  923. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  924. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  925. },
  926. },
  927. {
  928. .ident = "TECRA M4",
  929. .matches = {
  930. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  931. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  932. },
  933. },
  934. {
  935. .ident = "TECRA M4",
  936. .matches = {
  937. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  938. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  939. },
  940. },
  941. {
  942. .ident = "TECRA M5",
  943. .matches = {
  944. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  945. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  946. },
  947. },
  948. {
  949. .ident = "TECRA M6",
  950. .matches = {
  951. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  952. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  953. },
  954. },
  955. {
  956. .ident = "TECRA M7",
  957. .matches = {
  958. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  959. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  960. },
  961. },
  962. {
  963. .ident = "TECRA A8",
  964. .matches = {
  965. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  966. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  967. },
  968. },
  969. {
  970. .ident = "Satellite R20",
  971. .matches = {
  972. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  973. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  974. },
  975. },
  976. {
  977. .ident = "Satellite R25",
  978. .matches = {
  979. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  980. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  981. },
  982. },
  983. {
  984. .ident = "Satellite U200",
  985. .matches = {
  986. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  987. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  988. },
  989. },
  990. {
  991. .ident = "Satellite U200",
  992. .matches = {
  993. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  994. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  995. },
  996. },
  997. {
  998. .ident = "Satellite Pro U200",
  999. .matches = {
  1000. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1001. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1002. },
  1003. },
  1004. {
  1005. .ident = "Satellite U205",
  1006. .matches = {
  1007. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1008. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1009. },
  1010. },
  1011. {
  1012. .ident = "SATELLITE U205",
  1013. .matches = {
  1014. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1015. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1016. },
  1017. },
  1018. {
  1019. .ident = "Portege M500",
  1020. .matches = {
  1021. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1022. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1023. },
  1024. },
  1025. {
  1026. .ident = "VGN-BX297XP",
  1027. .matches = {
  1028. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  1029. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1030. },
  1031. },
  1032. { } /* terminate list */
  1033. };
  1034. static const char *oemstrs[] = {
  1035. "Tecra M3,",
  1036. };
  1037. int i;
  1038. if (dmi_check_system(sysids))
  1039. return 1;
  1040. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1041. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1042. return 1;
  1043. /* TECRA M4 sometimes forgets its identify and reports bogus
  1044. * DMI information. As the bogus information is a bit
  1045. * generic, match as many entries as possible. This manual
  1046. * matching is necessary because dmi_system_id.matches is
  1047. * limited to four entries.
  1048. */
  1049. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1050. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1051. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1052. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1053. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1054. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1055. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1056. return 1;
  1057. return 0;
  1058. }
  1059. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1060. {
  1061. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1062. unsigned long flags;
  1063. int rc = 0;
  1064. rc = ata_host_suspend(host, mesg);
  1065. if (rc)
  1066. return rc;
  1067. /* Some braindamaged ACPI suspend implementations expect the
  1068. * controller to be awake on entry; otherwise, it burns cpu
  1069. * cycles and power trying to do something to the sleeping
  1070. * beauty.
  1071. */
  1072. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1073. pci_save_state(pdev);
  1074. /* mark its power state as "unknown", since we don't
  1075. * know if e.g. the BIOS will change its device state
  1076. * when we suspend.
  1077. */
  1078. if (pdev->current_state == PCI_D0)
  1079. pdev->current_state = PCI_UNKNOWN;
  1080. /* tell resume that it's waking up from broken suspend */
  1081. spin_lock_irqsave(&host->lock, flags);
  1082. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1083. spin_unlock_irqrestore(&host->lock, flags);
  1084. } else
  1085. ata_pci_device_do_suspend(pdev, mesg);
  1086. return 0;
  1087. }
  1088. static int piix_pci_device_resume(struct pci_dev *pdev)
  1089. {
  1090. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1091. unsigned long flags;
  1092. int rc;
  1093. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1094. spin_lock_irqsave(&host->lock, flags);
  1095. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1096. spin_unlock_irqrestore(&host->lock, flags);
  1097. pci_set_power_state(pdev, PCI_D0);
  1098. pci_restore_state(pdev);
  1099. /* PCI device wasn't disabled during suspend. Use
  1100. * pci_reenable_device() to avoid affecting the enable
  1101. * count.
  1102. */
  1103. rc = pci_reenable_device(pdev);
  1104. if (rc)
  1105. dev_err(&pdev->dev,
  1106. "failed to enable device after resume (%d)\n",
  1107. rc);
  1108. } else
  1109. rc = ata_pci_device_do_resume(pdev);
  1110. if (rc == 0)
  1111. ata_host_resume(host);
  1112. return rc;
  1113. }
  1114. #endif
  1115. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1116. {
  1117. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1118. }
  1119. #define AHCI_PCI_BAR 5
  1120. #define AHCI_GLOBAL_CTL 0x04
  1121. #define AHCI_ENABLE (1 << 31)
  1122. static int piix_disable_ahci(struct pci_dev *pdev)
  1123. {
  1124. void __iomem *mmio;
  1125. u32 tmp;
  1126. int rc = 0;
  1127. /* BUG: pci_enable_device has not yet been called. This
  1128. * works because this device is usually set up by BIOS.
  1129. */
  1130. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1131. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1132. return 0;
  1133. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1134. if (!mmio)
  1135. return -ENOMEM;
  1136. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1137. if (tmp & AHCI_ENABLE) {
  1138. tmp &= ~AHCI_ENABLE;
  1139. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1140. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1141. if (tmp & AHCI_ENABLE)
  1142. rc = -EIO;
  1143. }
  1144. pci_iounmap(pdev, mmio);
  1145. return rc;
  1146. }
  1147. /**
  1148. * piix_check_450nx_errata - Check for problem 450NX setup
  1149. * @ata_dev: the PCI device to check
  1150. *
  1151. * Check for the present of 450NX errata #19 and errata #25. If
  1152. * they are found return an error code so we can turn off DMA
  1153. */
  1154. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1155. {
  1156. struct pci_dev *pdev = NULL;
  1157. u16 cfg;
  1158. int no_piix_dma = 0;
  1159. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1160. /* Look for 450NX PXB. Check for problem configurations
  1161. A PCI quirk checks bit 6 already */
  1162. pci_read_config_word(pdev, 0x41, &cfg);
  1163. /* Only on the original revision: IDE DMA can hang */
  1164. if (pdev->revision == 0x00)
  1165. no_piix_dma = 1;
  1166. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1167. else if (cfg & (1<<14) && pdev->revision < 5)
  1168. no_piix_dma = 2;
  1169. }
  1170. if (no_piix_dma)
  1171. dev_warn(&ata_dev->dev,
  1172. "450NX errata present, disabling IDE DMA%s\n",
  1173. no_piix_dma == 2 ? " - a BIOS update may resolve this"
  1174. : "");
  1175. return no_piix_dma;
  1176. }
  1177. static void __devinit piix_init_pcs(struct ata_host *host,
  1178. const struct piix_map_db *map_db)
  1179. {
  1180. struct pci_dev *pdev = to_pci_dev(host->dev);
  1181. u16 pcs, new_pcs;
  1182. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1183. new_pcs = pcs | map_db->port_enable;
  1184. if (new_pcs != pcs) {
  1185. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1186. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1187. msleep(150);
  1188. }
  1189. }
  1190. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1191. struct ata_port_info *pinfo,
  1192. const struct piix_map_db *map_db)
  1193. {
  1194. const int *map;
  1195. int i, invalid_map = 0;
  1196. u8 map_value;
  1197. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1198. map = map_db->map[map_value & map_db->mask];
  1199. dev_info(&pdev->dev, "MAP [");
  1200. for (i = 0; i < 4; i++) {
  1201. switch (map[i]) {
  1202. case RV:
  1203. invalid_map = 1;
  1204. pr_cont(" XX");
  1205. break;
  1206. case NA:
  1207. pr_cont(" --");
  1208. break;
  1209. case IDE:
  1210. WARN_ON((i & 1) || map[i + 1] != IDE);
  1211. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1212. i++;
  1213. pr_cont(" IDE IDE");
  1214. break;
  1215. default:
  1216. pr_cont(" P%d", map[i]);
  1217. if (i & 1)
  1218. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1219. break;
  1220. }
  1221. }
  1222. pr_cont(" ]\n");
  1223. if (invalid_map)
  1224. dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
  1225. return map;
  1226. }
  1227. static bool piix_no_sidpr(struct ata_host *host)
  1228. {
  1229. struct pci_dev *pdev = to_pci_dev(host->dev);
  1230. /*
  1231. * Samsung DB-P70 only has three ATA ports exposed and
  1232. * curiously the unconnected first port reports link online
  1233. * while not responding to SRST protocol causing excessive
  1234. * detection delay.
  1235. *
  1236. * Unfortunately, the system doesn't carry enough DMI
  1237. * information to identify the machine but does have subsystem
  1238. * vendor and device set. As it's unclear whether the
  1239. * subsystem vendor/device is used only for this specific
  1240. * board, the port can't be disabled solely with the
  1241. * information; however, turning off SIDPR access works around
  1242. * the problem. Turn it off.
  1243. *
  1244. * This problem is reported in bnc#441240.
  1245. *
  1246. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1247. */
  1248. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1249. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1250. pdev->subsystem_device == 0xb049) {
  1251. dev_warn(host->dev,
  1252. "Samsung DB-P70 detected, disabling SIDPR\n");
  1253. return true;
  1254. }
  1255. return false;
  1256. }
  1257. static int __devinit piix_init_sidpr(struct ata_host *host)
  1258. {
  1259. struct pci_dev *pdev = to_pci_dev(host->dev);
  1260. struct piix_host_priv *hpriv = host->private_data;
  1261. struct ata_link *link0 = &host->ports[0]->link;
  1262. u32 scontrol;
  1263. int i, rc;
  1264. /* check for availability */
  1265. for (i = 0; i < 4; i++)
  1266. if (hpriv->map[i] == IDE)
  1267. return 0;
  1268. /* is it blacklisted? */
  1269. if (piix_no_sidpr(host))
  1270. return 0;
  1271. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1272. return 0;
  1273. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1274. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1275. return 0;
  1276. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1277. return 0;
  1278. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1279. /* SCR access via SIDPR doesn't work on some configurations.
  1280. * Give it a test drive by inhibiting power save modes which
  1281. * we'll do anyway.
  1282. */
  1283. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1284. /* if IPM is already 3, SCR access is probably working. Don't
  1285. * un-inhibit power save modes as BIOS might have inhibited
  1286. * them for a reason.
  1287. */
  1288. if ((scontrol & 0xf00) != 0x300) {
  1289. scontrol |= 0x300;
  1290. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1291. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1292. if ((scontrol & 0xf00) != 0x300) {
  1293. dev_info(host->dev,
  1294. "SCR access via SIDPR is available but doesn't work\n");
  1295. return 0;
  1296. }
  1297. }
  1298. /* okay, SCRs available, set ops and ask libata for slave_link */
  1299. for (i = 0; i < 2; i++) {
  1300. struct ata_port *ap = host->ports[i];
  1301. ap->ops = &piix_sidpr_sata_ops;
  1302. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1303. rc = ata_slave_link_init(ap);
  1304. if (rc)
  1305. return rc;
  1306. }
  1307. }
  1308. return 0;
  1309. }
  1310. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1311. {
  1312. static const struct dmi_system_id sysids[] = {
  1313. {
  1314. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1315. * isn't used to boot the system which
  1316. * disables the channel.
  1317. */
  1318. .ident = "M570U",
  1319. .matches = {
  1320. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1321. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1322. },
  1323. },
  1324. { } /* terminate list */
  1325. };
  1326. struct pci_dev *pdev = to_pci_dev(host->dev);
  1327. struct piix_host_priv *hpriv = host->private_data;
  1328. if (!dmi_check_system(sysids))
  1329. return;
  1330. /* The datasheet says that bit 18 is NOOP but certain systems
  1331. * seem to use it to disable a channel. Clear the bit on the
  1332. * affected systems.
  1333. */
  1334. if (hpriv->saved_iocfg & (1 << 18)) {
  1335. dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
  1336. pci_write_config_dword(pdev, PIIX_IOCFG,
  1337. hpriv->saved_iocfg & ~(1 << 18));
  1338. }
  1339. }
  1340. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1341. {
  1342. static const struct dmi_system_id broken_systems[] = {
  1343. {
  1344. .ident = "HP Compaq 2510p",
  1345. .matches = {
  1346. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1347. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1348. },
  1349. /* PCI slot number of the controller */
  1350. .driver_data = (void *)0x1FUL,
  1351. },
  1352. {
  1353. .ident = "HP Compaq nc6000",
  1354. .matches = {
  1355. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1356. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1357. },
  1358. /* PCI slot number of the controller */
  1359. .driver_data = (void *)0x1FUL,
  1360. },
  1361. { } /* terminate list */
  1362. };
  1363. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1364. if (dmi) {
  1365. unsigned long slot = (unsigned long)dmi->driver_data;
  1366. /* apply the quirk only to on-board controllers */
  1367. return slot == PCI_SLOT(pdev->devfn);
  1368. }
  1369. return false;
  1370. }
  1371. /**
  1372. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1373. * @pdev: PCI device to register
  1374. * @ent: Entry in piix_pci_tbl matching with @pdev
  1375. *
  1376. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1377. * and then hand over control to libata, for it to do the rest.
  1378. *
  1379. * LOCKING:
  1380. * Inherited from PCI layer (may sleep).
  1381. *
  1382. * RETURNS:
  1383. * Zero on success, or -ERRNO value.
  1384. */
  1385. static int __devinit piix_init_one(struct pci_dev *pdev,
  1386. const struct pci_device_id *ent)
  1387. {
  1388. struct device *dev = &pdev->dev;
  1389. struct ata_port_info port_info[2];
  1390. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1391. struct scsi_host_template *sht = &piix_sht;
  1392. unsigned long port_flags;
  1393. struct ata_host *host;
  1394. struct piix_host_priv *hpriv;
  1395. int rc;
  1396. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1397. /* no hotplugging support for later devices (FIXME) */
  1398. if (!in_module_init && ent->driver_data >= ich5_sata)
  1399. return -ENODEV;
  1400. if (piix_broken_system_poweroff(pdev)) {
  1401. piix_port_info[ent->driver_data].flags |=
  1402. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1403. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1404. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1405. "on poweroff and hibernation\n");
  1406. }
  1407. port_info[0] = piix_port_info[ent->driver_data];
  1408. port_info[1] = piix_port_info[ent->driver_data];
  1409. port_flags = port_info[0].flags;
  1410. /* enable device and prepare host */
  1411. rc = pcim_enable_device(pdev);
  1412. if (rc)
  1413. return rc;
  1414. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1415. if (!hpriv)
  1416. return -ENOMEM;
  1417. /* Save IOCFG, this will be used for cable detection, quirk
  1418. * detection and restoration on detach. This is necessary
  1419. * because some ACPI implementations mess up cable related
  1420. * bits on _STM. Reported on kernel bz#11879.
  1421. */
  1422. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1423. /* ICH6R may be driven by either ata_piix or ahci driver
  1424. * regardless of BIOS configuration. Make sure AHCI mode is
  1425. * off.
  1426. */
  1427. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1428. rc = piix_disable_ahci(pdev);
  1429. if (rc)
  1430. return rc;
  1431. }
  1432. /* SATA map init can change port_info, do it before prepping host */
  1433. if (port_flags & ATA_FLAG_SATA)
  1434. hpriv->map = piix_init_sata_map(pdev, port_info,
  1435. piix_map_db_table[ent->driver_data]);
  1436. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1437. if (rc)
  1438. return rc;
  1439. host->private_data = hpriv;
  1440. /* initialize controller */
  1441. if (port_flags & ATA_FLAG_SATA) {
  1442. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1443. rc = piix_init_sidpr(host);
  1444. if (rc)
  1445. return rc;
  1446. if (host->ports[0]->ops == &piix_sidpr_sata_ops)
  1447. sht = &piix_sidpr_sht;
  1448. }
  1449. /* apply IOCFG bit18 quirk */
  1450. piix_iocfg_bit18_quirk(host);
  1451. /* On ICH5, some BIOSen disable the interrupt using the
  1452. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1453. * On ICH6, this bit has the same effect, but only when
  1454. * MSI is disabled (and it is disabled, as we don't use
  1455. * message-signalled interrupts currently).
  1456. */
  1457. if (port_flags & PIIX_FLAG_CHECKINTR)
  1458. pci_intx(pdev, 1);
  1459. if (piix_check_450nx_errata(pdev)) {
  1460. /* This writes into the master table but it does not
  1461. really matter for this errata as we will apply it to
  1462. all the PIIX devices on the board */
  1463. host->ports[0]->mwdma_mask = 0;
  1464. host->ports[0]->udma_mask = 0;
  1465. host->ports[1]->mwdma_mask = 0;
  1466. host->ports[1]->udma_mask = 0;
  1467. }
  1468. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1469. pci_set_master(pdev);
  1470. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  1471. }
  1472. static void piix_remove_one(struct pci_dev *pdev)
  1473. {
  1474. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1475. struct piix_host_priv *hpriv = host->private_data;
  1476. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1477. ata_pci_remove_one(pdev);
  1478. }
  1479. static int __init piix_init(void)
  1480. {
  1481. int rc;
  1482. DPRINTK("pci_register_driver\n");
  1483. rc = pci_register_driver(&piix_pci_driver);
  1484. if (rc)
  1485. return rc;
  1486. in_module_init = 0;
  1487. DPRINTK("done\n");
  1488. return 0;
  1489. }
  1490. static void __exit piix_exit(void)
  1491. {
  1492. pci_unregister_driver(&piix_pci_driver);
  1493. }
  1494. module_init(piix_init);
  1495. module_exit(piix_exit);